1e5fd50b0Sbsh /*
2e5fd50b0Sbsh * Copyright (c) 2010 Genetec Corporation. All rights reserved.
3e5fd50b0Sbsh * Written by Hiroyuki Bessho for Genetec Corporation.
4e5fd50b0Sbsh *
5e5fd50b0Sbsh * Redistribution and use in source and binary forms, with or without
6e5fd50b0Sbsh * modification, are permitted provided that the following conditions
7e5fd50b0Sbsh * are met:
8e5fd50b0Sbsh * 1. Redistributions of source code must retain the above copyright
9e5fd50b0Sbsh * notice, this list of conditions and the following disclaimer.
10e5fd50b0Sbsh * 2. Redistributions in binary form must reproduce the above copyright
11e5fd50b0Sbsh * notice, this list of conditions and the following disclaimer in the
12e5fd50b0Sbsh * documentation and/or other materials provided with the distribution.
13e5fd50b0Sbsh *
14e5fd50b0Sbsh * THIS SOFTWARE IS PROVIDED BY GENETEC CORPORATION ``AS IS'' AND
15e5fd50b0Sbsh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
16e5fd50b0Sbsh * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
17e5fd50b0Sbsh * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL GENETEC CORPORATION
18e5fd50b0Sbsh * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
19e5fd50b0Sbsh * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
20e5fd50b0Sbsh * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
21e5fd50b0Sbsh * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
22e5fd50b0Sbsh * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
23e5fd50b0Sbsh * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
24e5fd50b0Sbsh * POSSIBILITY OF SUCH DAMAGE.
25e5fd50b0Sbsh *
26e5fd50b0Sbsh */
27e5fd50b0Sbsh #include <sys/cdefs.h>
28*9a3e0ce8Sandvar __KERNEL_RCSID(0, "$NetBSD: netwalker_usb.c,v 1.9 2024/02/22 23:16:10 andvar Exp $");
29001dea06Shkenken
30001dea06Shkenken #include "locators.h"
31001dea06Shkenken
32001dea06Shkenken #define _INTR_PRIVATE
33e5fd50b0Sbsh
34e5fd50b0Sbsh #include <sys/param.h>
35e5fd50b0Sbsh #include <sys/systm.h>
36e5fd50b0Sbsh #include <sys/conf.h>
37e5fd50b0Sbsh #include <sys/kernel.h>
38e5fd50b0Sbsh #include <sys/device.h>
39e5fd50b0Sbsh #include <sys/intr.h>
40e5fd50b0Sbsh #include <sys/bus.h>
41001dea06Shkenken #include <sys/gpio.h>
42e5fd50b0Sbsh
43e5fd50b0Sbsh #include <dev/usb/usb.h>
44e5fd50b0Sbsh #include <dev/usb/usbdi.h>
45e5fd50b0Sbsh #include <dev/usb/usbdivar.h>
46e5fd50b0Sbsh #include <dev/usb/usb_mem.h>
47e5fd50b0Sbsh
48e5fd50b0Sbsh #include <dev/usb/ehcireg.h>
49e5fd50b0Sbsh #include <dev/usb/ehcivar.h>
50e5fd50b0Sbsh
51e5fd50b0Sbsh #include <arm/imx/imx51reg.h>
52e5fd50b0Sbsh #include <arm/imx/imx51var.h>
53e5fd50b0Sbsh #include <arm/imx/imxusbreg.h>
54e5fd50b0Sbsh #include <arm/imx/imxusbvar.h>
55e5fd50b0Sbsh #include <arm/imx/imx51_iomuxreg.h>
56e5fd50b0Sbsh #include <arm/imx/imxgpiovar.h>
57e5fd50b0Sbsh
58e5fd50b0Sbsh struct netwalker_usbc_softc {
5905ac7a10Shkenken struct imxusbc_softc sc_imxusbc; /* Must be first */
60e5fd50b0Sbsh };
61e5fd50b0Sbsh
62e5fd50b0Sbsh static int imxusbc_match(device_t, cfdata_t, void *);
63e5fd50b0Sbsh static void imxusbc_attach(device_t, device_t, void *);
64*9a3e0ce8Sandvar static void netwalker_usb_init(struct imxehci_softc *, uintptr_t);
65e5fd50b0Sbsh
66e5fd50b0Sbsh static void init_otg(struct imxehci_softc *);
67e5fd50b0Sbsh static void init_h1(struct imxehci_softc *);
68e5fd50b0Sbsh
69e5fd50b0Sbsh extern const struct iomux_conf iomux_usb1_config[];
70e5fd50b0Sbsh
71e5fd50b0Sbsh /* attach structures */
72e5fd50b0Sbsh CFATTACH_DECL_NEW(imxusbc_axi, sizeof(struct netwalker_usbc_softc),
73e5fd50b0Sbsh imxusbc_match, imxusbc_attach, NULL, NULL);
74e5fd50b0Sbsh
75e5fd50b0Sbsh static int
imxusbc_match(device_t parent,cfdata_t cf,void * aux)76e5fd50b0Sbsh imxusbc_match(device_t parent, cfdata_t cf, void *aux)
77e5fd50b0Sbsh {
78e5fd50b0Sbsh struct axi_attach_args *aa = aux;
79e5fd50b0Sbsh
80e5fd50b0Sbsh if (aa->aa_addr == USBOH3_BASE)
81e5fd50b0Sbsh return 1;
82221bf366Shkenken
83e5fd50b0Sbsh return 0;
84e5fd50b0Sbsh }
85e5fd50b0Sbsh
86e5fd50b0Sbsh static void
imxusbc_attach(device_t parent,device_t self,void * aux)87e5fd50b0Sbsh imxusbc_attach(device_t parent, device_t self, void *aux)
88e5fd50b0Sbsh {
89e5fd50b0Sbsh struct imxusbc_softc *sc = device_private(self);
9005ac7a10Shkenken struct axi_attach_args *aa = aux;
9105ac7a10Shkenken
92221bf366Shkenken aprint_naive("\n");
9305ac7a10Shkenken aprint_normal(": Universal Serial Bus Controller\n");
9405ac7a10Shkenken
9505ac7a10Shkenken if (aa->aa_size == AXICF_SIZE_DEFAULT)
9605ac7a10Shkenken aa->aa_size = USBOH3_SIZE;
97e5fd50b0Sbsh
98e5fd50b0Sbsh sc->sc_init_md_hook = netwalker_usb_init;
9905ac7a10Shkenken sc->sc_intr_establish_md_hook = NULL;
100e5fd50b0Sbsh sc->sc_setup_md_hook = NULL;
101e5fd50b0Sbsh
10205ac7a10Shkenken imxusbc_attach_common(parent, self, aa->aa_iot, aa->aa_addr, aa->aa_size);
103e5fd50b0Sbsh }
104e5fd50b0Sbsh
105e5fd50b0Sbsh static void
netwalker_usb_init(struct imxehci_softc * sc,uintptr_t data)106*9a3e0ce8Sandvar netwalker_usb_init(struct imxehci_softc *sc, uintptr_t data)
107e5fd50b0Sbsh {
108e5fd50b0Sbsh switch (sc->sc_unit) {
109e5fd50b0Sbsh case 0: /* OTG controller */
110e5fd50b0Sbsh init_otg(sc);
111e5fd50b0Sbsh break;
112e5fd50b0Sbsh case 1: /* EHCI Host 1 */
113e5fd50b0Sbsh init_h1(sc);
114e5fd50b0Sbsh break;
115e5fd50b0Sbsh default:
1164855508aSkhorben aprint_error_dev(sc->sc_hsc.sc_dev, "unit %d not supported\n",
117e5fd50b0Sbsh sc->sc_unit);
118e5fd50b0Sbsh }
119e5fd50b0Sbsh }
120e5fd50b0Sbsh
121e5fd50b0Sbsh static void
init_otg(struct imxehci_softc * sc)122e5fd50b0Sbsh init_otg(struct imxehci_softc *sc)
123e5fd50b0Sbsh {
124e5fd50b0Sbsh struct imxusbc_softc *usbc = sc->sc_usbc;
125e5fd50b0Sbsh uint32_t reg;
126e5fd50b0Sbsh
127e5fd50b0Sbsh sc->sc_iftype = IMXUSBC_IF_UTMI;
128e5fd50b0Sbsh
129e5fd50b0Sbsh imxehci_reset(sc);
130e5fd50b0Sbsh
131e5fd50b0Sbsh reg = bus_space_read_4(usbc->sc_iot, usbc->sc_ioh, USBOH3_PHYCTRL0);
132e5fd50b0Sbsh reg |= PHYCTRL0_OTG_OVER_CUR_DIS;
133e5fd50b0Sbsh bus_space_write_4(usbc->sc_iot, usbc->sc_ioh, USBOH3_PHYCTRL0, reg);
134e5fd50b0Sbsh
135e5fd50b0Sbsh reg = bus_space_read_4(usbc->sc_iot, usbc->sc_ioh, USBOH3_USBCTRL);
136e5fd50b0Sbsh reg &= ~(USBCTRL_OWIR|USBCTRL_OPM);
137e5fd50b0Sbsh bus_space_write_4(usbc->sc_iot, usbc->sc_ioh, USBOH3_USBCTRL, reg);
138e5fd50b0Sbsh
139e5fd50b0Sbsh reg = bus_space_read_4(usbc->sc_iot, usbc->sc_ioh, USBOH3_PHYCTRL1);
140e5fd50b0Sbsh reg = (reg & ~PHYCTRL1_PLLDIVVALUE_MASK) | PHYCTRL1_PLLDIVVALUE_24MHZ;
141e5fd50b0Sbsh bus_space_write_4(usbc->sc_iot, usbc->sc_ioh, USBOH3_PHYCTRL1, reg);
142e5fd50b0Sbsh }
143e5fd50b0Sbsh
144e5fd50b0Sbsh static void
init_h1(struct imxehci_softc * sc)145e5fd50b0Sbsh init_h1(struct imxehci_softc *sc)
146e5fd50b0Sbsh {
147e5fd50b0Sbsh struct imxusbc_softc *usbc = sc->sc_usbc;
148e5fd50b0Sbsh uint32_t reg;
149e5fd50b0Sbsh
150e5fd50b0Sbsh /* output HIGH to USBH1_STP */
151a10897afSskrll imxgpio_data_write(GPIO_NO(1, 27), GPIO_PIN_HIGH);
152a10897afSskrll imxgpio_set_direction(GPIO_NO(1, 27), GPIO_PIN_OUTPUT);
153e5fd50b0Sbsh
154e5fd50b0Sbsh iomux_mux_config(iomux_usb1_config);
155e5fd50b0Sbsh
156e5fd50b0Sbsh delay(100 * 1000);
157e5fd50b0Sbsh
158e5fd50b0Sbsh /* XXX enable USB clock */
159e5fd50b0Sbsh
160e5fd50b0Sbsh imxehci_reset(sc);
161e5fd50b0Sbsh
162e5fd50b0Sbsh /* select external clock for Host 1 */
163e5fd50b0Sbsh reg = bus_space_read_4(usbc->sc_iot, usbc->sc_ioh,
164e5fd50b0Sbsh USBOH3_USBCTRL1);
165e5fd50b0Sbsh reg |= USBCTRL1_UH1_EXT_CLK_EN;
166e5fd50b0Sbsh bus_space_write_4(usbc->sc_iot, usbc->sc_ioh,
167e5fd50b0Sbsh USBOH3_USBCTRL1, reg);
168e5fd50b0Sbsh
169e5fd50b0Sbsh
170e5fd50b0Sbsh /* select ULPI interface for Host 1 */
171e5fd50b0Sbsh sc->sc_iftype = IMXUSBC_IF_ULPI;
172e5fd50b0Sbsh
173e5fd50b0Sbsh reg = bus_space_read_4(usbc->sc_iot, usbc->sc_ioh,
174e5fd50b0Sbsh USBOH3_USBCTRL);
175e5fd50b0Sbsh reg &= ~(USBCTRL_H1PM);
176e5fd50b0Sbsh reg |= USBCTRL_H1UIE|USBCTRL_H1WIE;
177e5fd50b0Sbsh bus_space_write_4(usbc->sc_iot, usbc->sc_ioh,
178e5fd50b0Sbsh USBOH3_USBCTRL, reg);
179e5fd50b0Sbsh
180885e6588Sbsh iomux_set_function(MUX_PIN(USBH1_STP), IOMUX_CONFIG_ALT0);
181e5fd50b0Sbsh
182e5fd50b0Sbsh
183e5fd50b0Sbsh /* HUB RESET release */
184a10897afSskrll imxgpio_data_write(GPIO_NO(1, 7), GPIO_PIN_HIGH);
185a10897afSskrll imxgpio_set_direction(GPIO_NO(1, 7), GPIO_PIN_OUTPUT);
186e5fd50b0Sbsh
187e5fd50b0Sbsh /* Drive 26M_OSC_EN line high 3_1 */
188a10897afSskrll imxgpio_data_write(GPIO_NO(3, 1), GPIO_PIN_HIGH);
189a10897afSskrll imxgpio_set_direction(GPIO_NO(3, 1), GPIO_PIN_OUTPUT);
190e5fd50b0Sbsh
191e5fd50b0Sbsh /* Drive USB_CLK_EN_B line low 2_1 */
192a10897afSskrll imxgpio_data_write(GPIO_NO(2, 1), GPIO_PIN_LOW);
193a10897afSskrll imxgpio_set_direction(GPIO_NO(2, 1), GPIO_PIN_INPUT);
194e5fd50b0Sbsh
195e5fd50b0Sbsh /* MX51_PIN_EIM_D21 - De-assert USB PHY RESETB */
196e5fd50b0Sbsh delay(10 * 1000);
197a10897afSskrll imxgpio_data_write(GPIO_NO(2, 5), GPIO_PIN_HIGH);
198a10897afSskrll imxgpio_set_direction(GPIO_NO(2, 5), GPIO_PIN_OUTPUT);
199885e6588Sbsh iomux_set_function(MUX_PIN(EIM_D21), IOMUX_CONFIG_ALT1);
200e5fd50b0Sbsh delay(5 * 1000);
201e5fd50b0Sbsh }
202e5fd50b0Sbsh
203e5fd50b0Sbsh /*
204e5fd50b0Sbsh * IOMUX setting for USB Host1
205e5fd50b0Sbsh * taken from Linux driver
206e5fd50b0Sbsh */
207e5fd50b0Sbsh const struct iomux_conf iomux_usb1_config[] = {
208e5fd50b0Sbsh
209e5fd50b0Sbsh {
210e5fd50b0Sbsh /* Initially setup this pin for GPIO, and change to
211e5fd50b0Sbsh * USBH1_STP later */
212885e6588Sbsh .pin = MUX_PIN(USBH1_STP),
213e5fd50b0Sbsh .mux = IOMUX_CONFIG_ALT2,
214e5fd50b0Sbsh .pad = (PAD_CTL_SRE | PAD_CTL_DSE_HIGH |
215e5fd50b0Sbsh PAD_CTL_KEEPER | PAD_CTL_HYS)
216e5fd50b0Sbsh },
217e5fd50b0Sbsh
218e5fd50b0Sbsh {
219e5fd50b0Sbsh /* Clock */
220885e6588Sbsh .pin = MUX_PIN(USBH1_CLK),
221e5fd50b0Sbsh .mux = IOMUX_CONFIG_ALT0,
222e5fd50b0Sbsh .pad = (PAD_CTL_SRE | PAD_CTL_DSE_HIGH |
223e5fd50b0Sbsh PAD_CTL_KEEPER | PAD_CTL_HYS)
224e5fd50b0Sbsh },
225e5fd50b0Sbsh {
226e5fd50b0Sbsh /* DIR */
227885e6588Sbsh .pin = MUX_PIN(USBH1_DIR),
228e5fd50b0Sbsh .mux = IOMUX_CONFIG_ALT0,
229e5fd50b0Sbsh .pad = (PAD_CTL_SRE | PAD_CTL_DSE_HIGH |
230e5fd50b0Sbsh PAD_CTL_KEEPER | PAD_CTL_HYS)
231e5fd50b0Sbsh },
232e5fd50b0Sbsh
233e5fd50b0Sbsh {
234e5fd50b0Sbsh /* NXT */
235885e6588Sbsh .pin = MUX_PIN(USBH1_NXT),
236e5fd50b0Sbsh .mux = IOMUX_CONFIG_ALT0,
237e5fd50b0Sbsh .pad = (PAD_CTL_SRE | PAD_CTL_DSE_HIGH |
238e5fd50b0Sbsh PAD_CTL_KEEPER | PAD_CTL_HYS)
239e5fd50b0Sbsh },
240e5fd50b0Sbsh
241e5fd50b0Sbsh #define USBH1_DATA_CONFIG(n) \
242e5fd50b0Sbsh { \
243e5fd50b0Sbsh /* DATA n */ \
244885e6588Sbsh .pin = MUX_PIN(USBH1_DATA##n), \
245e5fd50b0Sbsh .mux = IOMUX_CONFIG_ALT0, \
246e5fd50b0Sbsh .pad = (PAD_CTL_SRE | PAD_CTL_DSE_HIGH | \
247e5fd50b0Sbsh PAD_CTL_KEEPER | PAD_CTL_PUS_100K_PU | \
248e5fd50b0Sbsh PAD_CTL_HYS), \
249e5fd50b0Sbsh /* XXX: what does 100K_PU with KEEPER ? */ \
250e5fd50b0Sbsh }
251e5fd50b0Sbsh
252e5fd50b0Sbsh USBH1_DATA_CONFIG(0),
253e5fd50b0Sbsh USBH1_DATA_CONFIG(1),
254e5fd50b0Sbsh USBH1_DATA_CONFIG(2),
255e5fd50b0Sbsh USBH1_DATA_CONFIG(3),
256e5fd50b0Sbsh USBH1_DATA_CONFIG(4),
257e5fd50b0Sbsh USBH1_DATA_CONFIG(5),
258e5fd50b0Sbsh USBH1_DATA_CONFIG(6),
259e5fd50b0Sbsh USBH1_DATA_CONFIG(7),
260e5fd50b0Sbsh
261e5fd50b0Sbsh {
262e5fd50b0Sbsh /* USB_CLK_EN_B GPIO2[1]*/
263885e6588Sbsh .pin = MUX_PIN(EIM_D17),
264e5fd50b0Sbsh .mux = IOMUX_CONFIG_ALT1,
265e5fd50b0Sbsh .pad = (PAD_CTL_DSE_HIGH | PAD_CTL_PKE | PAD_CTL_SRE),
266e5fd50b0Sbsh },
267e5fd50b0Sbsh
268e5fd50b0Sbsh {
269e5fd50b0Sbsh /* USB PHY RESETB */
270885e6588Sbsh .pin = MUX_PIN(EIM_D21),
271e5fd50b0Sbsh .mux = IOMUX_CONFIG_ALT1,
272e5fd50b0Sbsh .pad = (PAD_CTL_DSE_HIGH | PAD_CTL_KEEPER |
273e5fd50b0Sbsh PAD_CTL_PUS_100K_PU | PAD_CTL_SRE)
274e5fd50b0Sbsh },
275e5fd50b0Sbsh {
276e5fd50b0Sbsh /* USB HUB RESET */
277885e6588Sbsh .pin = MUX_PIN(GPIO1_7),
278e5fd50b0Sbsh .mux = IOMUX_CONFIG_ALT0,
279e5fd50b0Sbsh .pad = (PAD_CTL_DSE_HIGH | PAD_CTL_SRE),
280e5fd50b0Sbsh },
28133c228efSbsh {
28233c228efSbsh /* 26M_OSC pin settings */
28333c228efSbsh .pin = MUX_PIN(DI1_PIN12),
28433c228efSbsh .mux = IOMUX_CONFIG_ALT4,
28533c228efSbsh .pad = (PAD_CTL_DSE_HIGH | PAD_CTL_KEEPER |
28633c228efSbsh PAD_CTL_SRE),
28733c228efSbsh },
288e5fd50b0Sbsh
289e5fd50b0Sbsh /* end of table */
290e5fd50b0Sbsh {.pin = IOMUX_CONF_EOT}
291e5fd50b0Sbsh };
292