1*e622eac4Sisaki /* $NetBSD: pxa2x0_i2s.c,v 1.13 2019/05/08 13:40:14 isaki Exp $ */
2ac86e555Speter /* $OpenBSD: pxa2x0_i2s.c,v 1.7 2006/04/04 11:45:40 pascoe Exp $ */
3ac86e555Speter
4ac86e555Speter /*
5ac86e555Speter * Copyright (c) 2005 Christopher Pascoe <pascoe@openbsd.org>
6ac86e555Speter *
7ac86e555Speter * Permission to use, copy, modify, and distribute this software for any
8ac86e555Speter * purpose with or without fee is hereby granted, provided that the above
9ac86e555Speter * copyright notice and this permission notice appear in all copies.
10ac86e555Speter *
11ac86e555Speter * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12ac86e555Speter * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13ac86e555Speter * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14ac86e555Speter * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15ac86e555Speter * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16ac86e555Speter * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17ac86e555Speter * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18ac86e555Speter */
19ac86e555Speter
20ac86e555Speter #include <sys/cdefs.h>
21*e622eac4Sisaki __KERNEL_RCSID(0, "$NetBSD: pxa2x0_i2s.c,v 1.13 2019/05/08 13:40:14 isaki Exp $");
22ac86e555Speter
23ac86e555Speter #include <sys/param.h>
24ac86e555Speter #include <sys/systm.h>
25ac86e555Speter #include <sys/device.h>
268a962f23Sjmcneill #include <sys/kmem.h>
27ed9977b1Sdyoung #include <sys/bus.h>
28ac86e555Speter
29ac86e555Speter #include <arm/xscale/pxa2x0reg.h>
30ac86e555Speter #include <arm/xscale/pxa2x0var.h>
31ac86e555Speter #include <arm/xscale/pxa2x0_gpio.h>
32ac86e555Speter #include <arm/xscale/pxa2x0_i2s.h>
33ac86e555Speter #include <arm/xscale/pxa2x0_dmac.h>
34ac86e555Speter
35ac86e555Speter struct pxa2x0_i2s_dma {
36ac86e555Speter struct pxa2x0_i2s_dma *next;
3753524e44Schristos void *addr;
38ac86e555Speter size_t size;
39ac86e555Speter bus_dmamap_t map;
40ac86e555Speter #define I2S_N_SEGS 1
41ac86e555Speter bus_dma_segment_t segs[I2S_N_SEGS];
42ac86e555Speter int nsegs;
43ac86e555Speter struct dmac_xfer *dx;
44ac86e555Speter };
45ac86e555Speter
46ac86e555Speter static void pxa2x0_i2s_dmac_ointr(struct dmac_xfer *, int);
47ac86e555Speter static void pxa2x0_i2s_dmac_iintr(struct dmac_xfer *, int);
48ac86e555Speter
49ac86e555Speter void
pxa2x0_i2s_init(struct pxa2x0_i2s_softc * sc)50ac86e555Speter pxa2x0_i2s_init(struct pxa2x0_i2s_softc *sc)
51ac86e555Speter {
52ac86e555Speter
53ac86e555Speter bus_space_write_4(sc->sc_iot, sc->sc_ioh, I2S_SACR0, SACR0_RST);
54ac86e555Speter delay(100);
55ac86e555Speter bus_space_write_4(sc->sc_iot, sc->sc_ioh, I2S_SACR0,
56ac86e555Speter SACR0_BCKD | SACR0_SET_TFTH(7) | SACR0_SET_RFTH(7));
57ac86e555Speter bus_space_write_4(sc->sc_iot, sc->sc_ioh, I2S_SACR1, 0);
58ac86e555Speter bus_space_write_4(sc->sc_iot, sc->sc_ioh, I2S_SADR, 0);
59ac86e555Speter bus_space_write_4(sc->sc_iot, sc->sc_ioh, I2S_SADIV, sc->sc_sadiv);
60ac86e555Speter bus_space_write_4(sc->sc_iot, sc->sc_ioh, I2S_SACR0,
61ac86e555Speter SACR0_BCKD | SACR0_SET_TFTH(7) | SACR0_SET_RFTH(7) | SACR0_ENB);
62ac86e555Speter }
63ac86e555Speter
64ac86e555Speter int
pxa2x0_i2s_attach_sub(struct pxa2x0_i2s_softc * sc)65ac86e555Speter pxa2x0_i2s_attach_sub(struct pxa2x0_i2s_softc *sc)
66ac86e555Speter {
67ac86e555Speter int rv;
68ac86e555Speter
698a962f23Sjmcneill KASSERT(sc->sc_intr_lock != NULL);
708a962f23Sjmcneill
71ac86e555Speter rv = bus_space_map(sc->sc_iot, PXA2X0_I2S_BASE, PXA2X0_I2S_SIZE, 0,
72ac86e555Speter &sc->sc_ioh);
73ac86e555Speter if (rv) {
74ac86e555Speter sc->sc_size = 0;
75ac86e555Speter return 1;
76ac86e555Speter }
77ac86e555Speter
78ac86e555Speter sc->sc_dr.ds_addr = PXA2X0_I2S_BASE + I2S_SADR;
79ac86e555Speter sc->sc_dr.ds_len = 4;
80ac86e555Speter
81ac86e555Speter sc->sc_sadiv = SADIV_3_058MHz;
82ac86e555Speter
83ac86e555Speter bus_space_barrier(sc->sc_iot, sc->sc_ioh, 0, sc->sc_size,
84ac86e555Speter BUS_SPACE_BARRIER_READ|BUS_SPACE_BARRIER_WRITE);
85ac86e555Speter
86ac86e555Speter pxa2x0_i2s_init(sc);
87ac86e555Speter
88ac86e555Speter return 0;
89ac86e555Speter }
90ac86e555Speter
91ac86e555Speter void
pxa2x0_i2s_open(struct pxa2x0_i2s_softc * sc)92ac86e555Speter pxa2x0_i2s_open(struct pxa2x0_i2s_softc *sc)
93ac86e555Speter {
94ac86e555Speter
95ac86e555Speter if (sc->sc_open++ == 0) {
96ac86e555Speter pxa2x0_clkman_config(CKEN_I2S, 1);
97ac86e555Speter }
98ac86e555Speter }
99ac86e555Speter
100ac86e555Speter void
pxa2x0_i2s_close(struct pxa2x0_i2s_softc * sc)101ac86e555Speter pxa2x0_i2s_close(struct pxa2x0_i2s_softc *sc)
102ac86e555Speter {
103ac86e555Speter
104ac86e555Speter if (--sc->sc_open == 0) {
105ac86e555Speter pxa2x0_clkman_config(CKEN_I2S, 0);
106ac86e555Speter }
107ac86e555Speter }
108ac86e555Speter
109ac86e555Speter int
pxa2x0_i2s_detach_sub(struct pxa2x0_i2s_softc * sc)110ac86e555Speter pxa2x0_i2s_detach_sub(struct pxa2x0_i2s_softc *sc)
111ac86e555Speter {
112ac86e555Speter
113ac86e555Speter if (sc->sc_size > 0) {
114ac86e555Speter bus_space_unmap(sc->sc_iot, sc->sc_ioh, sc->sc_size);
115ac86e555Speter sc->sc_size = 0;
116ac86e555Speter }
117ac86e555Speter pxa2x0_clkman_config(CKEN_I2S, 0);
118ac86e555Speter
119ac86e555Speter return 0;
120ac86e555Speter }
121ac86e555Speter
122ac86e555Speter void
pxa2x0_i2s_write(struct pxa2x0_i2s_softc * sc,uint32_t data)123ac86e555Speter pxa2x0_i2s_write(struct pxa2x0_i2s_softc *sc, uint32_t data)
124ac86e555Speter {
125ac86e555Speter
126ac86e555Speter if (sc->sc_open == 0)
127ac86e555Speter return;
128ac86e555Speter
129ac86e555Speter /* Clear intr and underrun bit if set. */
130ac86e555Speter if (bus_space_read_4(sc->sc_iot, sc->sc_ioh, I2S_SASR0) & SASR0_TUR)
131ac86e555Speter bus_space_write_4(sc->sc_iot, sc->sc_ioh, I2S_SAICR, SAICR_TUR);
132ac86e555Speter
133ac86e555Speter /* Wait for transmit fifo to have space. */
134ac86e555Speter while ((bus_space_read_4(sc->sc_iot, sc->sc_ioh, I2S_SASR0) & SASR0_TNF)
135ac86e555Speter == 0)
136ac86e555Speter continue; /* nothing */
137ac86e555Speter
138ac86e555Speter /* Queue data */
139ac86e555Speter bus_space_write_4(sc->sc_iot, sc->sc_ioh, I2S_SADR, data);
140ac86e555Speter }
141ac86e555Speter
142ac86e555Speter void
pxa2x0_i2s_setspeed(struct pxa2x0_i2s_softc * sc,u_int arg)143*e622eac4Sisaki pxa2x0_i2s_setspeed(struct pxa2x0_i2s_softc *sc, u_int arg)
144ac86e555Speter {
145ac86e555Speter /*
146ac86e555Speter * The available speeds are in the following table.
147ac86e555Speter */
148ac86e555Speter static const struct speed_struct {
149ac86e555Speter int speed;
150ac86e555Speter int div;
151ac86e555Speter } speed_table[] = {
152ac86e555Speter {8000, SADIV_513_25kHz},
153ac86e555Speter {11025, SADIV_702_75kHz},
154ac86e555Speter {16000, SADIV_1_026MHz},
155ac86e555Speter {22050, SADIV_1_405MHz},
156ac86e555Speter {44100, SADIV_2_836MHz},
157ac86e555Speter {48000, SADIV_3_058MHz},
158ac86e555Speter };
159ff380a6cSnonaka const int n = (int)__arraycount(speed_table);
160ac86e555Speter int selected = -1;
161ac86e555Speter int i;
162ac86e555Speter
163ac86e555Speter if (arg < speed_table[0].speed)
164ac86e555Speter selected = 0;
165ac86e555Speter if (arg > speed_table[n - 1].speed)
166ac86e555Speter selected = n - 1;
167ac86e555Speter
168*e622eac4Sisaki for (i = 0; selected == -1 && i < n; i++) {
169ac86e555Speter if (speed_table[i].speed == arg)
170ac86e555Speter selected = i;
171ac86e555Speter }
172*e622eac4Sisaki KASSERT(selected != -1);
173ac86e555Speter
174ac86e555Speter sc->sc_sadiv = speed_table[selected].div;
175ac86e555Speter bus_space_write_4(sc->sc_iot, sc->sc_ioh, I2S_SADIV, sc->sc_sadiv);
176ac86e555Speter }
177ac86e555Speter
178ac86e555Speter void *
pxa2x0_i2s_allocm(void * hdl,int direction,size_t size)1798a962f23Sjmcneill pxa2x0_i2s_allocm(void *hdl, int direction, size_t size)
180ac86e555Speter {
181ac86e555Speter struct pxa2x0_i2s_softc *sc = hdl;
182ac86e555Speter struct pxa2x0_i2s_dma *p;
183ac86e555Speter struct dmac_xfer *dx;
184ac86e555Speter int error;
185ac86e555Speter
1868a962f23Sjmcneill p = kmem_alloc(sizeof(*p), KM_SLEEP);
187ac86e555Speter
1888a962f23Sjmcneill dx = pxa2x0_dmac_allocate_xfer();
189ac86e555Speter if (dx == NULL) {
190ac86e555Speter goto fail_alloc;
191ac86e555Speter }
192ac86e555Speter p->dx = dx;
193ac86e555Speter
194ac86e555Speter p->size = size;
195ac86e555Speter if ((error = bus_dmamem_alloc(sc->sc_dmat, size, NBPG, 0, p->segs,
1968a962f23Sjmcneill I2S_N_SEGS, &p->nsegs, BUS_DMA_WAITOK)) != 0) {
197ac86e555Speter goto fail_xfer;
198ac86e555Speter }
199ac86e555Speter
200ac86e555Speter if ((error = bus_dmamem_map(sc->sc_dmat, p->segs, p->nsegs, size,
2018a962f23Sjmcneill &p->addr, BUS_DMA_WAITOK | BUS_DMA_COHERENT)) != 0) {
202ac86e555Speter goto fail_map;
203ac86e555Speter }
204ac86e555Speter
205ac86e555Speter if ((error = bus_dmamap_create(sc->sc_dmat, size, 1, size, 0,
2068a962f23Sjmcneill BUS_DMA_WAITOK, &p->map)) != 0) {
207ac86e555Speter goto fail_create;
208ac86e555Speter }
209ac86e555Speter
210ac86e555Speter if ((error = bus_dmamap_load(sc->sc_dmat, p->map, p->addr, size, NULL,
2118a962f23Sjmcneill BUS_DMA_WAITOK)) != 0) {
212ac86e555Speter goto fail_load;
213ac86e555Speter }
214ac86e555Speter
215ac86e555Speter dx->dx_cookie = sc;
216ac86e555Speter dx->dx_priority = DMAC_PRIORITY_NORMAL;
217a3bafaadSnonaka dx->dx_dev_width = DMAC_DEV_WIDTH_4;
218a3bafaadSnonaka dx->dx_burst_size = DMAC_BURST_SIZE_32;
219ac86e555Speter
220ac86e555Speter p->next = sc->sc_dmas;
221ac86e555Speter sc->sc_dmas = p;
222ac86e555Speter
223ac86e555Speter return p->addr;
224ac86e555Speter
225ac86e555Speter fail_load:
226ac86e555Speter bus_dmamap_destroy(sc->sc_dmat, p->map);
227ac86e555Speter fail_create:
228ac86e555Speter bus_dmamem_unmap(sc->sc_dmat, p->addr, size);
229ac86e555Speter fail_map:
230ac86e555Speter bus_dmamem_free(sc->sc_dmat, p->segs, p->nsegs);
231ac86e555Speter fail_xfer:
232ac86e555Speter pxa2x0_dmac_free_xfer(dx);
233ac86e555Speter fail_alloc:
2348a962f23Sjmcneill kmem_free(p, sizeof(*p));
235ac86e555Speter return NULL;
236ac86e555Speter }
237ac86e555Speter
238ac86e555Speter void
pxa2x0_i2s_freem(void * hdl,void * ptr,size_t size)2398a962f23Sjmcneill pxa2x0_i2s_freem(void *hdl, void *ptr, size_t size)
240ac86e555Speter {
241ac86e555Speter struct pxa2x0_i2s_softc *sc = hdl;
242ac86e555Speter struct pxa2x0_i2s_dma **pp, *p;
243ac86e555Speter
244a3bafaadSnonaka for (pp = &sc->sc_dmas; (p = *pp) != NULL; pp = &p->next) {
245ac86e555Speter if (p->addr == ptr) {
246ac86e555Speter pxa2x0_dmac_abort_xfer(p->dx);
247ac86e555Speter pxa2x0_dmac_free_xfer(p->dx);
248ac86e555Speter p->segs[0].ds_len = p->size; /* XXX */
249ac86e555Speter bus_dmamap_unload(sc->sc_dmat, p->map);
250ac86e555Speter bus_dmamap_destroy(sc->sc_dmat, p->map);
251ac86e555Speter bus_dmamem_unmap(sc->sc_dmat, p->addr, p->size);
252ac86e555Speter bus_dmamem_free(sc->sc_dmat, p->segs, p->nsegs);
253ac86e555Speter
254ac86e555Speter *pp = p->next;
2558a962f23Sjmcneill kmem_free(p, sizeof(*p));
256ac86e555Speter return;
257ac86e555Speter }
258ac86e555Speter }
259ac86e555Speter panic("pxa2x0_i2s_freem: trying to free unallocated memory");
260ac86e555Speter }
261ac86e555Speter
262ac86e555Speter int
pxa2x0_i2s_round_blocksize(void * hdl,int bs,int mode,const struct audio_params * param)263ac86e555Speter pxa2x0_i2s_round_blocksize(void *hdl, int bs, int mode,
264ac86e555Speter const struct audio_params *param)
265ac86e555Speter {
266ac86e555Speter
267ac86e555Speter /* Enforce individual DMA block size limit */
268ac86e555Speter if (bs > DCMD_LENGTH_MASK)
269a3bafaadSnonaka return (DCMD_LENGTH_MASK & ~0x07);
270ac86e555Speter
271a3bafaadSnonaka return (bs + 0x07) & ~0x07; /* XXX: 64-bit multiples */
272ac86e555Speter }
273ac86e555Speter
274ac86e555Speter size_t
pxa2x0_i2s_round_buffersize(void * hdl,int direction,size_t bufsize)275ac86e555Speter pxa2x0_i2s_round_buffersize(void *hdl, int direction, size_t bufsize)
276ac86e555Speter {
277ac86e555Speter
278ac86e555Speter return bufsize;
279ac86e555Speter }
280ac86e555Speter
281ac86e555Speter int
pxa2x0_i2s_halt_output(void * hdl)282ac86e555Speter pxa2x0_i2s_halt_output(void *hdl)
283ac86e555Speter {
284ac86e555Speter struct pxa2x0_i2s_softc *sc = hdl;
285ac86e555Speter
286ac86e555Speter if (sc->sc_txdma) {
287ac86e555Speter pxa2x0_dmac_abort_xfer(sc->sc_txdma->dx);
288ac86e555Speter sc->sc_txdma = NULL;
289ac86e555Speter }
290ac86e555Speter
291ac86e555Speter return 0;
292ac86e555Speter }
293ac86e555Speter
294ac86e555Speter int
pxa2x0_i2s_halt_input(void * hdl)295ac86e555Speter pxa2x0_i2s_halt_input(void *hdl)
296ac86e555Speter {
297ac86e555Speter struct pxa2x0_i2s_softc *sc = hdl;
298ac86e555Speter
299ac86e555Speter if (sc->sc_rxdma) {
300ac86e555Speter pxa2x0_dmac_abort_xfer(sc->sc_rxdma->dx);
301ac86e555Speter sc->sc_rxdma = NULL;
302ac86e555Speter }
303ac86e555Speter
304ac86e555Speter return 0;
305ac86e555Speter }
306ac86e555Speter
307ac86e555Speter int
pxa2x0_i2s_start_output(void * hdl,void * block,int bsize,void (* tx_func)(void *),void * tx_arg)308ac86e555Speter pxa2x0_i2s_start_output(void *hdl, void *block, int bsize,
309ac86e555Speter void (*tx_func)(void *), void *tx_arg)
310ac86e555Speter {
311ac86e555Speter struct pxa2x0_i2s_softc *sc = hdl;
312ac86e555Speter struct pxa2x0_i2s_dma *p;
313ac86e555Speter struct dmac_xfer *dx;
314ac86e555Speter
315ac86e555Speter if (sc->sc_txdma)
316ac86e555Speter return EBUSY;
317ac86e555Speter
318ac86e555Speter /* Find mapping which contains block completely */
319a3bafaadSnonaka for (p = sc->sc_dmas;
320a3bafaadSnonaka p != NULL &&
321a3bafaadSnonaka (((char*)block < (char *)p->addr) ||
322a3bafaadSnonaka ((char *)block + bsize > (char *)p->addr + p->size));
323a3bafaadSnonaka p = p->next) {
324ac86e555Speter continue; /* Nothing */
325a3bafaadSnonaka }
326ac86e555Speter if (p == NULL) {
327a3bafaadSnonaka aprint_error("pxa2x0_i2s_start_output: "
3286557e2c1Snonaka "request with bad start address: %p, size: %d\n",
329a3bafaadSnonaka block, bsize);
330ac86e555Speter return ENXIO;
331ac86e555Speter }
332ac86e555Speter sc->sc_txdma = p;
333ac86e555Speter
334a3bafaadSnonaka p->segs[0].ds_addr = p->map->dm_segs[0].ds_addr +
335a3bafaadSnonaka ((char *)block - (char *)p->addr);
336ac86e555Speter p->segs[0].ds_len = bsize;
337ac86e555Speter
338ac86e555Speter dx = p->dx;
339ac86e555Speter dx->dx_done = pxa2x0_i2s_dmac_ointr;
340ac86e555Speter dx->dx_peripheral = DMAC_PERIPH_I2STX;
341ac86e555Speter dx->dx_flow = DMAC_FLOW_CTRL_DEST;
342ac86e555Speter dx->dx_loop_notify = DMAC_DONT_LOOP;
343ab87c666Sthorpej dx->dx_desc[DMAC_DESC_SRC].xd_addr_hold = false;
344ac86e555Speter dx->dx_desc[DMAC_DESC_SRC].xd_nsegs = p->nsegs;
345ac86e555Speter dx->dx_desc[DMAC_DESC_SRC].xd_dma_segs = p->segs;
346ab87c666Sthorpej dx->dx_desc[DMAC_DESC_DST].xd_addr_hold = true;
347ac86e555Speter dx->dx_desc[DMAC_DESC_DST].xd_nsegs = 1;
348ac86e555Speter dx->dx_desc[DMAC_DESC_DST].xd_dma_segs = &sc->sc_dr;
349ac86e555Speter
350a3bafaadSnonaka sc->sc_txfunc = tx_func;
351a3bafaadSnonaka sc->sc_txarg = tx_arg;
352ac86e555Speter
353a3bafaadSnonaka /* Start DMA */
354a3bafaadSnonaka return pxa2x0_dmac_start_xfer(dx);
355ac86e555Speter }
356ac86e555Speter
357ac86e555Speter int
pxa2x0_i2s_start_input(void * hdl,void * block,int bsize,void (* rx_func)(void *),void * rx_arg)358ac86e555Speter pxa2x0_i2s_start_input(void *hdl, void *block, int bsize,
359ac86e555Speter void (*rx_func)(void *), void *rx_arg)
360ac86e555Speter {
361ac86e555Speter struct pxa2x0_i2s_softc *sc = hdl;
362ac86e555Speter struct pxa2x0_i2s_dma *p;
363ac86e555Speter struct dmac_xfer *dx;
364ac86e555Speter
365ac86e555Speter if (sc->sc_rxdma)
366ac86e555Speter return EBUSY;
367ac86e555Speter
368ac86e555Speter /* Find mapping which contains block completely */
369a3bafaadSnonaka for (p = sc->sc_dmas;
370a3bafaadSnonaka p != NULL &&
371a3bafaadSnonaka (((char*)block < (char *)p->addr) ||
372a3bafaadSnonaka ((char *)block + bsize > (char *)p->addr + p->size));
373a3bafaadSnonaka p = p->next) {
374ac86e555Speter continue; /* Nothing */
375a3bafaadSnonaka }
376ac86e555Speter if (p == NULL) {
377a3bafaadSnonaka aprint_error("pxa2x0_i2s_start_input: "
3786557e2c1Snonaka "request with bad start address: %p, size: %d\n",
379a3bafaadSnonaka block, bsize);
380ac86e555Speter return ENXIO;
381ac86e555Speter }
382ac86e555Speter sc->sc_rxdma = p;
383a3bafaadSnonaka
384a3bafaadSnonaka p->segs[0].ds_addr = p->map->dm_segs[0].ds_addr +
385a3bafaadSnonaka ((char *)block - (char *)p->addr);
386ac86e555Speter p->segs[0].ds_len = bsize;
387ac86e555Speter
388ac86e555Speter dx = p->dx;
389ac86e555Speter dx->dx_done = pxa2x0_i2s_dmac_iintr;
390ac86e555Speter dx->dx_peripheral = DMAC_PERIPH_I2SRX;
391ac86e555Speter dx->dx_flow = DMAC_FLOW_CTRL_SRC;
392ac86e555Speter dx->dx_loop_notify = DMAC_DONT_LOOP;
393ab87c666Sthorpej dx->dx_desc[DMAC_DESC_SRC].xd_addr_hold = true;
394ac86e555Speter dx->dx_desc[DMAC_DESC_SRC].xd_nsegs = 1;
395ac86e555Speter dx->dx_desc[DMAC_DESC_SRC].xd_dma_segs = &sc->sc_dr;
396ab87c666Sthorpej dx->dx_desc[DMAC_DESC_DST].xd_addr_hold = false;
397ac86e555Speter dx->dx_desc[DMAC_DESC_DST].xd_nsegs = p->nsegs;
398ac86e555Speter dx->dx_desc[DMAC_DESC_DST].xd_dma_segs = p->segs;
399ac86e555Speter
400a3bafaadSnonaka sc->sc_rxfunc = rx_func;
401a3bafaadSnonaka sc->sc_rxarg = rx_arg;
402ac86e555Speter
403a3bafaadSnonaka /* Start DMA */
404a3bafaadSnonaka return pxa2x0_dmac_start_xfer(dx);
405ac86e555Speter }
406ac86e555Speter
407ac86e555Speter static void
pxa2x0_i2s_dmac_ointr(struct dmac_xfer * dx,int status)408ac86e555Speter pxa2x0_i2s_dmac_ointr(struct dmac_xfer *dx, int status)
409ac86e555Speter {
410ac86e555Speter struct pxa2x0_i2s_softc *sc = dx->dx_cookie;
411ac86e555Speter
412a3bafaadSnonaka if (sc->sc_txdma == NULL) {
413ac86e555Speter panic("pxa2x_i2s_dmac_ointr: bad TX DMA descriptor!");
414ac86e555Speter }
415a3bafaadSnonaka if (sc->sc_txdma->dx != dx) {
416ac86e555Speter panic("pxa2x_i2s_dmac_ointr: xfer mismatch!");
417ac86e555Speter }
418a3bafaadSnonaka sc->sc_txdma = NULL;
419ac86e555Speter
420ac86e555Speter if (status) {
421a3bafaadSnonaka aprint_error("pxa2x0_i2s_dmac_ointr: "
422a3bafaadSnonaka "non-zero completion status %d\n", status);
423ac86e555Speter }
424ac86e555Speter
4258a962f23Sjmcneill mutex_spin_enter(sc->sc_intr_lock);
426ac86e555Speter (sc->sc_txfunc)(sc->sc_txarg);
4278a962f23Sjmcneill mutex_spin_exit(sc->sc_intr_lock);
428ac86e555Speter }
429ac86e555Speter
430ac86e555Speter static void
pxa2x0_i2s_dmac_iintr(struct dmac_xfer * dx,int status)431ac86e555Speter pxa2x0_i2s_dmac_iintr(struct dmac_xfer *dx, int status)
432ac86e555Speter {
433ac86e555Speter struct pxa2x0_i2s_softc *sc = dx->dx_cookie;
434ac86e555Speter
435a3bafaadSnonaka if (sc->sc_rxdma == NULL) {
436ac86e555Speter panic("pxa2x_i2s_dmac_iintr: bad RX DMA descriptor!");
437ac86e555Speter }
438a3bafaadSnonaka if (sc->sc_rxdma->dx != dx) {
439ac86e555Speter panic("pxa2x_i2s_dmac_iintr: xfer mismatch!");
440ac86e555Speter }
441a3bafaadSnonaka sc->sc_rxdma = NULL;
442ac86e555Speter
443ac86e555Speter if (status) {
444a3bafaadSnonaka aprint_error("pxa2x0_i2s_dmac_iintr: "
445a3bafaadSnonaka "non-zero completion status %d\n", status);
446ac86e555Speter }
447ac86e555Speter
448a3bafaadSnonaka
4498a962f23Sjmcneill mutex_spin_enter(sc->sc_intr_lock);
450ac86e555Speter (sc->sc_rxfunc)(sc->sc_rxarg);
4518a962f23Sjmcneill mutex_spin_exit(sc->sc_intr_lock);
452ac86e555Speter }
453