1 /* $NetBSD: ixp425reg.h,v 1.18 2004/02/13 15:49:02 scw Exp $ */ 2 /* 3 * Copyright (c) 2003 4 * Ichiro FUKUHARA <ichiro@ichiro.org>. 5 * All rights reserved. 6 * 7 * Redistribution and use in source and binary forms, with or without 8 * modification, are permitted provided that the following conditions 9 * are met: 10 * 1. Redistributions of source code must retain the above copyright 11 * notice, this list of conditions and the following disclaimer. 12 * 2. Redistributions in binary form must reproduce the above copyright 13 * notice, this list of conditions and the following disclaimer in the 14 * documentation and/or other materials provided with the distribution. 15 * 3. All advertising materials mentioning features or use of this software 16 * must display the following acknowledgement: 17 * This product includes software developed by Ichiro FUKUHARA. 18 * 4. The name of the company nor the name of the author may be used to 19 * endorse or promote products derived from this software without specific 20 * prior written permission. 21 * 22 * THIS SOFTWARE IS PROVIDED BY ICHIRO FUKUHARA ``AS IS'' AND ANY EXPRESS OR 23 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 24 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 25 * IN NO EVENT SHALL ICHIRO FUKUHARA OR THE VOICES IN HIS HEAD BE LIABLE FOR 26 * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 27 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 28 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 29 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 30 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 31 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 32 * SUCH DAMAGE. 33 */ 34 35 #ifndef _IXP425REG_H_ 36 #define _IXP425REG_H_ 37 38 /* 39 * Physical memory map for the Intel IXP425 40 */ 41 /* 42 * CC00 00FF --------------------------- 43 * SDRAM Configuration Registers 44 * CC00 0000 --------------------------- 45 * 46 * C800 BFFF --------------------------- 47 * System and Peripheral Registers 48 * C800 0000 --------------------------- 49 * Expansion Bus Configuration Registers 50 * C400 0000 --------------------------- 51 * PCI Configuration and Status Registers 52 * C000 0000 --------------------------- 53 * 54 * 6400 0000 --------------------------- 55 * Queue manager 56 * 6000 0000 --------------------------- 57 * Expansion Bus Data 58 * 5000 0000 --------------------------- 59 * PCI Data 60 * 4800 0000 --------------------------- 61 * 62 * 4000 0000 --------------------------- 63 * SDRAM 64 * 1000 0000 --------------------------- 65 */ 66 67 /* 68 * Virtual memory map for the Intel IXP425 integrated devices 69 */ 70 /* 71 * FFFF FFFF --------------------------- 72 * 73 * FC00 0000 --------------------------- 74 * PCI Data (memory space) 75 * F800 0000 --------------------------- 76 * 77 * F020 1000 --------------------------- 78 * SDRAM Controller 79 * F020 0000 --------------------------- 80 * 81 * F001 2000 --------------------------- 82 * PCI Configuration and Status Registers 83 * F001 1000 --------------------------- 84 * Expansion bus Configuration Registers 85 * F001 0000 --------------------------- 86 * System and Peripheral Registers 87 * VA F000 0000 = PA C800 0000 (SIZE 0x10000) 88 * F000 0000 --------------------------- 89 * 90 * 0000 0000 --------------------------- 91 * 92 */ 93 94 /* Physical/Virtual address for I/O space */ 95 96 #define IXP425_IO_VBASE 0xf0000000UL 97 #define IXP425_IO_HWBASE 0xc8000000UL 98 #define IXP425_IO_SIZE 0x00010000UL 99 100 /* Offset */ 101 102 #define IXP425_UART0_OFFSET 0x00000000UL 103 #define IXP425_UART1_OFFSET 0x00001000UL 104 #define IXP425_PMC_OFFSET 0x00002000UL 105 #define IXP425_INTR_OFFSET 0x00003000UL 106 #define IXP425_GPIO_OFFSET 0x00004000UL 107 #define IXP425_TIMER_OFFSET 0x00005000UL 108 #define IXP425_HSS_OFFSET 0x00006000UL /* Not User Programmable */ 109 #define IXP425_NPE_A_OFFSET 0x00007000UL /* Not User Programmable */ 110 #define IXP425_NPE_B_OFFSET 0x00008000UL /* Not User Programmable */ 111 #define IXP425_MAC_A_OFFSET 0x00009000UL 112 #define IXP425_MAC_B_OFFSET 0x0000a000UL 113 #define IXP425_USB_OFFSET 0x0000b000UL 114 115 #define IXP425_REG_SIZE 0x1000 116 117 /* 118 * UART 119 * UART0 0xc8000000 120 * UART1 0xc8001000 121 * 122 */ 123 /* I/O space */ 124 #define IXP425_UART0_HWBASE (IXP425_IO_HWBASE + IXP425_UART0_OFFSET) 125 #define IXP425_UART1_HWBASE (IXP425_IO_HWBASE + IXP425_UART1_OFFSET) 126 127 #define IXP425_UART0_VBASE (IXP425_IO_VBASE + IXP425_UART0_OFFSET) 128 /* 0xf0000000 */ 129 #define IXP425_UART1_VBASE (IXP425_IO_VBASE + IXP425_UART1_OFFSET) 130 /* 0xf0001000 */ 131 132 #define IXP425_UART_FREQ 14745600 133 134 /*#define IXP4XX_COM_NPORTS 8*/ 135 136 /* 137 * Timers 138 * 139 */ 140 #define IXP425_TIMER_HWBASE (IXP425_IO_HWBASE + IXP425_TIMER_OFFSET) 141 #define IXP425_TIMER_VBASE (IXP425_IO_VBASE + IXP425_TIMER_OFFSET) 142 143 #define IXP425_OST_TS 0x0000 144 #define IXP425_OST_TIM0 0x0004 145 #define IXP425_OST_TIM1 0x000C 146 147 #define IXP425_OST_TIM0_RELOAD 0x0008 148 #define IXP425_OST_TIM1_RELOAD 0x0010 149 #define TIMERRELOAD_MASK 0xFFFFFFFC 150 #define OST_ONESHOT_EN (1U << 1) 151 #define OST_TIMER_EN (1U << 0) 152 153 #define IXP425_OST_STATUS 0x0020 154 #define OST_WARM_RESET (1U << 4) 155 #define OST_WDOG_INT (1U << 3) 156 #define OST_TS_INT (1U << 2) 157 #define OST_TIM1_INT (1U << 1) 158 #define OST_TIM0_INT (1U << 0) 159 160 #define IXP425_OST_WDOG 0x0014 161 #define IXP425_OST_WDOG_ENAB 0x0018 162 #define IXP425_OST_WDOG_KEY 0x001c 163 #define OST_WDOG_KEY_MAJICK 0x482e 164 #define OST_WDOG_ENAB_RST_ENA (1u << 0) 165 #define OST_WDOG_ENAB_INT_ENA (1u << 1) 166 #define OST_WDOG_ENAB_CNT_ENA (1u << 2) 167 168 /* 169 * Interrupt Controller Unit. 170 * PA 0xc8003000 171 */ 172 173 #define IXP425_IRQ_HWBASE IXP425_IO_HWBASE + IXP425_INTR_OFFSET 174 #define IXP425_IRQ_VBASE IXP425_IO_VBASE + IXP425_INTR_OFFSET 175 /* 0xf0003000 */ 176 #define IXP425_IRQ_SIZE 0x00000020UL 177 178 #define IXP425_INT_STATUS (IXP425_IRQ_VBASE + 0x00) 179 #define IXP425_INT_ENABLE (IXP425_IRQ_VBASE + 0x04) 180 #define IXP425_INT_SELECT (IXP425_IRQ_VBASE + 0x08) 181 #define IXP425_IRQ_STATUS (IXP425_IRQ_VBASE + 0x0C) 182 #define IXP425_FIQ_STATUS (IXP425_IRQ_VBASE + 0x10) 183 #define IXP425_INT_PRTY (IXP425_IRQ_VBASE + 0x14) 184 #define IXP425_IRQ_ENC (IXP425_IRQ_VBASE + 0x18) 185 #define IXP425_FIQ_ENC (IXP425_IRQ_VBASE + 0x1C) 186 187 #define IXP425_INT_SW1 31 /* SW Interrupt 1 */ 188 #define IXP425_INT_SW0 30 /* SW Interrupt 0 */ 189 #define IXP425_INT_GPIO_12 29 /* GPIO 12 */ 190 #define IXP425_INT_GPIO_11 28 /* GPIO 11 */ 191 #define IXP425_INT_GPIO_10 27 /* GPIO 11 */ 192 #define IXP425_INT_GPIO_9 26 /* GPIO 9 */ 193 #define IXP425_INT_GPIO_8 25 /* GPIO 8 */ 194 #define IXP425_INT_GPIO_7 24 /* GPIO 7 */ 195 #define IXP425_INT_GPIO_6 23 /* GPIO 6 */ 196 #define IXP425_INT_GPIO_5 22 /* GPIO 5 */ 197 #define IXP425_INT_GPIO_4 21 /* GPIO 4 */ 198 #define IXP425_INT_GPIO_3 20 /* GPIO 3 */ 199 #define IXP425_INT_GPIO_2 19 /* GPIO 2 */ 200 #define IXP425_INT_XSCALE_PMU 18 /* XScale PMU */ 201 #define IXP425_INT_AHB_PMU 17 /* AHB PMU */ 202 #define IXP425_INT_WDOG 16 /* Watchdog Timer */ 203 #define IXP425_INT_UART0 15 /* HighSpeed UART */ 204 #define IXP425_INT_STAMP 14 /* Timestamp Timer */ 205 #define IXP425_INT_UART1 13 /* Console UART */ 206 #define IXP425_INT_USB 12 /* USB */ 207 #define IXP425_INT_TMR1 11 /* General-Purpose Timer1 */ 208 #define IXP425_INT_PCIDMA2 10 /* PCI DMA Channel 2 */ 209 #define IXP425_INT_PCIDMA1 9 /* PCI DMA Channel 1 */ 210 #define IXP425_INT_PCIINT 8 /* PCI Interrupt */ 211 #define IXP425_INT_GPIO_1 7 /* GPIO 1 */ 212 #define IXP425_INT_GPIO_0 6 /* GPIO 0 */ 213 #define IXP425_INT_TMR0 5 /* General-Purpose Timer0 */ 214 #define IXP425_INT_QUE33_64 4 /* Queue Manager 33-64 */ 215 #define IXP425_INT_QUE1_32 3 /* Queue Manager 1-32 */ 216 #define IXP425_INT_NPE_B 2 /* Ethernet NPE B */ 217 #define IXP425_INT_NPE_A 1 /* Ethernet NPE A */ 218 #define IXP425_INT_HSS 0 /* WAN/HSS NPE */ 219 220 /* 221 * software interrupt 222 */ 223 #define IXP425_INT_bit31 31 224 #define IXP425_INT_bit30 30 225 #define IXP425_INT_bit14 14 226 #define IXP425_INT_bit11 11 227 228 #define IXP425_INT_HWMASK (0xffffffff & \ 229 ~((1 << IXP425_INT_bit31) | \ 230 (1 << IXP425_INT_bit30) | \ 231 (1 << IXP425_INT_bit14) | \ 232 (1 << IXP425_INT_bit11))) 233 #define IXP425_INT_GPIOMASK (0x3ff800c0u) 234 235 /* 236 * GPIO 237 */ 238 #define IXP425_GPIO_HWBASE IXP425_IO_HWBASE + IXP425_GPIO_OFFSET 239 #define IXP425_GPIO_VBASE IXP425_IO_VBASE + IXP425_GPIO_OFFSET 240 /* 0xf0004000 */ 241 #define IXP425_GPIO_SIZE 0x00000020UL 242 243 #define IXP425_GPIO_GPOUTR 0x00 244 #define IXP425_GPIO_GPOER 0x04 245 #define IXP425_GPIO_GPINR 0x08 246 #define IXP425_GPIO_GPISR 0x0c 247 #define IXP425_GPIO_GPIT1R 0x10 248 #define IXP425_GPIO_GPIT2R 0x14 249 #define IXP425_GPIO_GPCLKR 0x18 250 # define GPCLKR_MUX14 (1U << 8) 251 # define GPCLKR_CLK0TC_SHIFT 4 252 # define GPCLKR_CLK0DC_SHIFT 0 253 254 /* GPIO Output */ 255 #define GPOUT_ON 0x1 256 #define GPOUT_OFF 0x0 257 258 /* GPIO direction */ 259 #define GPOER_INPUT 0x1 260 #define GPOER_OUTPUT 0x0 261 262 /* GPIO Type bits */ 263 #define GPIO_TYPE_ACT_HIGH 0x0 264 #define GPIO_TYPE_ACT_LOW 0x1 265 #define GPIO_TYPE_EDG_RISING 0x2 266 #define GPIO_TYPE_EDG_FALLING 0x3 267 #define GPIO_TYPE_TRANSITIONAL 0x4 268 #define GPIO_TYPE_MASK 0x7 269 #define GPIO_TYPE(b,v) ((v) << (((b) & 0x7) * 3)) 270 #define GPIO_TYPE_REG(b) (((b)&8)?IXP425_GPIO_GPIT2R:IXP425_GPIO_GPIT1R) 271 272 /* 273 * Expansion Bus 274 */ 275 #define IXP425_EXP_HWBASE 0xc4000000UL 276 #define IXP425_EXP_VBASE (IXP425_IO_VBASE + IXP425_IO_SIZE) 277 /* 0xf0010000 */ 278 #define IXP425_EXP_SIZE IXP425_REG_SIZE /* 0x1000 */ 279 280 /* offset */ 281 #define EXP_TIMING_CS0_OFFSET 0x0000 282 #define EXP_TIMING_CS1_OFFSET 0x0004 283 #define EXP_TIMING_CS2_OFFSET 0x0008 284 #define EXP_TIMING_CS3_OFFSET 0x000c 285 #define EXP_TIMING_CS4_OFFSET 0x0010 286 #define EXP_TIMING_CS5_OFFSET 0x0014 287 #define EXP_TIMING_CS6_OFFSET 0x0018 288 #define EXP_TIMING_CS7_OFFSET 0x001c 289 #define EXP_CNFG0_OFFSET 0x0020 290 #define EXP_CNFG1_OFFSET 0x0024 291 292 #define IXP425_EXP_RECOVERY_SHIFT 16 293 #define IXP425_EXP_HOLD_SHIFT 20 294 #define IXP425_EXP_STROBE_SHIFT 22 295 #define IXP425_EXP_SETUP_SHIFT 26 296 #define IXP425_EXP_ADDR_SHIFT 28 297 #define IXP425_EXP_CS_EN (1U << 31) 298 299 #define IXP425_EXP_RECOVERY_T(x) (((x) & 15) << IXP425_EXP_RECOVERY_SHIFT) 300 #define IXP425_EXP_HOLD_T(x) (((x) & 3) << IXP425_EXP_HOLD_SHIFT) 301 #define IXP425_EXP_STROBE_T(x) (((x) & 15) << IXP425_EXP_STROBE_SHIFT) 302 #define IXP425_EXP_SETUP_T(x) (((x) & 3) << IXP425_EXP_SETUP_SHIFT) 303 #define IXP425_EXP_ADDR_T(x) (((x) & 3) << IXP425_EXP_ADDR_SHIFT) 304 305 // EXP_CSn bits 306 #define EXP_BYTE_EN (1 << 0) 307 #define EXP_WR_EN (1 << 1) 308 #define EXP_SPLT_EN (1 << 3) 309 #define EXP_MUX_EN (1 << 4) 310 #define EXP_HRDY_POL (1 << 5) 311 #define EXP_BYTE_RD16 (1 << 6) 312 #define EXP_SZ_512 (0 << 10) 313 #define EXP_SZ_1K (1 << 10) 314 #define EXP_SZ_2K (2 << 10) 315 #define EXP_SZ_4K (3 << 10) 316 #define EXP_SZ_8K (4 << 10) 317 #define EXP_SZ_16K (5 << 10) 318 #define EXP_SZ_32K (6 << 10) 319 #define EXP_SZ_64K (7 << 10) 320 #define EXP_SZ_128K (8 << 10) 321 #define EXP_SZ_256K (9 << 10) 322 #define EXP_SZ_512K (10 << 10) 323 #define EXP_SZ_1M (11 << 10) 324 #define EXP_SZ_2M (12 << 10) 325 #define EXP_SZ_4M (13 << 10) 326 #define EXP_SZ_8M (14 << 10) 327 #define EXP_SZ_16M (15 << 10) 328 #define EXP_CYC_INTEL (0 << 14) 329 #define EXP_CYC_MOTO (1 << 14) 330 #define EXP_CYC_HPI (2 << 14) 331 332 // EXP_CNFG0 bits 333 #define EXP_CNFG0_8BIT (1 << 0) 334 #define EXP_CNFG0_PCI_HOST (1 << 1) 335 #define EXP_CNFG0_PCI_ARB (1 << 2) 336 #define EXP_CNFG0_PCI_66MHZ (1 << 4) 337 #define EXP_CNFG0_MEM_MAP (1 << 31) 338 339 // EXP_CNFG1 bits 340 #define EXP_CNFG1_SW_INT0 (1 << 0) 341 #define EXP_CNFG1_SW_INT1 (1 << 1) 342 343 /* 344 * PCI 345 */ 346 #define IXP425_PCI_HWBASE 0xc0000000 347 #define IXP425_PCI_VBASE (IXP425_EXP_VBASE + IXP425_EXP_SIZE) 348 /* 0xf0011000 */ 349 #define IXP425_PCI_SIZE IXP425_REG_SIZE /* 0x1000 */ 350 351 /* 352 * Mapping registers of IXP425 PCI Configuration 353 */ 354 /* PCI_ID_REG 0x00 */ 355 /* PCI_COMMAND_STATUS_REG 0x04 */ 356 /* PCI_CLASS_REG 0x08 */ 357 /* PCI_BHLC_REG 0x0c */ 358 #define PCI_MAPREG_BAR0 0x10 /* Base Address 0 */ 359 #define PCI_MAPREG_BAR1 0x14 /* Base Address 1 */ 360 #define PCI_MAPREG_BAR2 0x18 /* Base Address 2 */ 361 #define PCI_MAPREG_BAR3 0x1c /* Base Address 3 */ 362 #define PCI_MAPREG_BAR4 0x20 /* Base Address 4 */ 363 #define PCI_MAPREG_BAR5 0x24 /* Base Address 5 */ 364 /* PCI_SUBSYS_ID_REG 0x2c */ 365 /* PCI_INTERRUPT_REG 0x3c */ 366 #define PCI_RTOTTO 0x40 367 368 /* PCI Controller CSR Base Address */ 369 #define IXP425_PCI_CSR_BASE IXP425_PCI_VBASE 370 371 /* PCI Memory Space */ 372 #define IXP425_PCI_MEM_HWBASE 0x48000000UL 373 #define IXP425_PCI_MEM_VBASE 0xf8000000UL 374 #define IXP425_PCI_MEM_SIZE 0x04000000UL /* 64MB */ 375 376 /* PCI I/O Space */ 377 #define IXP425_PCI_IO_HWBASE 0x00000000UL 378 #define IXP425_PCI_IO_SIZE 0x00100000UL /* 1Mbyte */ 379 380 /* PCI Controller Configuration Offset */ 381 #define PCI_NP_AD 0x00 382 #define PCI_NP_CBE 0x04 383 # define NP_CBE_SHIFT 4 384 #define PCI_NP_WDATA 0x08 385 #define PCI_NP_RDATA 0x0c 386 #define PCI_CRP_AD_CBE 0x10 387 #define PCI_CRP_AD_WDATA 0x14 388 #define PCI_CRP_AD_RDATA 0x18 389 #define PCI_CSR 0x1c 390 # define CSR_PRST (1U << 16) 391 # define CSR_IC (1U << 15) 392 # define CSR_ABE (1U << 4) 393 # define CSR_PDS (1U << 3) 394 # define CSR_ADS (1U << 2) 395 # define CSR_HOST (1U << 0) 396 #define PCI_ISR 0x20 397 # define ISR_AHBE (1U << 3) 398 # define ISR_PPE (1U << 2) 399 # define ISR_PFE (1U << 1) 400 # define ISR_PSE (1U << 0) 401 #define PCI_INTEN 0x24 402 #define PCI_DMACTRL 0x28 403 #define PCI_AHBMEMBASE 0x2c 404 #define PCI_AHBIOBASE 0x30 405 #define PCI_PCIMEMBASE 0x34 406 #define PCI_AHBDOORBELL 0x38 407 #define PCI_PCIDOORBELL 0x3c 408 #define PCI_ATPDMA0_AHBADDR 0x40 409 #define PCI_ATPDMA0_PCIADDR 0x44 410 #define PCI_ATPDMA0_LENGTH 0x48 411 #define PCI_ATPDMA1_AHBADDR 0x4c 412 #define PCI_ATPDMA1_PCIADDR 0x50 413 #define PCI_ATPDMA1_LENGTH 0x54 414 #define PCI_PTADMA0_AHBADDR 0x58 415 #define PCI_PTADMA0_PCIADDR 0x5c 416 #define PCI_PTADMA0_LENGTH 0x60 417 #define PCI_PTADMA1_AHBADDR 0x64 418 #define PCI_PTADMA1_PCIADDR 0x68 419 #define PCI_PTADMA1_LENGTH 0x6c 420 421 /* PCI target(T)/initiator(I) Interface Commands for PCI_NP_CBE register */ 422 #define COMMAND_NP_IA 0x0 /* Interrupt Acknowledge (I)*/ 423 #define COMMAND_NP_SC 0x1 /* Special Cycle (I)*/ 424 #define COMMAND_NP_IO_READ 0x2 /* I/O Read (T)(I) */ 425 #define COMMAND_NP_IO_WRITE 0x3 /* I/O Write (T)(I) */ 426 #define COMMAND_NP_MEM_READ 0x6 /* Memory Read (T)(I) */ 427 #define COMMAND_NP_MEM_WRITE 0x7 /* Memory Write (T)(I) */ 428 #define COMMAND_NP_CONF_READ 0xa /* Configuration Read (T)(I) */ 429 #define COMMAND_NP_CONF_WRITE 0xb /* Configuration Write (T)(I) */ 430 431 /* PCI byte enables */ 432 #define BE_8BIT(a) ((0x10u << ((a) & 0x03)) ^ 0xf0) 433 #define BE_16BIT(a) ((0x30u << ((a) & 0x02)) ^ 0xf0) 434 #define BE_32BIT(a) 0x00 435 436 /* PCI byte selects */ 437 #define READ_8BIT(v,a) ((u_int8_t)((v) >> (((a) & 3) * 8))) 438 #define READ_16BIT(v,a) ((u_int16_t)((v) >> (((a) & 2) * 8))) 439 #define WRITE_8BIT(v,a) (((u_int32_t)(v)) << (((a) & 3) * 8)) 440 #define WRITE_16BIT(v,a) (((u_int32_t)(v)) << (((a) & 2) * 8)) 441 442 /* PCI Controller Configuration Commands for PCI_CRP_AD_CBE */ 443 #define COMMAND_CRP_READ 0x00 444 #define COMMAND_CRP_WRITE (1U << 16) 445 446 /* 447 * SDRAM Configuration Register 448 */ 449 #define IXP425_MCU_HWBASE 0xcc000000UL 450 #define IXP425_MCU_VBASE 0xf0200000UL 451 #define IXP425_MCU_SIZE 0x1000 /* Actually only 256 bytes */ 452 #define MCU_SDR_CONFIG 0x00 453 #define MCU_SDR_CONFIG_MCONF(x) ((x) & 0x7) 454 #define MCU_SDR_CONFIG_64MBIT (1u << 5) 455 #define MCU_SDR_REFRESH 0x04 456 #define MCU_SDR_IR 0x08 457 458 /* 459 * Performance Monitoring Unit (CP14) 460 * 461 * CP14.0.1 Performance Monitor Control Register(PMNC) 462 * CP14.1.1 Clock Counter(CCNT) 463 * CP14.4.1 Interrupt Enable Register(INTEN) 464 * CP14.5.1 Overflow Flag Register(FLAG) 465 * CP14.8.1 Event Selection Register(EVTSEL) 466 * CP14.0.2 Performance Counter Register 0(PMN0) 467 * CP14.1.2 Performance Counter Register 0(PMN1) 468 * CP14.2.2 Performance Counter Register 0(PMN2) 469 * CP14.3.2 Performance Counter Register 0(PMN3) 470 */ 471 472 #define PMNC_E 0x00000001 /* enable all counters */ 473 #define PMNC_P 0x00000002 /* reset all PMNs to 0 */ 474 #define PMNC_C 0x00000004 /* clock counter reset */ 475 #define PMNC_D 0x00000008 /* clock counter / 64 */ 476 477 #define INTEN_CC_IE 0x00000001 /* enable clock counter interrupt */ 478 #define INTEN_PMN0_IE 0x00000002 /* enable PMN0 interrupt */ 479 #define INTEN_PMN1_IE 0x00000004 /* enable PMN1 interrupt */ 480 #define INTEN_PMN2_IE 0x00000008 /* enable PMN2 interrupt */ 481 #define INTEN_PMN3_IE 0x00000010 /* enable PMN3 interrupt */ 482 483 #define FLAG_CC_IF 0x00000001 /* clock counter overflow */ 484 #define FLAG_PMN0_IF 0x00000002 /* PMN0 overflow */ 485 #define FLAG_PMN1_IF 0x00000004 /* PMN1 overflow */ 486 #define FLAG_PMN2_IF 0x00000008 /* PMN2 overflow */ 487 #define FLAG_PMN3_IF 0x00000010 /* PMN3 overflow */ 488 489 #define EVTSEL_EVCNT_MASK 0x0000000ff /* event to count for PMNs */ 490 #define PMNC_EVCNT0_SHIFT 0 491 #define PMNC_EVCNT1_SHIFT 8 492 #define PMNC_EVCNT2_SHIFT 16 493 #define PMNC_EVCNT3_SHIFT 24 494 495 #endif /* _IXP425REG_H_ */ 496