1*c7fb772bSthorpej /* $NetBSD: zynq_usb.c,v 1.3 2021/08/07 16:18:46 thorpej Exp $ */
2c8c5b6beSskrll
3c8c5b6beSskrll /*-
4c8c5b6beSskrll * Copyright (c) 2015 Genetec Corporation. All rights reserved.
5c8c5b6beSskrll * Written by Hashimoto Kenichi for Genetec Corporation.
6c8c5b6beSskrll *
7c8c5b6beSskrll * Redistribution and use in source and binary forms, with or without
8c8c5b6beSskrll * modification, are permitted provided that the following conditions
9c8c5b6beSskrll * are met:
10c8c5b6beSskrll * 1. Redistributions of source code must retain the above copyright
11c8c5b6beSskrll * notice, this list of conditions and the following disclaimer.
12c8c5b6beSskrll * 2. Redistributions in binary form must reproduce the above copyright
13c8c5b6beSskrll * notice, this list of conditions and the following disclaimer in the
14c8c5b6beSskrll * documentation and/or other materials provided with the distribution.
15c8c5b6beSskrll *
16c8c5b6beSskrll * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17c8c5b6beSskrll * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18c8c5b6beSskrll * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19c8c5b6beSskrll * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20c8c5b6beSskrll * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21c8c5b6beSskrll * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22c8c5b6beSskrll * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23c8c5b6beSskrll * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24c8c5b6beSskrll * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25c8c5b6beSskrll * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26c8c5b6beSskrll * POSSIBILITY OF SUCH DAMAGE.
27c8c5b6beSskrll */
28c8c5b6beSskrll
29c8c5b6beSskrll #include <sys/cdefs.h>
30*c7fb772bSthorpej __KERNEL_RCSID(0, "$NetBSD: zynq_usb.c,v 1.3 2021/08/07 16:18:46 thorpej Exp $");
31c8c5b6beSskrll
32c8c5b6beSskrll #include "opt_soc.h"
33c8c5b6beSskrll
34c8c5b6beSskrll #include <sys/param.h>
35c8c5b6beSskrll #include <sys/bus.h>
36c8c5b6beSskrll #include <sys/conf.h>
37c8c5b6beSskrll #include <sys/device.h>
38c8c5b6beSskrll #include <sys/kernel.h>
39c8c5b6beSskrll #include <sys/intr.h>
40c8c5b6beSskrll #include <sys/systm.h>
41c8c5b6beSskrll
42c8c5b6beSskrll #include <dev/usb/usb.h>
43c8c5b6beSskrll #include <dev/usb/usbdi.h>
44c8c5b6beSskrll #include <dev/usb/usbdivar.h>
45c8c5b6beSskrll #include <dev/usb/usb_mem.h>
46c8c5b6beSskrll
47c8c5b6beSskrll #include <dev/usb/ehcireg.h>
48c8c5b6beSskrll #include <dev/usb/ehcivar.h>
49c8c5b6beSskrll #include <dev/usb/ulpireg.h>
50c8c5b6beSskrll
51c8c5b6beSskrll #include <arm/xilinx/zynq_usbreg.h>
52c8c5b6beSskrll #include <arm/xilinx/zynq_usbvar.h>
53c8c5b6beSskrll
54c8c5b6beSskrll #include "locators.h"
55c8c5b6beSskrll
56c8c5b6beSskrll static uint8_t ulpi_read(struct zynqehci_softc *sc, int addr);
57c8c5b6beSskrll static void ulpi_write(struct zynqehci_softc *sc, int addr, uint8_t data);
58c8c5b6beSskrll static void ulpi_reset(struct zynqehci_softc *sc);
59c8c5b6beSskrll
60c8c5b6beSskrll static void zynqusb_select_interface(struct zynqehci_softc *, enum zynq_usb_if);
61c8c5b6beSskrll static void zynqusb_init(struct ehci_softc *);
62c8c5b6beSskrll static void zynqusb_reset(struct zynqehci_softc *);
63c8c5b6beSskrll
64c8c5b6beSskrll void
zynqusb_attach_common(device_t parent,device_t self,bus_space_tag_t iot,bus_dma_tag_t dmat,paddr_t iobase,size_t size,int flags,enum zynq_usb_if type,enum zynq_usb_role role)65c8c5b6beSskrll zynqusb_attach_common(device_t parent, device_t self, bus_space_tag_t iot,
66c8c5b6beSskrll bus_dma_tag_t dmat, paddr_t iobase, size_t size, int flags,
67c8c5b6beSskrll enum zynq_usb_if type, enum zynq_usb_role role)
68c8c5b6beSskrll {
69c8c5b6beSskrll struct zynqehci_softc *sc = device_private(self);
70c8c5b6beSskrll ehci_softc_t *hsc = &sc->sc_hsc;
71c8c5b6beSskrll uint16_t hcirev;
72c8c5b6beSskrll uint32_t id, hwhost, hwdevice;
73c8c5b6beSskrll const char *comma;
74c8c5b6beSskrll
75c8c5b6beSskrll sc->sc_hsc.sc_dev = self;
76c8c5b6beSskrll sc->sc_iot = sc->sc_hsc.iot = iot;
77c8c5b6beSskrll sc->sc_iftype = type;
78c8c5b6beSskrll sc->sc_role = role;
79c8c5b6beSskrll
80c8c5b6beSskrll hsc->sc_bus.ub_hcpriv = sc;
81c8c5b6beSskrll hsc->sc_bus.ub_revision = USBREV_2_0;
82c8c5b6beSskrll hsc->sc_flags |= EHCIF_ETTF;
83c8c5b6beSskrll hsc->sc_vendor_init = zynqusb_init;
84c8c5b6beSskrll
85c8c5b6beSskrll aprint_normal("\n");
86c8c5b6beSskrll
87c8c5b6beSskrll if (bus_space_map(iot, iobase, size, 0, &sc->sc_ioh)) {
88c8c5b6beSskrll
89c8c5b6beSskrll aprint_error_dev(self, "unable to map device\n");
90c8c5b6beSskrll return;
91c8c5b6beSskrll }
92c8c5b6beSskrll
93c8c5b6beSskrll if (bus_space_subregion(iot, sc->sc_ioh,
94c8c5b6beSskrll ZYNQUSB_EHCIREGS, ZYNQUSB_EHCI_SIZE - ZYNQUSB_EHCIREGS,
95c8c5b6beSskrll &sc->sc_hsc.ioh)) {
96c8c5b6beSskrll
97c8c5b6beSskrll aprint_error_dev(self, "unable to map subregion\n");
98c8c5b6beSskrll return;
99c8c5b6beSskrll }
100c8c5b6beSskrll
101c8c5b6beSskrll id = bus_space_read_4(iot, sc->sc_ioh, ZYNQUSB_ID);
102c8c5b6beSskrll hcirev = bus_space_read_2(iot, sc->sc_hsc.ioh, EHCI_HCIVERSION);
103c8c5b6beSskrll
104c8c5b6beSskrll aprint_normal_dev(self,
105c8c5b6beSskrll "Zynq USB Controller id=%d revision=%d version=%d\n",
106c8c5b6beSskrll (int)__SHIFTOUT(id, ZYNQUSB_ID_ID),
107c8c5b6beSskrll (int)__SHIFTOUT(id, ZYNQUSB_ID_REVISION),
108c8c5b6beSskrll (int)__SHIFTOUT(id, ZYNQUSB_ID_VERSION));
109c8c5b6beSskrll aprint_normal_dev(self, "HCI revision=0x%x\n", hcirev);
110c8c5b6beSskrll
111c8c5b6beSskrll hwhost = bus_space_read_4(iot, sc->sc_ioh, ZYNQUSB_HWHOST);
112c8c5b6beSskrll hwdevice = bus_space_read_4(iot, sc->sc_ioh, ZYNQUSB_HWDEVICE);
113c8c5b6beSskrll
114c8c5b6beSskrll aprint_normal_dev(self, "");
115c8c5b6beSskrll
116c8c5b6beSskrll comma = "";
117c8c5b6beSskrll if (hwhost & HWHOST_HC) {
118c8c5b6beSskrll int n_ports = 1 + __SHIFTOUT(hwhost, HWHOST_NPORT);
119c8c5b6beSskrll aprint_normal("%d host port%s",
120c8c5b6beSskrll n_ports, n_ports > 1 ? "s" : "");
121c8c5b6beSskrll comma = ", ";
122c8c5b6beSskrll }
123c8c5b6beSskrll
124c8c5b6beSskrll if (hwdevice & HWDEVICE_DC) {
125c8c5b6beSskrll int n_endpoints = __SHIFTOUT(hwdevice, HWDEVICE_DEVEP);
126c8c5b6beSskrll aprint_normal("%sdevice capable, %d endpoint%s",
127c8c5b6beSskrll comma,
128c8c5b6beSskrll n_endpoints, n_endpoints > 1 ? "s" : "");
129c8c5b6beSskrll }
130c8c5b6beSskrll aprint_normal("\n");
131c8c5b6beSskrll
132c8c5b6beSskrll sc->sc_hsc.sc_bus.ub_dmatag = dmat;
133c8c5b6beSskrll
134c8c5b6beSskrll sc->sc_hsc.sc_offs = bus_space_read_1(iot, sc->sc_hsc.ioh,
135c8c5b6beSskrll EHCI_CAPLENGTH);
136c8c5b6beSskrll
137c8c5b6beSskrll zynqusb_reset(sc);
138c8c5b6beSskrll zynqusb_select_interface(sc, sc->sc_iftype);
139c8c5b6beSskrll
140c8c5b6beSskrll if (sc->sc_iftype == ZYNQUSBC_IF_ULPI) {
141c8c5b6beSskrll bus_space_write_4(sc->sc_iot, sc->sc_ioh, ZYNQUSB_ULPIVIEW, 0);
142c8c5b6beSskrll
143c8c5b6beSskrll aprint_normal_dev(hsc->sc_dev,
144c8c5b6beSskrll "ULPI phy VID 0x%04x PID 0x%04x\n",
145c8c5b6beSskrll (ulpi_read(sc, ULPI_VENDOR_ID_LOW) |
146c8c5b6beSskrll ulpi_read(sc, ULPI_VENDOR_ID_HIGH) << 8),
147c8c5b6beSskrll (ulpi_read(sc, ULPI_PRODUCT_ID_LOW) |
148c8c5b6beSskrll ulpi_read(sc, ULPI_PRODUCT_ID_HIGH) << 8));
149c8c5b6beSskrll
150c8c5b6beSskrll ulpi_reset(sc);
151c8c5b6beSskrll }
152c8c5b6beSskrll
153c8c5b6beSskrll if (sc->sc_iftype == ZYNQUSBC_IF_ULPI) {
154c8c5b6beSskrll if (hsc->sc_bus.ub_revision == USBREV_2_0) {
155c8c5b6beSskrll ulpi_write(sc, ULPI_FUNCTION_CONTROL + ULPI_REG_CLEAR,
156c8c5b6beSskrll FUNCTION_CONTROL_XCVRSELECT);
157c8c5b6beSskrll ulpi_write(sc, ULPI_FUNCTION_CONTROL + ULPI_REG_SET,
158c8c5b6beSskrll FUNCTION_CONTROL_TERMSELECT);
159c8c5b6beSskrll } else {
160c8c5b6beSskrll ulpi_write(sc, ULPI_FUNCTION_CONTROL + ULPI_REG_SET,
161c8c5b6beSskrll XCVRSELECT_FSLS);
162c8c5b6beSskrll ulpi_write(sc, ULPI_FUNCTION_CONTROL + ULPI_REG_CLEAR,
163c8c5b6beSskrll FUNCTION_CONTROL_TERMSELECT);
164c8c5b6beSskrll }
165c8c5b6beSskrll
166c8c5b6beSskrll ulpi_write(sc, ULPI_OTG_CONTROL + ULPI_REG_SET,
167c8c5b6beSskrll OTG_CONTROL_USEEXTVBUSIND |
168c8c5b6beSskrll OTG_CONTROL_DRVVBUSEXT |
169c8c5b6beSskrll OTG_CONTROL_DRVVBUS |
170c8c5b6beSskrll OTG_CONTROL_CHRGVBUS);
171c8c5b6beSskrll }
172c8c5b6beSskrll
173c8c5b6beSskrll /* Disable interrupts, so we don't get any spurious ones. */
174c8c5b6beSskrll EOWRITE4(hsc, EHCI_USBINTR, 0);
175c8c5b6beSskrll
176c8c5b6beSskrll /*intr_establish(intr, IPL_USB, IST_LEVEL, ehci_intr, hsc);*/
177c8c5b6beSskrll
178c8c5b6beSskrll int err = ehci_init(hsc);
179c8c5b6beSskrll if (err) {
180c8c5b6beSskrll aprint_error_dev(self, "init failed, error = %d\n", err);
181c8c5b6beSskrll return;
182c8c5b6beSskrll }
183c8c5b6beSskrll
184c8c5b6beSskrll /* Attach usb device. */
1852685996bSthorpej hsc->sc_child = config_found(self, &hsc->sc_bus, usbctlprint,
186*c7fb772bSthorpej CFARGS_NONE);
187c8c5b6beSskrll }
188c8c5b6beSskrll
189c8c5b6beSskrll static void
zynqusb_select_interface(struct zynqehci_softc * sc,enum zynq_usb_if interface)190c8c5b6beSskrll zynqusb_select_interface(struct zynqehci_softc *sc, enum zynq_usb_if interface)
191c8c5b6beSskrll {
192c8c5b6beSskrll uint32_t reg;
193c8c5b6beSskrll struct ehci_softc *hsc = &sc->sc_hsc;
194c8c5b6beSskrll
195c8c5b6beSskrll reg = EOREAD4(hsc, EHCI_PORTSC(1));
196c8c5b6beSskrll reg &= ~(PORTSC_PTS | PORTSC_PTW);
197c8c5b6beSskrll switch (interface) {
198c8c5b6beSskrll case ZYNQUSBC_IF_UTMI_WIDE:
199c8c5b6beSskrll reg |= PORTSC_PTW_16;
200c8c5b6beSskrll case ZYNQUSBC_IF_UTMI:
201c8c5b6beSskrll reg |= PORTSC_PTS_UTMI;
202c8c5b6beSskrll break;
203c8c5b6beSskrll case ZYNQUSBC_IF_PHILIPS:
204c8c5b6beSskrll reg |= PORTSC_PTS_PHILIPS;
205c8c5b6beSskrll break;
206c8c5b6beSskrll case ZYNQUSBC_IF_ULPI:
207c8c5b6beSskrll reg |= PORTSC_PTS_ULPI;
208c8c5b6beSskrll break;
209c8c5b6beSskrll case ZYNQUSBC_IF_SERIAL:
210c8c5b6beSskrll reg |= PORTSC_PTS_SERIAL;
211c8c5b6beSskrll break;
212c8c5b6beSskrll }
213c8c5b6beSskrll EOWRITE4(hsc, EHCI_PORTSC(1), reg);
214c8c5b6beSskrll }
215c8c5b6beSskrll
216c8c5b6beSskrll static uint32_t
ulpi_wakeup(struct zynqehci_softc * sc,int tout)217c8c5b6beSskrll ulpi_wakeup(struct zynqehci_softc *sc, int tout)
218c8c5b6beSskrll {
219c8c5b6beSskrll uint32_t ulpi_view;
220c8c5b6beSskrll int i = 0;
221c8c5b6beSskrll ulpi_view = bus_space_read_4(sc->sc_iot, sc->sc_ioh, ZYNQUSB_ULPIVIEW);
222c8c5b6beSskrll
223c8c5b6beSskrll if ( !(ulpi_view & ULPI_SS) ) {
224c8c5b6beSskrll bus_space_write_4(sc->sc_iot, sc->sc_ioh,
225c8c5b6beSskrll ZYNQUSB_ULPIVIEW, ULPI_WU);
226c8c5b6beSskrll for (i = 0; (tout < 0) || (i < tout); i++) {
227c8c5b6beSskrll ulpi_view = bus_space_read_4(sc->sc_iot,
228c8c5b6beSskrll sc->sc_ioh, ZYNQUSB_ULPIVIEW);
229c8c5b6beSskrll if ( !(ulpi_view & ULPI_WU) )
230c8c5b6beSskrll break;
231c8c5b6beSskrll delay(1);
232c8c5b6beSskrll };
233c8c5b6beSskrll }
234c8c5b6beSskrll
235c8c5b6beSskrll if ((tout > 0) && (i >= tout)) {
236c8c5b6beSskrll aprint_error_dev(sc->sc_hsc.sc_dev, "%s: timeout\n", __func__);
237c8c5b6beSskrll }
238c8c5b6beSskrll
239c8c5b6beSskrll return ulpi_view;
240c8c5b6beSskrll }
241c8c5b6beSskrll
242c8c5b6beSskrll static uint32_t
ulpi_wait(struct zynqehci_softc * sc,int tout)243c8c5b6beSskrll ulpi_wait(struct zynqehci_softc *sc, int tout)
244c8c5b6beSskrll {
245c8c5b6beSskrll uint32_t ulpi_view;
246c8c5b6beSskrll int i;
247c8c5b6beSskrll ulpi_view = bus_space_read_4(sc->sc_iot, sc->sc_ioh, ZYNQUSB_ULPIVIEW);
248c8c5b6beSskrll
249c8c5b6beSskrll for (i = 0; (tout < 0) | (i < tout); i++) {
250c8c5b6beSskrll ulpi_view = bus_space_read_4(sc->sc_iot, sc->sc_ioh,
251c8c5b6beSskrll ZYNQUSB_ULPIVIEW);
252c8c5b6beSskrll if (!(ulpi_view & ULPI_RUN))
253c8c5b6beSskrll break;
254c8c5b6beSskrll delay(1);
255c8c5b6beSskrll }
256c8c5b6beSskrll
257c8c5b6beSskrll if ((tout > 0) && (i >= tout)) {
258c8c5b6beSskrll aprint_error_dev(sc->sc_hsc.sc_dev, "%s: timeout\n", __func__);
259c8c5b6beSskrll }
260c8c5b6beSskrll
261c8c5b6beSskrll return ulpi_view;
262c8c5b6beSskrll }
263c8c5b6beSskrll
264c8c5b6beSskrll #define TIMEOUT 100000
265c8c5b6beSskrll
266c8c5b6beSskrll static uint8_t
ulpi_read(struct zynqehci_softc * sc,int addr)267c8c5b6beSskrll ulpi_read(struct zynqehci_softc *sc, int addr)
268c8c5b6beSskrll {
269c8c5b6beSskrll uint32_t data;
270c8c5b6beSskrll
271c8c5b6beSskrll ulpi_wakeup(sc, TIMEOUT);
272c8c5b6beSskrll
273c8c5b6beSskrll data = ULPI_RUN | __SHIFTIN(addr, ULPI_ADDR);
274c8c5b6beSskrll bus_space_write_4(sc->sc_iot, sc->sc_ioh, ZYNQUSB_ULPIVIEW, data);
275c8c5b6beSskrll
276c8c5b6beSskrll data = ulpi_wait(sc, TIMEOUT);
277c8c5b6beSskrll
278c8c5b6beSskrll return __SHIFTOUT(data, ULPI_DATRD);
279c8c5b6beSskrll }
280c8c5b6beSskrll
281c8c5b6beSskrll static void
ulpi_write(struct zynqehci_softc * sc,int addr,uint8_t data)282c8c5b6beSskrll ulpi_write(struct zynqehci_softc *sc, int addr, uint8_t data)
283c8c5b6beSskrll {
284c8c5b6beSskrll uint32_t reg;
285c8c5b6beSskrll
286c8c5b6beSskrll ulpi_wakeup(sc, TIMEOUT);
287c8c5b6beSskrll
288c8c5b6beSskrll reg = ULPI_RUN | ULPI_RW | __SHIFTIN(addr, ULPI_ADDR) | __SHIFTIN(data, ULPI_DATWR);
289c8c5b6beSskrll bus_space_write_4(sc->sc_iot, sc->sc_ioh, ZYNQUSB_ULPIVIEW, reg);
290c8c5b6beSskrll
291c8c5b6beSskrll ulpi_wait(sc, TIMEOUT);
292c8c5b6beSskrll
293c8c5b6beSskrll return;
294c8c5b6beSskrll }
295c8c5b6beSskrll
296c8c5b6beSskrll static void
ulpi_reset(struct zynqehci_softc * sc)297c8c5b6beSskrll ulpi_reset(struct zynqehci_softc *sc)
298c8c5b6beSskrll {
299c8c5b6beSskrll uint8_t data;
300c8c5b6beSskrll int timo = 1000 * 1000; /* XXXX: 1sec */
301c8c5b6beSskrll
302c8c5b6beSskrll ulpi_write(sc, ULPI_FUNCTION_CONTROL + ULPI_REG_SET,
303c8c5b6beSskrll FUNCTION_CONTROL_RESET /*0x20*/);
304c8c5b6beSskrll do {
305c8c5b6beSskrll data = ulpi_read(sc, ULPI_FUNCTION_CONTROL);
306c8c5b6beSskrll if (!(data & FUNCTION_CONTROL_RESET))
307c8c5b6beSskrll break;
308c8c5b6beSskrll delay(100);
309c8c5b6beSskrll timo -= 100;
310c8c5b6beSskrll } while (timo > 0);
311c8c5b6beSskrll if (timo <= 0) {
312c8c5b6beSskrll aprint_error_dev(sc->sc_hsc.sc_dev, "%s: reset failed!!\n",
313c8c5b6beSskrll __func__);
314c8c5b6beSskrll return;
315c8c5b6beSskrll }
316c8c5b6beSskrll
317c8c5b6beSskrll return;
318c8c5b6beSskrll }
319c8c5b6beSskrll
320c8c5b6beSskrll static void
zynqusb_reset(struct zynqehci_softc * sc)321c8c5b6beSskrll zynqusb_reset(struct zynqehci_softc *sc)
322c8c5b6beSskrll {
323c8c5b6beSskrll uint32_t reg;
324c8c5b6beSskrll int i;
325c8c5b6beSskrll struct ehci_softc *hsc = &sc->sc_hsc;
326c8c5b6beSskrll #define RESET_TIMEOUT 100
327c8c5b6beSskrll reg = EOREAD4(hsc, EHCI_USBCMD);
328c8c5b6beSskrll reg &= ~EHCI_CMD_RS;
329c8c5b6beSskrll EOWRITE4(hsc, EHCI_USBCMD, reg);
330c8c5b6beSskrll
331c8c5b6beSskrll for (i=0; i < RESET_TIMEOUT; ++i) {
332c8c5b6beSskrll reg = EOREAD4(hsc, EHCI_USBCMD);
333c8c5b6beSskrll if ((reg & EHCI_CMD_RS) == 0)
334c8c5b6beSskrll break;
335c8c5b6beSskrll usb_delay_ms(&hsc->sc_bus, 1);
336c8c5b6beSskrll }
337c8c5b6beSskrll
338c8c5b6beSskrll EOWRITE4(hsc, EHCI_USBCMD, reg | EHCI_CMD_HCRESET);
339c8c5b6beSskrll for (i = 0; i < RESET_TIMEOUT; i++) {
340c8c5b6beSskrll reg = EOREAD4(hsc, EHCI_USBCMD);
341c8c5b6beSskrll if ((reg & EHCI_CMD_HCRESET) == 0)
342c8c5b6beSskrll break;
343c8c5b6beSskrll usb_delay_ms(&hsc->sc_bus, 1);
344c8c5b6beSskrll }
345c8c5b6beSskrll if (i >= RESET_TIMEOUT) {
346c8c5b6beSskrll aprint_error_dev(hsc->sc_dev, "reset timeout (%x)\n", reg);
347c8c5b6beSskrll }
348c8c5b6beSskrll
349c8c5b6beSskrll usb_delay_ms(&hsc->sc_bus, 100);
350c8c5b6beSskrll }
351c8c5b6beSskrll
352c8c5b6beSskrll static void
zynqusb_init(struct ehci_softc * hsc)353c8c5b6beSskrll zynqusb_init(struct ehci_softc *hsc)
354c8c5b6beSskrll {
355c8c5b6beSskrll struct zynqehci_softc *sc = device_private(hsc->sc_dev);
356c8c5b6beSskrll uint32_t reg;
357c8c5b6beSskrll
358c8c5b6beSskrll reg = EOREAD4(hsc, EHCI_PORTSC(1));
359c8c5b6beSskrll reg &= ~(EHCI_PS_CSC | EHCI_PS_PEC | EHCI_PS_OCC);
360c8c5b6beSskrll reg |= EHCI_PS_PP | EHCI_PS_PE;
361c8c5b6beSskrll EOWRITE4(hsc, EHCI_PORTSC(1), reg);
362c8c5b6beSskrll
363c8c5b6beSskrll reg = bus_space_read_4(sc->sc_iot, sc->sc_ioh, ZYNQUSB_OTGSC);
364c8c5b6beSskrll reg |= OTGSC_IDPU;
365c8c5b6beSskrll reg |= OTGSC_DPIE | OTGSC_IDIE;
366c8c5b6beSskrll bus_space_write_4(sc->sc_iot, sc->sc_ioh, ZYNQUSB_OTGSC, reg);
367c8c5b6beSskrll
368c8c5b6beSskrll reg = bus_space_read_4(sc->sc_iot, sc->sc_ioh, ZYNQUSB_USBMODE);
369c8c5b6beSskrll reg &= ~USBMODE_CM;
370c8c5b6beSskrll reg |= USBMODE_CM_HOST;
371c8c5b6beSskrll bus_space_write_4(sc->sc_iot, sc->sc_ioh, ZYNQUSB_USBMODE, reg);
372c8c5b6beSskrll }
373