xref: /netbsd-src/sys/arch/arm/vexpress/vexpress_platform.c (revision 8d564c5dcfeea024762586ce07de3c286d3d30e1)
1*8d564c5dSskrll /* $NetBSD: vexpress_platform.c,v 1.23 2023/04/07 08:55:31 skrll Exp $ */
2ccba8120Sjmcneill 
3ccba8120Sjmcneill /*-
4ccba8120Sjmcneill  * Copyright (c) 2017 Jared McNeill <jmcneill@invisible.ca>
5ccba8120Sjmcneill  * All rights reserved.
6ccba8120Sjmcneill  *
7ccba8120Sjmcneill  * Redistribution and use in source and binary forms, with or without
8ccba8120Sjmcneill  * modification, are permitted provided that the following conditions
9ccba8120Sjmcneill  * are met:
10ccba8120Sjmcneill  * 1. Redistributions of source code must retain the above copyright
11ccba8120Sjmcneill  *    notice, this list of conditions and the following disclaimer.
12ccba8120Sjmcneill  * 2. Redistributions in binary form must reproduce the above copyright
13ccba8120Sjmcneill  *    notice, this list of conditions and the following disclaimer in the
14ccba8120Sjmcneill  *    documentation and/or other materials provided with the distribution.
15ccba8120Sjmcneill  *
16ccba8120Sjmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17ccba8120Sjmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18ccba8120Sjmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19ccba8120Sjmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20ccba8120Sjmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21ccba8120Sjmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22ccba8120Sjmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23ccba8120Sjmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24ccba8120Sjmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25ccba8120Sjmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26ccba8120Sjmcneill  * SUCH DAMAGE.
27ccba8120Sjmcneill  */
28ccba8120Sjmcneill 
29ccba8120Sjmcneill #include "opt_multiprocessor.h"
305a821b2cSskrll #include "opt_console.h"
31ccba8120Sjmcneill 
32ccba8120Sjmcneill #include <sys/cdefs.h>
33*8d564c5dSskrll __KERNEL_RCSID(0, "$NetBSD: vexpress_platform.c,v 1.23 2023/04/07 08:55:31 skrll Exp $");
34ccba8120Sjmcneill 
35ccba8120Sjmcneill #include <sys/param.h>
36ccba8120Sjmcneill #include <sys/bus.h>
37ccba8120Sjmcneill #include <sys/cpu.h>
38ccba8120Sjmcneill #include <sys/device.h>
39ccba8120Sjmcneill #include <sys/termios.h>
40ccba8120Sjmcneill 
41ccba8120Sjmcneill #include <dev/fdt/fdtvar.h>
42ccba8120Sjmcneill 
43ccba8120Sjmcneill #include <uvm/uvm_extern.h>
44ccba8120Sjmcneill 
45ccba8120Sjmcneill #include <machine/bootconfig.h>
46ccba8120Sjmcneill #include <arm/cpufunc.h>
47ccba8120Sjmcneill 
48ccba8120Sjmcneill #include <arm/fdt/arm_fdtvar.h>
49ccba8120Sjmcneill 
50ccba8120Sjmcneill #include <arm/cortex/gtmr_var.h>
51ccba8120Sjmcneill 
5208e7d9faSjmcneill #include <arm/cortex/gic_reg.h>
5308e7d9faSjmcneill 
54dabb005dSjakllsch #include <evbarm/dev/plcomreg.h>
55e6c2e807Sskrll #include <evbarm/fdt/machdep.h>
56ccba8120Sjmcneill 
5708e7d9faSjmcneill #include <arm/vexpress/vexpress_platform.h>
58ccba8120Sjmcneill 
59e2e89c4dSjmcneill #include <libfdt.h>
60e2e89c4dSjmcneill 
6108e7d9faSjmcneill #define	VEXPRESS_REF_FREQ	24000000
62ccba8120Sjmcneill 
63ccba8120Sjmcneill extern struct bus_space armv7_generic_bs_tag;
64eabbe28cSryo extern struct arm32_bus_dma_tag arm_generic_dma_tag;
65ccba8120Sjmcneill 
66ccba8120Sjmcneill #define	SYSREG_BASE		0x1c010000
67ccba8120Sjmcneill #define	SYSREG_SIZE		0x1000
68ccba8120Sjmcneill 
69ccba8120Sjmcneill #define	SYS_FLAGS		0x0030
70ccba8120Sjmcneill #define	SYS_FLAGSCLR		0x0034
71ccba8120Sjmcneill #define	SYS_CFGDATA		0x00a0
72ccba8120Sjmcneill #define	SYS_CFGCTRL		0x00a4
73ccba8120Sjmcneill #define	 SYS_CFGCTRL_START	__BIT(31)
74ccba8120Sjmcneill #define	 SYS_CFGCTRL_WRITE	__BIT(30)
75ccba8120Sjmcneill #define	 SYS_CFGCTRL_DCC	__BITS(29,26)
76ccba8120Sjmcneill #define	 SYS_CFGCTRL_FUNCTION	__BITS(25,20)
77ccba8120Sjmcneill #define	  SYS_CFGCTRL_FUNCTION_SHUTDOWN	8
78ccba8120Sjmcneill #define	  SYS_CFGCTRL_FUNCTION_REBOOT	9
79ccba8120Sjmcneill #define	 SYS_CFGCTRL_SITE	__BITS(17,16)
80ccba8120Sjmcneill #define	 SYS_CFGCTRL_POSITION	__BITS(15,12)
81ccba8120Sjmcneill #define	 SYS_CFGCTRL_DEVICE	__BITS(11,0)
82ccba8120Sjmcneill #define	SYS_CFGSTAT		0x00a8
83ccba8120Sjmcneill #define	 SYS_CFGSTAT_ERROR	__BIT(1)
84ccba8120Sjmcneill #define	 SYS_CFGSTAT_COMPLETE	__BIT(0)
85ccba8120Sjmcneill 
86ccba8120Sjmcneill static bus_space_tag_t sysreg_bst = &armv7_generic_bs_tag;
87ccba8120Sjmcneill static bus_space_handle_t sysreg_bsh;
88ccba8120Sjmcneill 
89ccba8120Sjmcneill #define	SYSREG_WRITE(o, v)	\
90ccba8120Sjmcneill 	bus_space_write_4(sysreg_bst, sysreg_bsh, (o), (v))
91ccba8120Sjmcneill 
92e6c2e807Sskrll void vexpress_platform_early_putchar(char);
93ccba8120Sjmcneill 
94d329adb0Sskrll void __noasan
vexpress_platform_early_putchar(char c)95d9031769Sskrll vexpress_platform_early_putchar(char c)
96d9031769Sskrll {
97d9031769Sskrll #ifdef CONSADDR
98d9031769Sskrll #define CONSADDR_VA ((CONSADDR - VEXPRESS_CORE_PBASE) + VEXPRESS_CORE_VBASE)
99d9031769Sskrll 	volatile uint32_t *uartaddr = cpu_earlydevice_va_p() ?
100d9031769Sskrll 	    (volatile uint32_t *)CONSADDR_VA :
101d9031769Sskrll 	    (volatile uint32_t *)CONSADDR;
102d9031769Sskrll 
103d9031769Sskrll 	while ((le32toh(uartaddr[PL01XCOM_FR / 4]) & PL01X_FR_TXFF) != 0)
104d9031769Sskrll 		continue;
105d9031769Sskrll 
106d9031769Sskrll 	uartaddr[PL01XCOM_DR / 4] = htole32(c);
107ce993bccSskrll 	dsb(sy);
108d9031769Sskrll 
109d9031769Sskrll 	while ((le32toh(uartaddr[PL01XCOM_FR / 4]) & PL01X_FR_TXFE) == 0)
110d9031769Sskrll 		continue;
111d9031769Sskrll #endif
112d9031769Sskrll }
113d9031769Sskrll 
114d9031769Sskrll 
115a476a90dSskrll static int
vexpress_a15_smp_init(void)11608e7d9faSjmcneill vexpress_a15_smp_init(void)
11708e7d9faSjmcneill {
118a476a90dSskrll 	int ret = 0;
119e6c2e807Sskrll #ifdef MULTIPROCESSOR
12008e7d9faSjmcneill 	bus_space_tag_t gicd_bst = &armv7_generic_bs_tag;
12108e7d9faSjmcneill 	bus_space_handle_t gicd_bsh;
12208e7d9faSjmcneill 
12308e7d9faSjmcneill 	/* Write init vec to SYS_FLAGS register */
12408e7d9faSjmcneill 	SYSREG_WRITE(SYS_FLAGSCLR, 0xffffffff);
125e6c2e807Sskrll 	SYSREG_WRITE(SYS_FLAGS, KERN_VTOPHYS((vaddr_t)cpu_mpstart));
12608e7d9faSjmcneill 
12708e7d9faSjmcneill 	/* Map GIC distributor */
12808e7d9faSjmcneill 	bus_space_map(gicd_bst, VEXPRESS_GIC_PBASE + GICD_BASE,
12908e7d9faSjmcneill 	    0x1000, 0, &gicd_bsh);
13008e7d9faSjmcneill 
13108e7d9faSjmcneill 	/* Enable GIC distributor */
13208e7d9faSjmcneill 	bus_space_write_4(gicd_bst, gicd_bsh,
13308e7d9faSjmcneill 	    GICD_CTRL, GICD_CTRL_Enable);
13408e7d9faSjmcneill 
13508e7d9faSjmcneill 	/* Send sw interrupt to APs */
13608e7d9faSjmcneill 	const uint32_t sgir = GICD_SGIR_TargetListFilter_NotMe;
13708e7d9faSjmcneill 	bus_space_write_4(gicd_bst, gicd_bsh, GICD_SGIR, sgir);
13808e7d9faSjmcneill 
139e1281176Sskrll 	/* Bitmask of CPUs (non-BSP) to start */
140e1281176Sskrll 	for (u_int cpuindex = 1; cpuindex < arm_cpu_max; cpuindex++) {
141a476a90dSskrll 		u_int i;
142a476a90dSskrll 		for (i = 0x10000000; i > 0; i--) {
143e1281176Sskrll 			if (cpu_hatched_p(cpuindex))
14408e7d9faSjmcneill 				break;
14508e7d9faSjmcneill 		}
146e1281176Sskrll 
147a476a90dSskrll 		if (i == 0) {
148a476a90dSskrll 			ret++;
149e1281176Sskrll 			aprint_error("cpu%d: WARNING: AP failed to start\n",
150e1281176Sskrll 			    cpuindex);
151e1281176Sskrll 		}
152a476a90dSskrll 	}
15308e7d9faSjmcneill 
15408e7d9faSjmcneill 	/* Disable GIC distributor */
15508e7d9faSjmcneill 	bus_space_write_4(gicd_bst, gicd_bsh, GICD_CTRL, 0);
156e6c2e807Sskrll #endif
157a476a90dSskrll 	return ret;
15808e7d9faSjmcneill }
15908e7d9faSjmcneill 
16008e7d9faSjmcneill 
161ccba8120Sjmcneill static const struct pmap_devmap *
vexpress_platform_devmap(void)162ccba8120Sjmcneill vexpress_platform_devmap(void)
163ccba8120Sjmcneill {
164ccba8120Sjmcneill 	static const struct pmap_devmap devmap[] = {
165ccba8120Sjmcneill 		DEVMAP_ENTRY(VEXPRESS_CORE_VBASE,
166ccba8120Sjmcneill 			     VEXPRESS_CORE_PBASE,
167ccba8120Sjmcneill 			     VEXPRESS_CORE_SIZE),
16808e7d9faSjmcneill 		DEVMAP_ENTRY(VEXPRESS_GIC_VBASE,
16908e7d9faSjmcneill 			     VEXPRESS_GIC_PBASE,
17008e7d9faSjmcneill 			     VEXPRESS_GIC_SIZE),
171ccba8120Sjmcneill 		DEVMAP_ENTRY_END
172ccba8120Sjmcneill 	};
173ccba8120Sjmcneill 
174ccba8120Sjmcneill 	return devmap;
175ccba8120Sjmcneill }
176ccba8120Sjmcneill 
177ccba8120Sjmcneill static void
vexpress_platform_bootstrap(void)178ccba8120Sjmcneill vexpress_platform_bootstrap(void)
179ccba8120Sjmcneill {
180ccba8120Sjmcneill 	bus_space_map(sysreg_bst, SYSREG_BASE, SYSREG_SIZE, 0,
181ccba8120Sjmcneill 	    &sysreg_bsh);
18208e7d9faSjmcneill 
183e6c2e807Sskrll #ifdef MULTIPROCESSOR
18408e7d9faSjmcneill 	arm_cpu_max = 1 + __SHIFTOUT(armreg_l2ctrl_read(), L2CTRL_NUMCPU);
185e6c2e807Sskrll #endif
186ccba8120Sjmcneill }
187ccba8120Sjmcneill 
188ccba8120Sjmcneill static void
vexpress_platform_init_attach_args(struct fdt_attach_args * faa)189ccba8120Sjmcneill vexpress_platform_init_attach_args(struct fdt_attach_args *faa)
190ccba8120Sjmcneill {
191ccba8120Sjmcneill 	faa->faa_bst = &armv7_generic_bs_tag;
192eabbe28cSryo 	faa->faa_dmat = &arm_generic_dma_tag;
193ccba8120Sjmcneill }
194ccba8120Sjmcneill 
195ccba8120Sjmcneill static void
vexpress_platform_device_register(device_t self,void * aux)196ccba8120Sjmcneill vexpress_platform_device_register(device_t self, void *aux)
197ccba8120Sjmcneill {
198ccba8120Sjmcneill }
199ccba8120Sjmcneill 
200ccba8120Sjmcneill static void
vexpress_platform_reset(void)201ccba8120Sjmcneill vexpress_platform_reset(void)
202ccba8120Sjmcneill {
203ccba8120Sjmcneill 	SYSREG_WRITE(SYS_CFGSTAT, 0);
204ccba8120Sjmcneill 	SYSREG_WRITE(SYS_CFGDATA, 0);
205ccba8120Sjmcneill 	SYSREG_WRITE(SYS_CFGCTRL,
206ccba8120Sjmcneill 	    SYS_CFGCTRL_START |
207ccba8120Sjmcneill 	    SYS_CFGCTRL_WRITE |
208ccba8120Sjmcneill 	    __SHIFTIN(SYS_CFGCTRL_FUNCTION_REBOOT,
209ccba8120Sjmcneill 		      SYS_CFGCTRL_FUNCTION));
210ccba8120Sjmcneill }
211ccba8120Sjmcneill 
212ccba8120Sjmcneill static u_int
vexpress_platform_uart_freq(void)213ccba8120Sjmcneill vexpress_platform_uart_freq(void)
214ccba8120Sjmcneill {
215ccba8120Sjmcneill 	return VEXPRESS_REF_FREQ;
216ccba8120Sjmcneill }
217ccba8120Sjmcneill 
218*8d564c5dSskrll static const struct fdt_platform vexpress_platform = {
219*8d564c5dSskrll 	.fp_devmap = vexpress_platform_devmap,
220*8d564c5dSskrll 	.fp_bootstrap = vexpress_platform_bootstrap,
221*8d564c5dSskrll 	.fp_mpstart = vexpress_a15_smp_init,
222*8d564c5dSskrll 	.fp_init_attach_args = vexpress_platform_init_attach_args,
223*8d564c5dSskrll 	.fp_device_register = vexpress_platform_device_register,
224*8d564c5dSskrll 	.fp_reset = vexpress_platform_reset,
225*8d564c5dSskrll 	.fp_delay = gtmr_delay,
226*8d564c5dSskrll 	.fp_uart_freq = vexpress_platform_uart_freq,
227ccba8120Sjmcneill };
228ccba8120Sjmcneill 
229*8d564c5dSskrll FDT_PLATFORM(vexpress, "arm,vexpress", &vexpress_platform);
230