xref: /netbsd-src/sys/arch/arm/sunxi/sunxi_codec.c (revision 181254a7b1bdde6873432bffef2d2decc4b5c22f)
1 /* $NetBSD: sunxi_codec.c,v 1.8 2020/02/29 05:51:10 isaki Exp $ */
2 
3 /*-
4  * Copyright (c) 2014-2017 Jared McNeill <jmcneill@invisible.ca>
5  * All rights reserved.
6  *
7  * Redistribution and use in source and binary forms, with or without
8  * modification, are permitted provided that the following conditions
9  * are met:
10  * 1. Redistributions of source code must retain the above copyright
11  *    notice, this list of conditions and the following disclaimer.
12  * 2. Redistributions in binary form must reproduce the above copyright
13  *    notice, this list of conditions and the following disclaimer in the
14  *    documentation and/or other materials provided with the distribution.
15  *
16  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26  * SUCH DAMAGE.
27  */
28 
29 #include "opt_ddb.h"
30 
31 #include <sys/cdefs.h>
32 __KERNEL_RCSID(0, "$NetBSD: sunxi_codec.c,v 1.8 2020/02/29 05:51:10 isaki Exp $");
33 
34 #include <sys/param.h>
35 #include <sys/bus.h>
36 #include <sys/cpu.h>
37 #include <sys/device.h>
38 #include <sys/kmem.h>
39 #include <sys/gpio.h>
40 
41 #include <sys/audioio.h>
42 #include <dev/audio/audio_if.h>
43 
44 #include <dev/fdt/fdtvar.h>
45 
46 #include <arm/sunxi/sunxi_codec.h>
47 
48 #define	TX_TRIG_LEVEL	0xf
49 #define	RX_TRIG_LEVEL	0x7
50 #define	DRQ_CLR_CNT	0x3
51 
52 #define	AC_DAC_DPC(_sc)		((_sc)->sc_cfg->DPC)
53 #define	 DAC_DPC_EN_DA			0x80000000
54 #define	AC_DAC_FIFOC(_sc)	((_sc)->sc_cfg->DAC_FIFOC)
55 #define	 DAC_FIFOC_FS			__BITS(31,29)
56 #define	  DAC_FS_48KHZ			0
57 #define	  DAC_FS_32KHZ			1
58 #define	  DAC_FS_24KHZ			2
59 #define	  DAC_FS_16KHZ			3
60 #define	  DAC_FS_12KHZ			4
61 #define	  DAC_FS_8KHZ			5
62 #define	  DAC_FS_192KHZ			6
63 #define	  DAC_FS_96KHZ			7
64 #define	 DAC_FIFOC_FIFO_MODE		__BITS(25,24)
65 #define	  FIFO_MODE_24_31_8		0
66 #define	  FIFO_MODE_16_31_16		0
67 #define	  FIFO_MODE_16_15_0		1
68 #define	 DAC_FIFOC_DRQ_CLR_CNT		__BITS(22,21)
69 #define	 DAC_FIFOC_TX_TRIG_LEVEL	__BITS(14,8)
70 #define	 DAC_FIFOC_MONO_EN		__BIT(6)
71 #define	 DAC_FIFOC_TX_BITS		__BIT(5)
72 #define	 DAC_FIFOC_DRQ_EN		__BIT(4)
73 #define	 DAC_FIFOC_FIFO_FLUSH		__BIT(0)
74 #define	AC_DAC_FIFOS(_sc)	((_sc)->sc_cfg->DAC_FIFOS)
75 #define	AC_DAC_TXDATA(_sc)	((_sc)->sc_cfg->DAC_TXDATA)
76 #define	AC_ADC_FIFOC(_sc)	((_sc)->sc_cfg->ADC_FIFOC)
77 #define	 ADC_FIFOC_FS			__BITS(31,29)
78 #define	  ADC_FS_48KHZ			0
79 #define	 ADC_FIFOC_EN_AD		__BIT(28)
80 #define	 ADC_FIFOC_RX_FIFO_MODE		__BIT(24)
81 #define	 ADC_FIFOC_RX_TRIG_LEVEL	__BITS(12,8)
82 #define	 ADC_FIFOC_MONO_EN		__BIT(7)
83 #define	 ADC_FIFOC_RX_BITS		__BIT(6)
84 #define	 ADC_FIFOC_DRQ_EN		__BIT(4)
85 #define	 ADC_FIFOC_FIFO_FLUSH		__BIT(0)
86 #define	AC_ADC_FIFOS(_sc)	((_sc)->sc_cfg->ADC_FIFOS)
87 #define	AC_ADC_RXDATA(_sc)	((_sc)->sc_cfg->ADC_RXDATA)
88 #define	AC_DAC_CNT(_sc)		((_sc)->sc_cfg->DAC_CNT)
89 #define	AC_ADC_CNT(_sc)		((_sc)->sc_cfg->ADC_CNT)
90 
91 static const struct of_compat_data compat_data[] = {
92 	A10_CODEC_COMPATDATA,
93 	A31_CODEC_COMPATDATA,
94 	H3_CODEC_COMPATDATA,
95 	{ NULL }
96 };
97 
98 #define	CODEC_READ(sc, reg)			\
99 	bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
100 #define	CODEC_WRITE(sc, reg, val)		\
101 	bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
102 
103 static int
104 sunxi_codec_allocdma(struct sunxi_codec_softc *sc, size_t size,
105     size_t align, struct sunxi_codec_dma *dma)
106 {
107 	int error;
108 
109 	dma->dma_size = size;
110 	error = bus_dmamem_alloc(sc->sc_dmat, dma->dma_size, align, 0,
111 	    dma->dma_segs, 1, &dma->dma_nsegs, BUS_DMA_WAITOK);
112 	if (error)
113 		return error;
114 
115 	error = bus_dmamem_map(sc->sc_dmat, dma->dma_segs, dma->dma_nsegs,
116 	    dma->dma_size, &dma->dma_addr, BUS_DMA_WAITOK | BUS_DMA_COHERENT);
117 	if (error)
118 		goto free;
119 
120 	error = bus_dmamap_create(sc->sc_dmat, dma->dma_size, dma->dma_nsegs,
121 	    dma->dma_size, 0, BUS_DMA_WAITOK, &dma->dma_map);
122 	if (error)
123 		goto unmap;
124 
125 	error = bus_dmamap_load(sc->sc_dmat, dma->dma_map, dma->dma_addr,
126 	    dma->dma_size, NULL, BUS_DMA_WAITOK);
127 	if (error)
128 		goto destroy;
129 
130 	return 0;
131 
132 destroy:
133 	bus_dmamap_destroy(sc->sc_dmat, dma->dma_map);
134 unmap:
135 	bus_dmamem_unmap(sc->sc_dmat, dma->dma_addr, dma->dma_size);
136 free:
137 	bus_dmamem_free(sc->sc_dmat, dma->dma_segs, dma->dma_nsegs);
138 
139 	return error;
140 }
141 
142 static void
143 sunxi_codec_freedma(struct sunxi_codec_softc *sc, struct sunxi_codec_dma *dma)
144 {
145 	bus_dmamap_unload(sc->sc_dmat, dma->dma_map);
146 	bus_dmamap_destroy(sc->sc_dmat, dma->dma_map);
147 	bus_dmamem_unmap(sc->sc_dmat, dma->dma_addr, dma->dma_size);
148 	bus_dmamem_free(sc->sc_dmat, dma->dma_segs, dma->dma_nsegs);
149 }
150 
151 static int
152 sunxi_codec_transfer(struct sunxi_codec_chan *ch)
153 {
154 	bus_dma_segment_t seg;
155 
156 	seg.ds_addr = ch->ch_cur_phys;
157 	seg.ds_len = ch->ch_blksize;
158 	ch->ch_req.dreq_segs = &seg;
159 	ch->ch_req.dreq_nsegs = 1;
160 
161 	return fdtbus_dma_transfer(ch->ch_dma, &ch->ch_req);
162 }
163 
164 static int
165 sunxi_codec_query_format(void *priv, audio_format_query_t *afp)
166 {
167 	struct sunxi_codec_softc * const sc = priv;
168 
169 	return audio_query_format(&sc->sc_format, 1, afp);
170 }
171 
172 static int
173 sunxi_codec_set_format(void *priv, int setmode,
174     const audio_params_t *play, const audio_params_t *rec,
175     audio_filter_reg_t *pfil, audio_filter_reg_t *rfil)
176 {
177 
178 	return 0;
179 }
180 
181 static int
182 sunxi_codec_set_port(void *priv, mixer_ctrl_t *mc)
183 {
184 	struct sunxi_codec_softc * const sc = priv;
185 
186 	return sc->sc_cfg->set_port(sc, mc);
187 }
188 
189 static int
190 sunxi_codec_get_port(void *priv, mixer_ctrl_t *mc)
191 {
192 	struct sunxi_codec_softc * const sc = priv;
193 
194 	return sc->sc_cfg->get_port(sc, mc);
195 }
196 
197 static int
198 sunxi_codec_query_devinfo(void *priv, mixer_devinfo_t *di)
199 {
200 	struct sunxi_codec_softc * const sc = priv;
201 
202 	return sc->sc_cfg->query_devinfo(sc, di);
203 }
204 
205 static void *
206 sunxi_codec_allocm(void *priv, int dir, size_t size)
207 {
208 	struct sunxi_codec_softc * const sc = priv;
209 	struct sunxi_codec_dma *dma;
210 	int error;
211 
212 	dma = kmem_alloc(sizeof(*dma), KM_SLEEP);
213 
214 	error = sunxi_codec_allocdma(sc, size, 16, dma);
215 	if (error) {
216 		kmem_free(dma, sizeof(*dma));
217 		device_printf(sc->sc_dev, "couldn't allocate DMA memory (%d)\n",
218 		    error);
219 		return NULL;
220 	}
221 
222 	LIST_INSERT_HEAD(&sc->sc_dmalist, dma, dma_list);
223 
224 	return dma->dma_addr;
225 }
226 
227 static void
228 sunxi_codec_freem(void *priv, void *addr, size_t size)
229 {
230 	struct sunxi_codec_softc * const sc = priv;
231 	struct sunxi_codec_dma *dma;
232 
233 	LIST_FOREACH(dma, &sc->sc_dmalist, dma_list)
234 		if (dma->dma_addr == addr) {
235 			sunxi_codec_freedma(sc, dma);
236 			LIST_REMOVE(dma, dma_list);
237 			kmem_free(dma, sizeof(*dma));
238 			break;
239 		}
240 }
241 
242 static int
243 sunxi_codec_getdev(void *priv, struct audio_device *adev)
244 {
245 	struct sunxi_codec_softc * const sc = priv;
246 
247 	snprintf(adev->name, sizeof(adev->name), "Allwinner");
248 	snprintf(adev->version, sizeof(adev->version), "%s",
249 	    sc->sc_cfg->name);
250 	snprintf(adev->config, sizeof(adev->config), "sunxicodec");
251 
252 	return 0;
253 }
254 
255 static int
256 sunxi_codec_get_props(void *priv)
257 {
258 
259 	return AUDIO_PROP_PLAYBACK | AUDIO_PROP_CAPTURE|
260 	    AUDIO_PROP_INDEPENDENT | AUDIO_PROP_FULLDUPLEX;
261 }
262 
263 static int
264 sunxi_codec_trigger_output(void *priv, void *start, void *end, int blksize,
265     void (*intr)(void *), void *intrarg, const audio_params_t *params)
266 {
267 	struct sunxi_codec_softc * const sc = priv;
268 	struct sunxi_codec_chan *ch = &sc->sc_pchan;
269 	struct sunxi_codec_dma *dma;
270 	bus_addr_t pstart;
271 	bus_size_t psize;
272 	uint32_t val;
273 	int error;
274 
275 	pstart = 0;
276 	psize = (uintptr_t)end - (uintptr_t)start;
277 
278 	LIST_FOREACH(dma, &sc->sc_dmalist, dma_list)
279 		if (dma->dma_addr == start) {
280 			pstart = dma->dma_map->dm_segs[0].ds_addr;
281 			break;
282 		}
283 	if (pstart == 0) {
284 		device_printf(sc->sc_dev, "bad addr %p\n", start);
285 		return EINVAL;
286 	}
287 
288 	ch->ch_intr = intr;
289 	ch->ch_intrarg = intrarg;
290 	ch->ch_start_phys = ch->ch_cur_phys = pstart;
291 	ch->ch_end_phys = pstart + psize;
292 	ch->ch_blksize = blksize;
293 
294 	/* Flush DAC FIFO */
295 	val = CODEC_READ(sc, AC_DAC_FIFOC(sc));
296 	CODEC_WRITE(sc, AC_DAC_FIFOC(sc), val | DAC_FIFOC_FIFO_FLUSH);
297 
298 	/* Clear DAC FIFO status */
299 	val = CODEC_READ(sc, AC_DAC_FIFOS(sc));
300 	CODEC_WRITE(sc, AC_DAC_FIFOS(sc), val);
301 
302 	/* Unmute output */
303 	if (sc->sc_cfg->mute)
304 		sc->sc_cfg->mute(sc, 0, ch->ch_mode);
305 
306 	/* Configure DAC FIFO */
307 	CODEC_WRITE(sc, AC_DAC_FIFOC(sc),
308 	    __SHIFTIN(DAC_FS_48KHZ, DAC_FIFOC_FS) |
309 	    __SHIFTIN(FIFO_MODE_16_15_0, DAC_FIFOC_FIFO_MODE) |
310 	    __SHIFTIN(DRQ_CLR_CNT, DAC_FIFOC_DRQ_CLR_CNT) |
311 	    __SHIFTIN(TX_TRIG_LEVEL, DAC_FIFOC_TX_TRIG_LEVEL));
312 
313 	/* Enable DAC DRQ */
314 	val = CODEC_READ(sc, AC_DAC_FIFOC(sc));
315 	CODEC_WRITE(sc, AC_DAC_FIFOC(sc), val | DAC_FIFOC_DRQ_EN);
316 
317 	/* Start DMA transfer */
318 	error = sunxi_codec_transfer(ch);
319 	if (error != 0) {
320 		aprint_error_dev(sc->sc_dev,
321 		    "failed to start DMA transfer: %d\n", error);
322 		return error;
323 	}
324 
325 	return 0;
326 }
327 
328 static int
329 sunxi_codec_trigger_input(void *priv, void *start, void *end, int blksize,
330     void (*intr)(void *), void *intrarg, const audio_params_t *params)
331 {
332 	struct sunxi_codec_softc * const sc = priv;
333 	struct sunxi_codec_chan *ch = &sc->sc_rchan;
334 	struct sunxi_codec_dma *dma;
335 	bus_addr_t pstart;
336 	bus_size_t psize;
337 	uint32_t val;
338 	int error;
339 
340 	pstart = 0;
341 	psize = (uintptr_t)end - (uintptr_t)start;
342 
343 	LIST_FOREACH(dma, &sc->sc_dmalist, dma_list)
344 		if (dma->dma_addr == start) {
345 			pstart = dma->dma_map->dm_segs[0].ds_addr;
346 			break;
347 		}
348 	if (pstart == 0) {
349 		device_printf(sc->sc_dev, "bad addr %p\n", start);
350 		return EINVAL;
351 	}
352 
353 	ch->ch_intr = intr;
354 	ch->ch_intrarg = intrarg;
355 	ch->ch_start_phys = ch->ch_cur_phys = pstart;
356 	ch->ch_end_phys = pstart + psize;
357 	ch->ch_blksize = blksize;
358 
359 	/* Flush ADC FIFO */
360 	val = CODEC_READ(sc, AC_ADC_FIFOC(sc));
361 	CODEC_WRITE(sc, AC_ADC_FIFOC(sc), val | ADC_FIFOC_FIFO_FLUSH);
362 
363 	/* Clear ADC FIFO status */
364 	val = CODEC_READ(sc, AC_ADC_FIFOS(sc));
365 	CODEC_WRITE(sc, AC_ADC_FIFOS(sc), val);
366 
367 	/* Unmute input */
368 	if (sc->sc_cfg->mute)
369 		sc->sc_cfg->mute(sc, 0, ch->ch_mode);
370 
371 	/* Configure ADC FIFO */
372 	CODEC_WRITE(sc, AC_ADC_FIFOC(sc),
373 	    __SHIFTIN(ADC_FS_48KHZ, ADC_FIFOC_FS) |
374 	    __SHIFTIN(RX_TRIG_LEVEL, ADC_FIFOC_RX_TRIG_LEVEL) |
375 	    ADC_FIFOC_EN_AD | ADC_FIFOC_RX_FIFO_MODE);
376 
377 	/* Enable ADC DRQ */
378 	val = CODEC_READ(sc, AC_ADC_FIFOC(sc));
379 	CODEC_WRITE(sc, AC_ADC_FIFOC(sc), val | ADC_FIFOC_DRQ_EN);
380 
381 	/* Start DMA transfer */
382 	error = sunxi_codec_transfer(ch);
383 	if (error != 0) {
384 		aprint_error_dev(sc->sc_dev,
385 		    "failed to start DMA transfer: %d\n", error);
386 		return error;
387 	}
388 
389 	return 0;
390 }
391 
392 static int
393 sunxi_codec_halt_output(void *priv)
394 {
395 	struct sunxi_codec_softc * const sc = priv;
396 	struct sunxi_codec_chan *ch = &sc->sc_pchan;
397 	uint32_t val;
398 
399 	/* Disable DMA channel */
400 	fdtbus_dma_halt(ch->ch_dma);
401 
402 	/* flush fifo */
403 	val = CODEC_READ(sc, AC_DAC_FIFOC(sc));
404 	CODEC_WRITE(sc, AC_DAC_FIFOC(sc), val | DAC_FIFOC_FIFO_FLUSH);
405 	while (val & DAC_FIFOC_FIFO_FLUSH)
406 		val = CODEC_READ(sc, AC_DAC_FIFOC(sc));
407 
408 	/* Mute output */
409 	if (sc->sc_cfg->mute)
410 		sc->sc_cfg->mute(sc, 1, ch->ch_mode);
411 
412 	/* Disable DAC DRQ */
413 	val = CODEC_READ(sc, AC_DAC_FIFOC(sc));
414 	CODEC_WRITE(sc, AC_DAC_FIFOC(sc), val & ~DAC_FIFOC_DRQ_EN);
415 
416 	ch->ch_intr = NULL;
417 	ch->ch_intrarg = NULL;
418 
419 	return 0;
420 }
421 
422 static int
423 sunxi_codec_halt_input(void *priv)
424 {
425 	struct sunxi_codec_softc * const sc = priv;
426 	struct sunxi_codec_chan *ch = &sc->sc_rchan;
427 	uint32_t val;
428 
429 	/* Mute output */
430 	if (sc->sc_cfg->mute)
431 		sc->sc_cfg->mute(sc, 1, ch->ch_mode);
432 
433 	/* flush fifo */
434 	val = CODEC_READ(sc, AC_ADC_FIFOC(sc));
435 	CODEC_WRITE(sc, AC_ADC_FIFOC(sc), val | ADC_FIFOC_FIFO_FLUSH);
436 	while (val & ADC_FIFOC_FIFO_FLUSH)
437 		val = CODEC_READ(sc, AC_ADC_FIFOC(sc));
438 
439 	/* Disable DMA channel */
440 	fdtbus_dma_halt(ch->ch_dma);
441 
442 	/* Disable ADC DRQ */
443 	val = CODEC_READ(sc, AC_ADC_FIFOC(sc));
444 	CODEC_WRITE(sc, AC_ADC_FIFOC(sc), val & ~ADC_FIFOC_DRQ_EN);
445 
446 	return 0;
447 }
448 
449 static void
450 sunxi_codec_get_locks(void *priv, kmutex_t **intr, kmutex_t **thread)
451 {
452 	struct sunxi_codec_softc * const sc = priv;
453 
454 	*intr = &sc->sc_intr_lock;
455 	*thread = &sc->sc_lock;
456 }
457 
458 static const struct audio_hw_if sunxi_codec_hw_if = {
459 	.query_format = sunxi_codec_query_format,
460 	.set_format = sunxi_codec_set_format,
461 	.allocm = sunxi_codec_allocm,
462 	.freem = sunxi_codec_freem,
463 	.getdev = sunxi_codec_getdev,
464 	.set_port = sunxi_codec_set_port,
465 	.get_port = sunxi_codec_get_port,
466 	.query_devinfo = sunxi_codec_query_devinfo,
467 	.get_props = sunxi_codec_get_props,
468 	.trigger_output = sunxi_codec_trigger_output,
469 	.trigger_input = sunxi_codec_trigger_input,
470 	.halt_output = sunxi_codec_halt_output,
471 	.halt_input = sunxi_codec_halt_input,
472 	.get_locks = sunxi_codec_get_locks,
473 };
474 
475 static void
476 sunxi_codec_dmaintr(void *priv)
477 {
478 	struct sunxi_codec_chan * const ch = priv;
479 	struct sunxi_codec_softc * const sc = ch->ch_sc;
480 
481 	mutex_enter(&sc->sc_intr_lock);
482 	ch->ch_cur_phys += ch->ch_blksize;
483 	if (ch->ch_cur_phys >= ch->ch_end_phys)
484 		ch->ch_cur_phys = ch->ch_start_phys;
485 
486 	if (ch->ch_intr) {
487 		ch->ch_intr(ch->ch_intrarg);
488 		sunxi_codec_transfer(ch);
489 	}
490 	mutex_exit(&sc->sc_intr_lock);
491 }
492 
493 static int
494 sunxi_codec_chan_init(struct sunxi_codec_softc *sc,
495     struct sunxi_codec_chan *ch, u_int mode, const char *dmaname)
496 {
497 	ch->ch_sc = sc;
498 	ch->ch_mode = mode;
499 	ch->ch_dma = fdtbus_dma_get(sc->sc_phandle, dmaname, sunxi_codec_dmaintr, ch);
500 	if (ch->ch_dma == NULL) {
501 		aprint_error(": couldn't get dma channel \"%s\"\n", dmaname);
502 		return ENXIO;
503 	}
504 
505 	if (mode == AUMODE_PLAY) {
506 		ch->ch_req.dreq_dir = FDT_DMA_WRITE;
507 		ch->ch_req.dreq_dev_phys =
508 		    sc->sc_baseaddr + AC_DAC_TXDATA(sc);
509 	} else {
510 		ch->ch_req.dreq_dir = FDT_DMA_READ;
511 		ch->ch_req.dreq_dev_phys =
512 		    sc->sc_baseaddr + AC_ADC_RXDATA(sc);
513 	}
514 	ch->ch_req.dreq_mem_opt.opt_bus_width = 16;
515 	ch->ch_req.dreq_mem_opt.opt_burst_len = 4;
516 	ch->ch_req.dreq_dev_opt.opt_bus_width = 16;
517 	ch->ch_req.dreq_dev_opt.opt_burst_len = 4;
518 
519 	return 0;
520 }
521 
522 static int
523 sunxi_codec_clock_init(int phandle)
524 {
525 	struct fdtbus_reset *rst;
526 	struct clk *clk;
527 	int error;
528 
529 	/* Set codec clock to 24.576MHz, suitable for 48 kHz sampling rates */
530 	clk = fdtbus_clock_get(phandle, "codec");
531 	if (clk == NULL) {
532 		aprint_error(": couldn't find codec clock\n");
533 		return ENXIO;
534 	}
535 	error = clk_set_rate(clk, 24576000);
536 	if (error != 0) {
537 		aprint_error(": couldn't set codec clock rate: %d\n", error);
538 		return error;
539 	}
540 	error = clk_enable(clk);
541 	if (error != 0) {
542 		aprint_error(": couldn't enable codec clock: %d\n", error);
543 		return error;
544 	}
545 
546 	/* Enable APB clock */
547 	clk = fdtbus_clock_get(phandle, "apb");
548 	if (clk == NULL) {
549 		aprint_error(": couldn't find apb clock\n");
550 		return ENXIO;
551 	}
552 	error = clk_enable(clk);
553 	if (error != 0) {
554 		aprint_error(": couldn't enable apb clock: %d\n", error);
555 		return error;
556 	}
557 
558 	/* De-assert reset */
559 	rst = fdtbus_reset_get_index(phandle, 0);
560 	if (rst != NULL) {
561 		error = fdtbus_reset_deassert(rst);
562 		if (error != 0) {
563 			aprint_error(": couldn't de-assert reset: %d\n", error);
564 			return error;
565 		}
566 	}
567 
568 	return 0;
569 }
570 
571 static int
572 sunxi_codec_match(device_t parent, cfdata_t cf, void *aux)
573 {
574 	struct fdt_attach_args * const faa = aux;
575 
576 	return of_match_compat_data(faa->faa_phandle, compat_data);
577 }
578 
579 static void
580 sunxi_codec_attach(device_t parent, device_t self, void *aux)
581 {
582 	struct sunxi_codec_softc * const sc = device_private(self);
583 	struct fdt_attach_args * const faa = aux;
584 	const int phandle = faa->faa_phandle;
585 	bus_addr_t addr;
586 	bus_size_t size;
587 	uint32_t val;
588 
589 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
590 		aprint_error(": couldn't get registers\n");
591 		return;
592 	}
593 
594 	if (sunxi_codec_clock_init(phandle) != 0)
595 		return;
596 
597 	sc->sc_dev = self;
598 	sc->sc_phandle = phandle;
599 	sc->sc_baseaddr = addr;
600 	sc->sc_bst = faa->faa_bst;
601 	if (bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh) != 0) {
602 		aprint_error(": couldn't map registers\n");
603 		return;
604 	}
605 	sc->sc_dmat = faa->faa_dmat;
606 	LIST_INIT(&sc->sc_dmalist);
607 	sc->sc_cfg = (void *)of_search_compatible(phandle, compat_data)->data;
608 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_NONE);
609 	mutex_init(&sc->sc_intr_lock, MUTEX_DEFAULT, IPL_SCHED);
610 
611 	if (sunxi_codec_chan_init(sc, &sc->sc_pchan, AUMODE_PLAY, "tx") != 0 ||
612 	    sunxi_codec_chan_init(sc, &sc->sc_rchan, AUMODE_RECORD, "rx") != 0) {
613 		aprint_error(": couldn't setup channels\n");
614 		return;
615 	}
616 
617 	/* Optional PA mute GPIO */
618 	sc->sc_pin_pa = fdtbus_gpio_acquire(phandle, "allwinner,pa-gpios", GPIO_PIN_OUTPUT);
619 
620 	aprint_naive("\n");
621 	aprint_normal(": %s\n", sc->sc_cfg->name);
622 
623 	/* Enable DAC */
624 	val = CODEC_READ(sc, AC_DAC_DPC(sc));
625 	val |= DAC_DPC_EN_DA;
626 	CODEC_WRITE(sc, AC_DAC_DPC(sc), val);
627 
628 	/* Initialize codec */
629 	if (sc->sc_cfg->init(sc) != 0) {
630 		aprint_error_dev(self, "couldn't initialize codec\n");
631 		return;
632 	}
633 
634 	sc->sc_format.mode = AUMODE_PLAY|AUMODE_RECORD;
635 	sc->sc_format.encoding = AUDIO_ENCODING_SLINEAR_LE;
636 	sc->sc_format.validbits = 16;
637 	sc->sc_format.precision = 16;
638 	sc->sc_format.channels = 2;
639 	sc->sc_format.channel_mask = AUFMT_STEREO;
640 	sc->sc_format.frequency_type = 1;
641 	sc->sc_format.frequency[0] = 48000;
642 
643 	audio_attach_mi(&sunxi_codec_hw_if, sc, self);
644 }
645 
646 CFATTACH_DECL_NEW(sunxi_codec, sizeof(struct sunxi_codec_softc),
647     sunxi_codec_match, sunxi_codec_attach, NULL, NULL);
648 
649 #ifdef DDB
650 void sunxicodec_dump(void);
651 
652 void
653 sunxicodec_dump(void)
654 {
655 	struct sunxi_codec_softc *sc;
656 	device_t dev;
657 
658 	dev = device_find_by_driver_unit("sunxicodec", 0);
659 	if (dev == NULL)
660 		return;
661 	sc = device_private(dev);
662 
663 	device_printf(dev, "AC_DAC_DPC:   %08x\n", CODEC_READ(sc, AC_DAC_DPC(sc)));
664 	device_printf(dev, "AC_DAC_FIFOC: %08x\n", CODEC_READ(sc, AC_DAC_FIFOC(sc)));
665 	device_printf(dev, "AC_DAC_FIFOS: %08x\n", CODEC_READ(sc, AC_DAC_FIFOS(sc)));
666 	device_printf(dev, "AC_ADC_FIFOC: %08x\n", CODEC_READ(sc, AC_ADC_FIFOC(sc)));
667 	device_printf(dev, "AC_ADC_FIFOS: %08x\n", CODEC_READ(sc, AC_ADC_FIFOS(sc)));
668 	device_printf(dev, "AC_DAC_CNT:   %08x\n", CODEC_READ(sc, AC_DAC_CNT(sc)));
669 	device_printf(dev, "AC_ADC_CNT:   %08x\n", CODEC_READ(sc, AC_ADC_CNT(sc)));
670 }
671 #endif
672