1*6e54367aSthorpej /* $NetBSD: imx8mq_ccm.c,v 1.2 2021/01/27 03:10:20 thorpej Exp $ */
28644267aSskrll
38644267aSskrll /*-
48644267aSskrll * Copyright (c) 2020 Jared McNeill <jmcneill@invisible.ca>
58644267aSskrll * All rights reserved.
68644267aSskrll *
78644267aSskrll * Redistribution and use in source and binary forms, with or without
88644267aSskrll * modification, are permitted provided that the following conditions
98644267aSskrll * are met:
108644267aSskrll * 1. Redistributions of source code must retain the above copyright
118644267aSskrll * notice, this list of conditions and the following disclaimer.
128644267aSskrll * 2. Redistributions in binary form must reproduce the above copyright
138644267aSskrll * notice, this list of conditions and the following disclaimer in the
148644267aSskrll * documentation and/or other materials provided with the distribution.
158644267aSskrll *
168644267aSskrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
178644267aSskrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
188644267aSskrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
198644267aSskrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
208644267aSskrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
218644267aSskrll * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
228644267aSskrll * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
238644267aSskrll * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
248644267aSskrll * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
258644267aSskrll * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
268644267aSskrll * SUCH DAMAGE.
278644267aSskrll */
288644267aSskrll
298644267aSskrll #include <sys/cdefs.h>
308644267aSskrll
31*6e54367aSthorpej __KERNEL_RCSID(0, "$NetBSD: imx8mq_ccm.c,v 1.2 2021/01/27 03:10:20 thorpej Exp $");
328644267aSskrll
338644267aSskrll #include <sys/param.h>
348644267aSskrll #include <sys/bus.h>
358644267aSskrll #include <sys/device.h>
368644267aSskrll #include <sys/systm.h>
378644267aSskrll
388644267aSskrll #include <dev/fdt/fdtvar.h>
398644267aSskrll
408644267aSskrll #include <arm/nxp/imx_ccm.h>
418644267aSskrll #include <arm/nxp/imx8mq_ccm.h>
428644267aSskrll
438644267aSskrll static int imx8mq_ccm_match(device_t, cfdata_t, void *);
448644267aSskrll static void imx8mq_ccm_attach(device_t, device_t, void *);
458644267aSskrll
46*6e54367aSthorpej static const struct device_compatible_entry compat_data[] = {
47*6e54367aSthorpej { .compat = "fsl,imx8mq-ccm" },
48*6e54367aSthorpej DEVICE_COMPAT_EOL
498644267aSskrll };
508644267aSskrll
518644267aSskrll static const char *uart_p[] = {
528644267aSskrll "osc_25m", "sys1_pll_80m", "sys2_pll_200m", "sys2_pll_100m", "sys3_pll_out", "clk_ext2", "clk_ext4", "audio_pll2_out"
538644267aSskrll };
548644267aSskrll static const char *usdhc_p[] = {
558644267aSskrll "osc_25m", "sys1_pll_400m", "sys1_pll_800m", "sys2_pll_500m", "audio_pll2_out", "sys1_pll_266m", "sys3_pll_out", "sys1_pll_100m"
568644267aSskrll };
578644267aSskrll static const char *enet_axi_p[] = {
588644267aSskrll "osc_25m", "sys1_pll_266m", "sys1_pll_800m", "sys2_pll_250m", "sys2_pll_200m", "audio_pll1_out", "video_pll1_out", "sys3_pll_out"
598644267aSskrll };
608644267aSskrll static const char *enet_ref_p[] = {
618644267aSskrll "osc_25m", "sys2_pll_125m", "sys2_pll_500m", "sys2_pll_100m", "sys1_pll_160m", "audio_pll1_out", "video_pll1_out", "clk_ext4"
628644267aSskrll };
638644267aSskrll static const char *enet_timer_p[] = {
648644267aSskrll "osc_25m", "sys2_pll_100m", "audio_pll1_out", "clk_ext1", "clk_ext2", "clk_ext3", "clk_ext4", "video_pll1_out"
658644267aSskrll };
668644267aSskrll static const char *enet_phy_ref_p[] = {
678644267aSskrll "osc_25m", "sys2_pll_50m", "sys2_pll_125m", "sys2_pll_500m", "audio_pll1_out", "video_pll1_out", "audio_pll2_out"
688644267aSskrll };
698644267aSskrll static const char *usb_bus_p[] = {
708644267aSskrll "osc_25m", "sys2_pll_500m", "sys1_pll_800m", "sys2_pll_100m", "sys2_pll_200m", "clk_ext2", "clk_ext4", "audio_pll2_out"
718644267aSskrll };
728644267aSskrll static const char *usb_core_phy_p[] = {
738644267aSskrll "osc_25m", "sys1_pll_100m", "sys1_pll_40m", "sys2_pll_100m", "sys2_pll_200m", "clk_ext2", "clk_ext3", "audio_pll2_out"
748644267aSskrll };
758644267aSskrll static const char *i2c_p[] = {
768644267aSskrll "osc_25m", "sys1_pll_160m", "sys2_pll_50m", "sys3_pll_out", "audio_pll1_out", "video_pll1_out", "audio_pll2_out", "sys1_pll_133m"
778644267aSskrll };
788644267aSskrll
798644267aSskrll CFATTACH_DECL_NEW(imx8mq_ccm, sizeof(struct imx_ccm_softc),
808644267aSskrll imx8mq_ccm_match, imx8mq_ccm_attach, NULL, NULL);
818644267aSskrll
828644267aSskrll static struct imx_ccm_clk imx8mq_ccm_clks[] = {
838644267aSskrll
848644267aSskrll IMX_FIXED(CLK_DUMMY, "dummy", 0),
858644267aSskrll IMX_EXTCLK(CLK_32K, "ckil"),
868644267aSskrll IMX_EXTCLK(CLK_25M, "osc_25m"),
878644267aSskrll IMX_EXTCLK(CLK_27M, "osc_27m"),
888644267aSskrll IMX_EXTCLK(CLK_EXT1, "clk_ext1"),
898644267aSskrll IMX_EXTCLK(CLK_EXT2, "clk_ext2"),
908644267aSskrll IMX_EXTCLK(CLK_EXT3, "clk_ext3"),
918644267aSskrll IMX_EXTCLK(CLK_EXT4, "clk_ext4"),
928644267aSskrll
938644267aSskrll IMX_FIXED(SYS1_PLL_OUT, "sys1_pll_out", 800000000),
948644267aSskrll IMX_FIXED(SYS2_PLL_OUT, "sys2_pll_out", 1000000000),
958644267aSskrll
968644267aSskrll IMX_GATE(SYS1_PLL_40M_CG, "sys1_pll_40m_cg", "sys1_pll_out", 0x30, __BIT(9)),
978644267aSskrll IMX_GATE(SYS1_PLL_80M_CG, "sys1_pll_80m_cg", "sys1_pll_out", 0x30, __BIT(11)),
988644267aSskrll IMX_GATE(SYS1_PLL_100M_CG, "sys1_pll_100m_cg", "sys1_pll_out", 0x30, __BIT(13)),
998644267aSskrll IMX_GATE(SYS1_PLL_133M_CG, "sys1_pll_133m_cg", "sys1_pll_out", 0x30, __BIT(15)),
1008644267aSskrll IMX_GATE(SYS1_PLL_160M_CG, "sys1_pll_160m_cg", "sys1_pll_out", 0x30, __BIT(17)),
1018644267aSskrll IMX_GATE(SYS1_PLL_200M_CG, "sys1_pll_200m_cg", "sys1_pll_out", 0x30, __BIT(19)),
1028644267aSskrll IMX_GATE(SYS1_PLL_266M_CG, "sys1_pll_266m_cg", "sys1_pll_out", 0x30, __BIT(21)),
1038644267aSskrll IMX_GATE(SYS1_PLL_400M_CG, "sys1_pll_400m_cg", "sys1_pll_out", 0x30, __BIT(23)),
1048644267aSskrll IMX_GATE(SYS1_PLL_800M_CG, "sys1_pll_800m_cg", "sys1_pll_out", 0x30, __BIT(25)),
1058644267aSskrll
1068644267aSskrll IMX_FIXED_FACTOR(SYS1_PLL_40M, "sys1_pll_40m", "sys1_pll_40m_cg", 1, 20),
1078644267aSskrll IMX_FIXED_FACTOR(SYS1_PLL_80M, "sys1_pll_80m", "sys1_pll_80m_cg", 1, 10),
1088644267aSskrll IMX_FIXED_FACTOR(SYS1_PLL_100M, "sys1_pll_100m", "sys1_pll_100m_cg", 1, 8),
1098644267aSskrll IMX_FIXED_FACTOR(SYS1_PLL_133M, "sys1_pll_133m", "sys1_pll_133m_cg", 1, 6),
1108644267aSskrll IMX_FIXED_FACTOR(SYS1_PLL_160M, "sys1_pll_160m", "sys1_pll_160m_cg", 1, 5),
1118644267aSskrll IMX_FIXED_FACTOR(SYS1_PLL_200M, "sys1_pll_200m", "sys1_pll_200m_cg", 1, 4),
1128644267aSskrll IMX_FIXED_FACTOR(SYS1_PLL_266M, "sys1_pll_266m", "sys1_pll_266m_cg", 1, 3),
1138644267aSskrll IMX_FIXED_FACTOR(SYS1_PLL_400M, "sys1_pll_400m", "sys1_pll_400m_cg", 1, 2),
1148644267aSskrll IMX_FIXED_FACTOR(SYS1_PLL_800M, "sys1_pll_800m", "sys1_pll_800m_cg", 1, 1),
1158644267aSskrll
1168644267aSskrll IMX_GATE(SYS2_PLL_50M_CG, "sys2_pll_50m_cg", "sys2_pll_out", 0x3c, __BIT(9)),
1178644267aSskrll IMX_GATE(SYS2_PLL_100M_CG, "sys2_pll_100m_cg", "sys2_pll_out", 0x3c, __BIT(11)),
1188644267aSskrll IMX_GATE(SYS2_PLL_125M_CG, "sys2_pll_125m_cg", "sys2_pll_out", 0x3c, __BIT(13)),
1198644267aSskrll IMX_GATE(SYS2_PLL_166M_CG, "sys2_pll_166m_cg", "sys2_pll_out", 0x3c, __BIT(15)),
1208644267aSskrll IMX_GATE(SYS2_PLL_200M_CG, "sys2_pll_200m_cg", "sys2_pll_out", 0x3c, __BIT(17)),
1218644267aSskrll IMX_GATE(SYS2_PLL_250M_CG, "sys2_pll_250m_cg", "sys2_pll_out", 0x3c, __BIT(19)),
1228644267aSskrll IMX_GATE(SYS2_PLL_333M_CG, "sys2_pll_333m_cg", "sys2_pll_out", 0x3c, __BIT(21)),
1238644267aSskrll IMX_GATE(SYS2_PLL_500M_CG, "sys2_pll_500m_cg", "sys2_pll_out", 0x3c, __BIT(23)),
1248644267aSskrll IMX_GATE(SYS2_PLL_1000M_CG, "sys2_pll_1000m_cg", "sys2_pll_out", 0x3c, __BIT(25)),
1258644267aSskrll
1268644267aSskrll IMX_FIXED_FACTOR(SYS2_PLL_50M, "sys2_pll_50m", "sys2_pll_50m_cg", 1, 20),
1278644267aSskrll IMX_FIXED_FACTOR(SYS2_PLL_100M, "sys2_pll_100m", "sys2_pll_100m_cg", 1, 10),
1288644267aSskrll IMX_FIXED_FACTOR(SYS2_PLL_125M, "sys2_pll_125m", "sys2_pll_125m_cg", 1, 8),
1298644267aSskrll IMX_FIXED_FACTOR(SYS2_PLL_166M, "sys2_pll_166m", "sys2_pll_166m_cg", 1, 6),
1308644267aSskrll IMX_FIXED_FACTOR(SYS2_PLL_200M, "sys2_pll_200m", "sys2_pll_200m_cg", 1, 5),
1318644267aSskrll IMX_FIXED_FACTOR(SYS2_PLL_250M, "sys2_pll_250m", "sys2_pll_250m_cg", 1, 4),
1328644267aSskrll IMX_FIXED_FACTOR(SYS2_PLL_333M, "sys2_pll_333m", "sys2_pll_333m_cg", 1, 3),
1338644267aSskrll IMX_FIXED_FACTOR(SYS2_PLL_500M, "sys2_pll_500m", "sys2_pll_500m_cg", 1, 2),
1348644267aSskrll IMX_FIXED_FACTOR(SYS2_PLL_1000M, "sys2_pll_1000m", "sys2_pll_1000m_cg", 1, 1),
1358644267aSskrll
1368644267aSskrll IMX_COMPOSITE(CLK_UART1, "uart1", uart_p, 0xaf00, 0),
1378644267aSskrll IMX_COMPOSITE(CLK_UART2, "uart2", uart_p, 0xaf80, 0),
1388644267aSskrll IMX_COMPOSITE(CLK_UART3, "uart3", uart_p, 0xb000, 0),
1398644267aSskrll IMX_COMPOSITE(CLK_UART4, "uart4", uart_p, 0xb080, 0),
1408644267aSskrll
1418644267aSskrll IMX_ROOT_GATE(CLK_UART1_ROOT, "uart1_root_clk", "uart1", 0x4490),
1428644267aSskrll IMX_ROOT_GATE(CLK_UART2_ROOT, "uart2_root_clk", "uart2", 0x44a0),
1438644267aSskrll IMX_ROOT_GATE(CLK_UART3_ROOT, "uart3_root_clk", "uart3", 0x44b0),
1448644267aSskrll IMX_ROOT_GATE(CLK_UART4_ROOT, "uart4_root_clk", "uart4", 0x44c0),
1458644267aSskrll
1468644267aSskrll IMX_COMPOSITE(CLK_USDHC1, "usdhc1", usdhc_p, 0xac00, IMX_COMPOSITE_ROUND_DOWN),
1478644267aSskrll IMX_COMPOSITE(CLK_USDHC2, "usdhc2", usdhc_p, 0xac80, IMX_COMPOSITE_ROUND_DOWN),
1488644267aSskrll
1498644267aSskrll IMX_ROOT_GATE(CLK_USDHC1_ROOT, "usdhc1_root_clk", "usdhc1", 0x4510),
1508644267aSskrll IMX_ROOT_GATE(CLK_USDHC2_ROOT, "usdhc2_root_clk", "usdhc2", 0x4520),
1518644267aSskrll
1528644267aSskrll IMX_COMPOSITE(CLK_ENET_AXI, "enet_axi", enet_axi_p, 0x8800, 0),
1538644267aSskrll IMX_COMPOSITE(CLK_ENET_REF, "enet_ref", enet_ref_p, 0xa980, 0),
1548644267aSskrll IMX_COMPOSITE(CLK_ENET_TIMER, "enet_timer", enet_timer_p, 0xaa00, 0),
1558644267aSskrll IMX_COMPOSITE(CLK_ENET_PHY_REF, "enet_phy_ref", enet_phy_ref_p, 0xaa80, 0),
1568644267aSskrll
1578644267aSskrll IMX_ROOT_GATE(CLK_ENET1_ROOT, "enet1_root_clk", "enet_axi", 0x40a0),
1588644267aSskrll
1598644267aSskrll IMX_COMPOSITE(CLK_USB_BUS, "usb_bus", usb_bus_p, 0x8b80, 0),
1608644267aSskrll IMX_COMPOSITE(CLK_USB_CORE_REF, "usb_core_ref", usb_core_phy_p, 0xb100, 0),
1618644267aSskrll IMX_COMPOSITE(CLK_USB_PHY_REF, "usb_phy_ref", usb_core_phy_p, 0xb180, 0),
1628644267aSskrll
1638644267aSskrll IMX_ROOT_GATE(CLK_USB1_CTRL_ROOT, "usb1_ctrl_root_clk", "usb_bus", 0x44d0),
1648644267aSskrll IMX_ROOT_GATE(CLK_USB2_CTRL_ROOT, "usb2_ctrl_root_clk", "usb_bus", 0x44e0),
1658644267aSskrll IMX_ROOT_GATE(CLK_USB1_PHY_ROOT, "usb1_phy_root_clk", "usb_phy_ref", 0x44f0),
1668644267aSskrll IMX_ROOT_GATE(CLK_USB2_PHY_ROOT, "usb2_phy_root_clk", "usb_phy_ref", 0x4500),
1678644267aSskrll
1688644267aSskrll IMX_COMPOSITE(CLK_I2C1, "i2c1", i2c_p, 0xad00, 0),
1698644267aSskrll IMX_COMPOSITE(CLK_I2C2, "i2c2", i2c_p, 0xad80, 0),
1708644267aSskrll IMX_COMPOSITE(CLK_I2C3, "i2c3", i2c_p, 0xae00, 0),
1718644267aSskrll IMX_COMPOSITE(CLK_I2C4, "i2c4", i2c_p, 0xae80, 0),
1728644267aSskrll
1738644267aSskrll IMX_ROOT_GATE(CLK_I2C1_ROOT, "i2c1_root_clk", "i2c1", 0x4170),
1748644267aSskrll IMX_ROOT_GATE(CLK_I2C2_ROOT, "i2c2_root_clk", "i2c2", 0x4180),
1758644267aSskrll IMX_ROOT_GATE(CLK_I2C3_ROOT, "i2c3_root_clk", "i2c3", 0x4190),
1768644267aSskrll IMX_ROOT_GATE(CLK_I2C4_ROOT, "i2c4_root_clk", "i2c4", 0x41a0),
1778644267aSskrll };
1788644267aSskrll
1798644267aSskrll static int
imx8mq_ccm_match(device_t parent,cfdata_t cf,void * aux)1808644267aSskrll imx8mq_ccm_match(device_t parent, cfdata_t cf, void *aux)
1818644267aSskrll {
1828644267aSskrll struct fdt_attach_args * const faa = aux;
1838644267aSskrll
184*6e54367aSthorpej return of_compatible_match(faa->faa_phandle, compat_data);
1858644267aSskrll }
1868644267aSskrll
1878644267aSskrll static void
imx8mq_ccm_attach(device_t parent,device_t self,void * aux)1888644267aSskrll imx8mq_ccm_attach(device_t parent, device_t self, void *aux)
1898644267aSskrll {
1908644267aSskrll struct imx_ccm_softc * const sc = device_private(self);
1918644267aSskrll struct fdt_attach_args * const faa = aux;
1928644267aSskrll
1938644267aSskrll sc->sc_dev = self;
1948644267aSskrll sc->sc_phandle = faa->faa_phandle;
1958644267aSskrll sc->sc_bst = faa->faa_bst;
1968644267aSskrll
1978644267aSskrll sc->sc_clks = imx8mq_ccm_clks;
1988644267aSskrll sc->sc_nclks = __arraycount(imx8mq_ccm_clks);
1998644267aSskrll
2008644267aSskrll if (imx_ccm_attach(sc) != 0)
2018644267aSskrll return;
2028644267aSskrll
2038644267aSskrll aprint_naive("\n");
2048644267aSskrll aprint_normal(": Clock Control Module\n");
2058644267aSskrll
2068644267aSskrll imx_ccm_print(sc);
2078644267aSskrll }
208