1*a33a6c43Sbouyer /* $NetBSD: imx6_pcie.c,v 1.7 2023/05/04 13:29:33 bouyer Exp $ */
28644267aSskrll
38644267aSskrll /*-
48644267aSskrll * Copyright (c) 2019 Genetec Corporation. All rights reserved.
58644267aSskrll * Written by Hashimoto Kenichi for Genetec Corporation.
68644267aSskrll *
78644267aSskrll * Redistribution and use in source and binary forms, with or without
88644267aSskrll * modification, are permitted provided that the following conditions
98644267aSskrll * are met:
108644267aSskrll * 1. Redistributions of source code must retain the above copyright
118644267aSskrll * notice, this list of conditions and the following disclaimer.
128644267aSskrll * 2. Redistributions in binary form must reproduce the above copyright
138644267aSskrll * notice, this list of conditions and the following disclaimer in the
148644267aSskrll * documentation and/or other materials provided with the distribution.
158644267aSskrll *
168644267aSskrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
178644267aSskrll * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
188644267aSskrll * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
198644267aSskrll * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
208644267aSskrll * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
218644267aSskrll * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
228644267aSskrll * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
238644267aSskrll * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
248644267aSskrll * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
258644267aSskrll * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
268644267aSskrll * SUCH DAMAGE.
278644267aSskrll */
288644267aSskrll
298644267aSskrll #include <sys/cdefs.h>
30*a33a6c43Sbouyer __KERNEL_RCSID(0, "$NetBSD: imx6_pcie.c,v 1.7 2023/05/04 13:29:33 bouyer Exp $");
318644267aSskrll
328644267aSskrll #include "opt_pci.h"
338644267aSskrll #include "opt_fdt.h"
348644267aSskrll
358644267aSskrll #include "pci.h"
368644267aSskrll #include "locators.h"
378644267aSskrll
388644267aSskrll #define _INTR_PRIVATE
398644267aSskrll
408644267aSskrll #include <sys/bus.h>
418644267aSskrll #include <sys/device.h>
428644267aSskrll #include <sys/intr.h>
438644267aSskrll #include <sys/systm.h>
448644267aSskrll #include <sys/param.h>
458644267aSskrll #include <sys/kernel.h>
468644267aSskrll #include <sys/queue.h>
478644267aSskrll #include <sys/mutex.h>
488644267aSskrll #include <sys/kmem.h>
498644267aSskrll #include <sys/gpio.h>
508644267aSskrll
518644267aSskrll #include <machine/frame.h>
528644267aSskrll #include <arm/cpufunc.h>
538644267aSskrll
548644267aSskrll #include <dev/fdt/fdtvar.h>
558644267aSskrll
568644267aSskrll #include <dev/pci/pcireg.h>
578644267aSskrll #include <dev/pci/pcivar.h>
588644267aSskrll #include <dev/pci/pciconf.h>
598644267aSskrll
608644267aSskrll #include <arm/imx/imxpcievar.h>
618644267aSskrll #include <arm/imx/imxgpioreg.h>
628644267aSskrll #include <arm/imx/imxgpiovar.h>
638644267aSskrll #include <arm/nxp/imx6_iomuxreg.h>
648644267aSskrll #include <arm/nxp/imx6_ccmreg.h>
658644267aSskrll #include <arm/nxp/imx6_ccmvar.h>
668644267aSskrll
678644267aSskrll struct imxpcie_fdt_softc {
688644267aSskrll struct imxpcie_softc sc_imxpcie;
698644267aSskrll
708644267aSskrll struct fdtbus_gpio_pin *sc_pin_reset;
718644267aSskrll struct fdtbus_regulator *sc_reg_vpcie;
728644267aSskrll };
738644267aSskrll
748644267aSskrll static int imx6_pcie_match(device_t, cfdata_t, void *);
758644267aSskrll static void imx6_pcie_attach(device_t, device_t, void *);
768644267aSskrll
778644267aSskrll static void imx6_pcie_configure(void *);
788644267aSskrll static uint32_t imx6_pcie_gpr_read(void *, uint32_t);
798644267aSskrll static void imx6_pcie_gpr_write(void *, uint32_t, uint32_t);
808644267aSskrll static void imx6_pcie_reset(void *);
818644267aSskrll
828644267aSskrll #define IMX6_PCIE_MEM_BASE 0x01000000
838644267aSskrll #define IMX6_PCIE_MEM_SIZE 0x00f00000 /* 15MB */
848644267aSskrll #define IMX6_PCIE_ROOT_BASE 0x01f00000
858644267aSskrll #define IMX6_PCIE_ROOT_SIZE 0x00080000 /* 512KB */
868644267aSskrll #define IMX6_PCIE_IO_BASE 0x01f80000
878644267aSskrll #define IMX6_PCIE_IO_SIZE 0x00010000 /* 64KB */
888644267aSskrll
898644267aSskrll CFATTACH_DECL_NEW(imxpcie_fdt, sizeof(struct imxpcie_fdt_softc),
908644267aSskrll imx6_pcie_match, imx6_pcie_attach, NULL, NULL);
918644267aSskrll
92646c0f59Sthorpej static const struct device_compatible_entry compat_data[] = {
93646c0f59Sthorpej { .compat = "fsl,imx6q-pcie", .value = false },
94646c0f59Sthorpej { .compat = "fsl,imx6qp-pcie", .value = true },
95*a33a6c43Sbouyer { .compat = "fsl,imx6sx-pcie", .value = true },
96ec189949Sthorpej DEVICE_COMPAT_EOL
978644267aSskrll };
988644267aSskrll
998644267aSskrll static int
imx6_pcie_match(device_t parent,cfdata_t cf,void * aux)1008644267aSskrll imx6_pcie_match(device_t parent, cfdata_t cf, void *aux)
1018644267aSskrll {
1028644267aSskrll struct fdt_attach_args * const faa = aux;
1038644267aSskrll
1046e54367aSthorpej return of_compatible_match(faa->faa_phandle, compat_data);
1058644267aSskrll }
1068644267aSskrll
1078644267aSskrll static void
imx6_pcie_attach(device_t parent,device_t self,void * aux)1088644267aSskrll imx6_pcie_attach(device_t parent, device_t self, void *aux)
1098644267aSskrll {
1108644267aSskrll struct imxpcie_fdt_softc * const ifsc = device_private(self);
1118644267aSskrll struct imxpcie_softc * const sc = &ifsc->sc_imxpcie;
1128644267aSskrll struct fdt_attach_args * const faa = aux;
1138644267aSskrll const int phandle = faa->faa_phandle;
1148644267aSskrll bus_space_tag_t bst = faa->faa_bst;
1158644267aSskrll char intrstr[128];
1168644267aSskrll bus_addr_t addr;
1178644267aSskrll bus_size_t size;
1188644267aSskrll
1198644267aSskrll aprint_naive("\n");
1208644267aSskrll aprint_normal(": PCI Express Controller\n");
1218644267aSskrll
1228644267aSskrll sc->sc_dev = self;
1238644267aSskrll sc->sc_iot = bst;
1248644267aSskrll sc->sc_dmat = faa->faa_dmat;
1258644267aSskrll sc->sc_cookie = ifsc;
1268644267aSskrll sc->sc_pci_netbsd_configure = imx6_pcie_configure;
1278644267aSskrll sc->sc_gpr_read = imx6_pcie_gpr_read;
1288644267aSskrll sc->sc_gpr_write = imx6_pcie_gpr_write;
1298644267aSskrll sc->sc_reset = imx6_pcie_reset;
130646c0f59Sthorpej sc->sc_have_sw_reset =
1316e54367aSthorpej (bool)of_compatible_lookup(phandle, compat_data)->value;
1328644267aSskrll
1338644267aSskrll if (fdtbus_get_reg_byname(phandle, "dbi", &addr, &size) != 0) {
1348644267aSskrll aprint_error(": couldn't get registers\n");
1358644267aSskrll return;
1368644267aSskrll }
1378644267aSskrll if (bus_space_map(sc->sc_iot, addr, size, 0, &sc->sc_ioh)) {
1388644267aSskrll aprint_error_dev(self, "Cannot map registers\n");
1398644267aSskrll return;
1408644267aSskrll }
1418644267aSskrll if (fdtbus_get_reg_byname(phandle, "config", &addr, &size) != 0) {
1428644267aSskrll aprint_error(": couldn't get registers\n");
1438644267aSskrll return;
1448644267aSskrll }
1458644267aSskrll sc->sc_root_addr = addr;
1468644267aSskrll sc->sc_root_size = size;
1478644267aSskrll
1488644267aSskrll const int gpr_phandle = OF_finddevice("/soc/aips-bus/iomuxc-gpr");
1498644267aSskrll fdtbus_get_reg(gpr_phandle, 0, &addr, &size);
1508644267aSskrll if (bus_space_map(sc->sc_iot, addr, size, 0, &sc->sc_gpr_ioh)) {
1518644267aSskrll aprint_error_dev(self, "Cannot map registers\n");
1528644267aSskrll return;
1538644267aSskrll }
1548644267aSskrll
1558644267aSskrll ifsc->sc_pin_reset = fdtbus_gpio_acquire(phandle, "reset-gpio",
1568644267aSskrll GPIO_PIN_OUTPUT);
1578644267aSskrll if (!ifsc->sc_pin_reset) {
1588644267aSskrll aprint_error(": couldn't acquire reset gpio\n");
1598644267aSskrll return;
1608644267aSskrll }
1618644267aSskrll
1628644267aSskrll sc->sc_clk_pcie = fdtbus_clock_get(phandle, "pcie");
1638644267aSskrll if (sc->sc_clk_pcie == NULL) {
1648644267aSskrll aprint_error(": couldn't get clock pcie_axi\n");
1658644267aSskrll return;
1668644267aSskrll }
1678644267aSskrll sc->sc_clk_pcie_bus = fdtbus_clock_get(phandle, "pcie_bus");
1688644267aSskrll if (sc->sc_clk_pcie_bus == NULL) {
1698644267aSskrll aprint_error(": couldn't get clock lvds1_gate\n");
1708644267aSskrll return;
1718644267aSskrll }
1728644267aSskrll sc->sc_clk_pcie_phy = fdtbus_clock_get(phandle, "pcie_phy");
1738644267aSskrll if (sc->sc_clk_pcie_phy == NULL) {
1748644267aSskrll aprint_error(": couldn't get clock pcie_ref\n");
1758644267aSskrll return;
1768644267aSskrll }
1778644267aSskrll
1788644267aSskrll if (of_hasprop(phandle, "vpcie-supply")) {
1798644267aSskrll ifsc->sc_reg_vpcie = fdtbus_regulator_acquire(phandle, "vpcie-supply");
1808644267aSskrll if (ifsc->sc_reg_vpcie == NULL) {
1818644267aSskrll aprint_error(": couldn't acquire regulator\n");
1828644267aSskrll return;
1838644267aSskrll }
1848644267aSskrll aprint_normal_dev(self, "regulator On\n");
1858644267aSskrll fdtbus_regulator_enable(ifsc->sc_reg_vpcie);
1868644267aSskrll }
1878644267aSskrll
1888644267aSskrll if (of_hasprop(phandle, "ext_osc")) {
1898644267aSskrll aprint_normal_dev(self, "Use external OSC\n");
1908644267aSskrll sc->sc_ext_osc = true;
1918644267aSskrll
1928644267aSskrll sc->sc_clk_pcie_ext = fdtbus_clock_get(phandle, "pcie_ext");
1938644267aSskrll if (sc->sc_clk_pcie_ext == NULL) {
1948644267aSskrll aprint_error(": couldn't get clock pcie_ext\n");
1958644267aSskrll return;
1968644267aSskrll }
1978644267aSskrll sc->sc_clk_pcie_ext_src = fdtbus_clock_get(phandle, "pcie_ext_src");
1988644267aSskrll if (sc->sc_clk_pcie_ext_src == NULL) {
1998644267aSskrll aprint_error(": couldn't get clock pcie_ext_src\n");
2008644267aSskrll return;
2018644267aSskrll }
2028644267aSskrll } else {
2038644267aSskrll sc->sc_ext_osc = false;
2048644267aSskrll sc->sc_clk_pcie_ext = NULL;
2058644267aSskrll sc->sc_clk_pcie_ext_src = NULL;
2068644267aSskrll }
2078644267aSskrll
2088644267aSskrll if (!fdtbus_intr_str(phandle, 0, intrstr, sizeof(intrstr))) {
2098644267aSskrll aprint_error_dev(self, "failed to decode interrupt\n");
2108644267aSskrll return;
2118644267aSskrll }
2128644267aSskrll
21382b8374aSjmcneill sc->sc_ih = fdtbus_intr_establish_xname(phandle, 0, IPL_VM,
21482b8374aSjmcneill FDT_INTR_MPSAFE, imxpcie_intr, sc, device_xname(self));
2158644267aSskrll if (sc->sc_ih == NULL) {
2168644267aSskrll aprint_error_dev(self, "failed to establish interrupt on %s\n",
2178644267aSskrll intrstr);
2188644267aSskrll return;
2198644267aSskrll }
2208644267aSskrll aprint_normal_dev(self, "interrupting on %s\n", intrstr);
2218644267aSskrll
2228644267aSskrll imxpcie_attach_common(sc);
2238644267aSskrll }
2248644267aSskrll
2258644267aSskrll static void
imx6_pcie_configure(void * cookie)2268644267aSskrll imx6_pcie_configure(void *cookie)
2278644267aSskrll {
2288644267aSskrll struct imxpcie_fdt_softc * const ifsc = cookie;
2298644267aSskrll struct imxpcie_softc * const sc = &ifsc->sc_imxpcie;
2308644267aSskrll
2318644267aSskrll #ifdef PCI_NETBSD_CONFIGURE
2328644267aSskrll struct pciconf_resources *pcires = pciconf_resource_init();
2338644267aSskrll
2348644267aSskrll pciconf_resource_add(pcires, PCICONF_RESOURCE_IO,
2358644267aSskrll IMX6_PCIE_IO_BASE, IMX6_PCIE_IO_SIZE);
2368644267aSskrll pciconf_resource_add(pcires, PCICONF_RESOURCE_MEM,
2378644267aSskrll IMX6_PCIE_MEM_BASE, IMX6_PCIE_MEM_SIZE);
2388644267aSskrll
2398644267aSskrll int error = pci_configure_bus(&sc->sc_pc, pcires, 0, arm_dcache_align);
2408644267aSskrll
2418644267aSskrll pciconf_resource_fini(pcires);
2428644267aSskrll
2438644267aSskrll if (error) {
2448644267aSskrll aprint_error_dev(sc->sc_dev, "configuration failed (%d)\n",
2458644267aSskrll error);
2468644267aSskrll }
2478644267aSskrll #endif
2488644267aSskrll }
2498644267aSskrll
2508644267aSskrll static uint32_t
imx6_pcie_gpr_read(void * cookie,uint32_t reg)2518644267aSskrll imx6_pcie_gpr_read(void *cookie, uint32_t reg)
2528644267aSskrll {
2538644267aSskrll struct imxpcie_fdt_softc * const ifsc = cookie;
2548644267aSskrll struct imxpcie_softc * const sc = &ifsc->sc_imxpcie;
2558644267aSskrll return bus_space_read_4(sc->sc_iot, sc->sc_gpr_ioh, reg);
2568644267aSskrll }
2578644267aSskrll
2588644267aSskrll static void
imx6_pcie_gpr_write(void * cookie,uint32_t reg,uint32_t val)2598644267aSskrll imx6_pcie_gpr_write(void *cookie, uint32_t reg, uint32_t val)
2608644267aSskrll {
2618644267aSskrll struct imxpcie_fdt_softc * const ifsc = cookie;
2628644267aSskrll struct imxpcie_softc * const sc = &ifsc->sc_imxpcie;
2638644267aSskrll bus_space_write_4(sc->sc_iot, sc->sc_gpr_ioh, reg, val);
2648644267aSskrll }
2658644267aSskrll
2668644267aSskrll static void
imx6_pcie_reset(void * cookie)2678644267aSskrll imx6_pcie_reset(void *cookie)
2688644267aSskrll {
2698644267aSskrll struct imxpcie_fdt_softc * const ifsc = cookie;
2708644267aSskrll
2718644267aSskrll fdtbus_gpio_write(ifsc->sc_pin_reset, 1);
2728644267aSskrll delay(20 * 1000);
2738644267aSskrll fdtbus_gpio_write(ifsc->sc_pin_reset, 0);
2748644267aSskrll }
275