xref: /netbsd-src/sys/arch/arm/nvidia/tegra_usbphy.c (revision 6e54367a22fbc89a1139d033e95bec0c0cf0975b)
1*6e54367aSthorpej /* $NetBSD: tegra_usbphy.c,v 1.11 2021/01/27 03:10:19 thorpej Exp $ */
2d7fd9ef6Sjmcneill 
3d7fd9ef6Sjmcneill /*-
4d7fd9ef6Sjmcneill  * Copyright (c) 2015 Jared D. McNeill <jmcneill@invisible.ca>
5d7fd9ef6Sjmcneill  * All rights reserved.
6d7fd9ef6Sjmcneill  *
7d7fd9ef6Sjmcneill  * Redistribution and use in source and binary forms, with or without
8d7fd9ef6Sjmcneill  * modification, are permitted provided that the following conditions
9d7fd9ef6Sjmcneill  * are met:
10d7fd9ef6Sjmcneill  * 1. Redistributions of source code must retain the above copyright
11d7fd9ef6Sjmcneill  *    notice, this list of conditions and the following disclaimer.
12d7fd9ef6Sjmcneill  * 2. Redistributions in binary form must reproduce the above copyright
13d7fd9ef6Sjmcneill  *    notice, this list of conditions and the following disclaimer in the
14d7fd9ef6Sjmcneill  *    documentation and/or other materials provided with the distribution.
15d7fd9ef6Sjmcneill  *
16d7fd9ef6Sjmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17d7fd9ef6Sjmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18d7fd9ef6Sjmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19d7fd9ef6Sjmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20d7fd9ef6Sjmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21d7fd9ef6Sjmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22d7fd9ef6Sjmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23d7fd9ef6Sjmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24d7fd9ef6Sjmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25d7fd9ef6Sjmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26d7fd9ef6Sjmcneill  * SUCH DAMAGE.
27d7fd9ef6Sjmcneill  */
28d7fd9ef6Sjmcneill 
29d7fd9ef6Sjmcneill #include <sys/cdefs.h>
30*6e54367aSthorpej __KERNEL_RCSID(0, "$NetBSD: tegra_usbphy.c,v 1.11 2021/01/27 03:10:19 thorpej Exp $");
31d7fd9ef6Sjmcneill 
32d7fd9ef6Sjmcneill #include <sys/param.h>
33d7fd9ef6Sjmcneill #include <sys/bus.h>
34d7fd9ef6Sjmcneill #include <sys/device.h>
35d7fd9ef6Sjmcneill #include <sys/intr.h>
36d7fd9ef6Sjmcneill #include <sys/systm.h>
37d7fd9ef6Sjmcneill #include <sys/kernel.h>
3893e0bfebSjmcneill #include <sys/atomic.h>
39d7fd9ef6Sjmcneill 
40d59db8d0Sjmcneill #include <arm/nvidia/tegra_reg.h>
41d7fd9ef6Sjmcneill #include <arm/nvidia/tegra_var.h>
42d7fd9ef6Sjmcneill #include <arm/nvidia/tegra_usbreg.h>
43d7fd9ef6Sjmcneill 
44d59db8d0Sjmcneill #include <dev/fdt/fdtvar.h>
45d59db8d0Sjmcneill 
46d7fd9ef6Sjmcneill static int	tegra_usbphy_match(device_t, cfdata_t, void *);
47d7fd9ef6Sjmcneill static void	tegra_usbphy_attach(device_t, device_t, void *);
48d7fd9ef6Sjmcneill 
49d7fd9ef6Sjmcneill struct tegra_usbphy_softc {
50d7fd9ef6Sjmcneill 	device_t		sc_dev;
51d7fd9ef6Sjmcneill 	bus_space_tag_t		sc_bst;
52d7fd9ef6Sjmcneill 	bus_space_handle_t	sc_bsh;
53d59db8d0Sjmcneill 	int			sc_phandle;
5493e0bfebSjmcneill 	struct clk		*sc_clk_reg;
5593e0bfebSjmcneill 	struct clk		*sc_clk_pll;
5693e0bfebSjmcneill 	struct clk		*sc_clk_utmip;
5793e0bfebSjmcneill 	struct fdtbus_reset	*sc_rst_usb;
5893e0bfebSjmcneill 	struct fdtbus_reset	*sc_rst_utmip;
59d7fd9ef6Sjmcneill 
60d7fd9ef6Sjmcneill 	struct tegra_gpio_pin	*sc_pin_vbus;
614e8cdc22Sjmcneill 	uint32_t		sc_hssync_start_delay;
624e8cdc22Sjmcneill 	uint32_t		sc_idle_wait_delay;
634e8cdc22Sjmcneill 	uint32_t		sc_elastic_limit;
644e8cdc22Sjmcneill 	uint32_t		sc_term_range_adj;
654e8cdc22Sjmcneill 	uint32_t		sc_xcvr_setup;
664e8cdc22Sjmcneill 	uint32_t		sc_xcvr_lsfslew;
674e8cdc22Sjmcneill 	uint32_t		sc_xcvr_lsrslew;
684e8cdc22Sjmcneill 	uint32_t		sc_hssquelch_level;
694e8cdc22Sjmcneill 	uint32_t		sc_hsdiscon_level;
704e8cdc22Sjmcneill 	uint32_t		sc_xcvr_hsslew;
71d7fd9ef6Sjmcneill };
72d7fd9ef6Sjmcneill 
73d7fd9ef6Sjmcneill static int	tegra_usbphy_parse_properties(struct tegra_usbphy_softc *);
74d7fd9ef6Sjmcneill static void	tegra_usbphy_utmip_init(struct tegra_usbphy_softc *);
75d7fd9ef6Sjmcneill 
76d7fd9ef6Sjmcneill CFATTACH_DECL_NEW(tegra_usbphy, sizeof(struct tegra_usbphy_softc),
77d7fd9ef6Sjmcneill 	tegra_usbphy_match, tegra_usbphy_attach, NULL, NULL);
78d7fd9ef6Sjmcneill 
79*6e54367aSthorpej static const struct device_compatible_entry compat_data[] = {
80*6e54367aSthorpej 	{ .compat = "nvidia,tegra210-usb-phy" },
81*6e54367aSthorpej 	{ .compat = "nvidia,tegra124-usb-phy" },
82*6e54367aSthorpej 	{ .compat = "nvidia,tegra30-usb-phy" },
83*6e54367aSthorpej 	DEVICE_COMPAT_EOL
84*6e54367aSthorpej };
85*6e54367aSthorpej 
86d7fd9ef6Sjmcneill static int
tegra_usbphy_match(device_t parent,cfdata_t cf,void * aux)87d7fd9ef6Sjmcneill tegra_usbphy_match(device_t parent, cfdata_t cf, void *aux)
88d7fd9ef6Sjmcneill {
89d59db8d0Sjmcneill 	struct fdt_attach_args * const faa = aux;
90d59db8d0Sjmcneill 
91*6e54367aSthorpej 	return of_compatible_match(faa->faa_phandle, compat_data);
92d7fd9ef6Sjmcneill }
93d7fd9ef6Sjmcneill 
94d7fd9ef6Sjmcneill static void
tegra_usbphy_attach(device_t parent,device_t self,void * aux)95d7fd9ef6Sjmcneill tegra_usbphy_attach(device_t parent, device_t self, void *aux)
96d7fd9ef6Sjmcneill {
97d7fd9ef6Sjmcneill 	struct tegra_usbphy_softc * const sc = device_private(self);
98d59db8d0Sjmcneill 	struct fdt_attach_args * const faa = aux;
99d59db8d0Sjmcneill 	struct fdtbus_regulator *reg;
10093e0bfebSjmcneill 	const int phandle = faa->faa_phandle;
101d59db8d0Sjmcneill 	bus_addr_t addr;
102d59db8d0Sjmcneill 	bus_size_t size;
103d59db8d0Sjmcneill 	int error;
104d59db8d0Sjmcneill 
10593e0bfebSjmcneill 	if (fdtbus_get_reg(phandle, 0, &addr, &size) != 0) {
106d59db8d0Sjmcneill 		aprint_error(": couldn't get registers\n");
107d59db8d0Sjmcneill 		return;
108d59db8d0Sjmcneill 	}
10993e0bfebSjmcneill 	sc->sc_clk_reg = fdtbus_clock_get(phandle, "reg");
11093e0bfebSjmcneill 	if (sc->sc_clk_reg == NULL) {
11193e0bfebSjmcneill 		aprint_error(": couldn't get clock reg\n");
11293e0bfebSjmcneill 		return;
11393e0bfebSjmcneill 	}
11493e0bfebSjmcneill 	sc->sc_clk_pll = fdtbus_clock_get(phandle, "pll_u");
11593e0bfebSjmcneill 	if (sc->sc_clk_pll == NULL) {
11693e0bfebSjmcneill 		aprint_error(": couldn't get clock pll_u\n");
11793e0bfebSjmcneill 		return;
11893e0bfebSjmcneill 	}
11993e0bfebSjmcneill 	sc->sc_clk_utmip = fdtbus_clock_get(phandle, "utmi-pads");
12093e0bfebSjmcneill 	if (sc->sc_clk_utmip == NULL) {
12193e0bfebSjmcneill 		aprint_error(": couldn't get clock utmi-pads\n");
12293e0bfebSjmcneill 		return;
12393e0bfebSjmcneill 	}
12493e0bfebSjmcneill 	sc->sc_rst_usb = fdtbus_reset_get(phandle, "usb");
12593e0bfebSjmcneill 	if (sc->sc_rst_usb == NULL) {
12693e0bfebSjmcneill 		aprint_error(": couldn't get reset usb\n");
12793e0bfebSjmcneill 		return;
12893e0bfebSjmcneill 	}
12993e0bfebSjmcneill 	sc->sc_rst_utmip = fdtbus_reset_get(phandle, "utmi-pads");
13093e0bfebSjmcneill 	if (sc->sc_rst_utmip == NULL) {
13193e0bfebSjmcneill 		aprint_error(": couldn't get reset utmi-pads\n");
13293e0bfebSjmcneill 		return;
13393e0bfebSjmcneill 	}
134d7fd9ef6Sjmcneill 
135d7fd9ef6Sjmcneill 	sc->sc_dev = self;
13693e0bfebSjmcneill 	sc->sc_phandle = phandle;
137d59db8d0Sjmcneill 	sc->sc_bst = faa->faa_bst;
138d59db8d0Sjmcneill 	error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
139d59db8d0Sjmcneill 	if (error) {
1402e65b46dSskrll 		aprint_error(": couldn't map %#" PRIxBUSADDR ": %d", addr, error);
141d59db8d0Sjmcneill 		return;
142d59db8d0Sjmcneill 	}
143d7fd9ef6Sjmcneill 
144d7fd9ef6Sjmcneill 	aprint_naive("\n");
14593e0bfebSjmcneill 	aprint_normal(": USB PHY\n");
146d7fd9ef6Sjmcneill 
147d7fd9ef6Sjmcneill 	if (tegra_usbphy_parse_properties(sc) != 0)
148d7fd9ef6Sjmcneill 		return;
149d7fd9ef6Sjmcneill 
15093e0bfebSjmcneill 	fdtbus_reset_assert(sc->sc_rst_usb);
15193e0bfebSjmcneill 	error = clk_enable(sc->sc_clk_reg);
15293e0bfebSjmcneill 	if (error) {
15393e0bfebSjmcneill 		aprint_error_dev(self, "couldn't enable clock reg: %d\n",
15493e0bfebSjmcneill 		    error);
15593e0bfebSjmcneill 		return;
15693e0bfebSjmcneill 	}
15793e0bfebSjmcneill 	fdtbus_reset_deassert(sc->sc_rst_usb);
158d7fd9ef6Sjmcneill 
159d7fd9ef6Sjmcneill 	tegra_usbphy_utmip_init(sc);
160d7fd9ef6Sjmcneill 
16193e0bfebSjmcneill 	reg = fdtbus_regulator_acquire(phandle, "vbus-supply");
162d59db8d0Sjmcneill 	if (reg) {
163d7fd9ef6Sjmcneill 		const uint32_t v = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
164d7fd9ef6Sjmcneill 		    TEGRA_EHCI_PHY_VBUS_SENSORS_REG);
165d7fd9ef6Sjmcneill 		if ((v & TEGRA_EHCI_PHY_VBUS_SENSORS_A_VBUS_VLD_STS) == 0) {
166d59db8d0Sjmcneill 			fdtbus_regulator_enable(reg);
167d7fd9ef6Sjmcneill 		} else {
168d7fd9ef6Sjmcneill 			aprint_normal_dev(self, "VBUS input active\n");
169d7fd9ef6Sjmcneill 		}
170d7fd9ef6Sjmcneill         }
171d7fd9ef6Sjmcneill }
172d7fd9ef6Sjmcneill 
173d7fd9ef6Sjmcneill static int
tegra_usbphy_parse_properties(struct tegra_usbphy_softc * sc)174d7fd9ef6Sjmcneill tegra_usbphy_parse_properties(struct tegra_usbphy_softc *sc)
175d7fd9ef6Sjmcneill {
176d7fd9ef6Sjmcneill #define PROPGET(k, v)							\
1774e8cdc22Sjmcneill 	if (of_getprop_uint32(sc->sc_phandle, (k), (v))) {		\
178d7fd9ef6Sjmcneill 		aprint_error_dev(sc->sc_dev,				\
179d7fd9ef6Sjmcneill 		    "missing property '%s'\n", (k));			\
180d7fd9ef6Sjmcneill 		return EIO;						\
1814e8cdc22Sjmcneill 	}
182d7fd9ef6Sjmcneill 
183d7fd9ef6Sjmcneill 	PROPGET("nvidia,hssync-start-delay", &sc->sc_hssync_start_delay);
184d7fd9ef6Sjmcneill 	PROPGET("nvidia,idle-wait-delay", &sc->sc_idle_wait_delay);
185d7fd9ef6Sjmcneill 	PROPGET("nvidia,elastic-limit", &sc->sc_elastic_limit);
186d7fd9ef6Sjmcneill 	PROPGET("nvidia,term-range-adj", &sc->sc_term_range_adj);
187d7fd9ef6Sjmcneill 	PROPGET("nvidia,xcvr-setup", &sc->sc_xcvr_setup);
188d7fd9ef6Sjmcneill 	PROPGET("nvidia,xcvr-lsfslew", &sc->sc_xcvr_lsfslew);
189d7fd9ef6Sjmcneill 	PROPGET("nvidia,xcvr-lsrslew", &sc->sc_xcvr_lsrslew);
190d7fd9ef6Sjmcneill 	PROPGET("nvidia,hssquelch-level", &sc->sc_hssquelch_level);
191d7fd9ef6Sjmcneill 	PROPGET("nvidia,hsdiscon-level", &sc->sc_hsdiscon_level);
192d7fd9ef6Sjmcneill 	PROPGET("nvidia,xcvr-hsslew", &sc->sc_xcvr_hsslew);
193d7fd9ef6Sjmcneill 
194d7fd9ef6Sjmcneill 	return 0;
195d7fd9ef6Sjmcneill #undef PROPGET
196d7fd9ef6Sjmcneill }
197d7fd9ef6Sjmcneill 
198d7fd9ef6Sjmcneill static void
tegra_usbphy_utmip_init(struct tegra_usbphy_softc * sc)199d7fd9ef6Sjmcneill tegra_usbphy_utmip_init(struct tegra_usbphy_softc *sc)
200d7fd9ef6Sjmcneill {
201d7fd9ef6Sjmcneill 	bus_space_tag_t bst = sc->sc_bst;
202d7fd9ef6Sjmcneill 	bus_space_handle_t bsh = sc->sc_bsh;
203d7fd9ef6Sjmcneill 	int retry;
204d7fd9ef6Sjmcneill 
205d7fd9ef6Sjmcneill 	/* Put UTMIP PHY into reset before programming UTMIP config registers */
206d7fd9ef6Sjmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_SUSP_CTRL_REG,
207d7fd9ef6Sjmcneill 	    TEGRA_EHCI_SUSP_CTRL_UTMIP_RESET, 0);
208d7fd9ef6Sjmcneill 
209d7fd9ef6Sjmcneill 	/* Enable UTMIP PHY mode */
210d7fd9ef6Sjmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_SUSP_CTRL_REG,
211d7fd9ef6Sjmcneill 	    TEGRA_EHCI_SUSP_CTRL_UTMIP_PHY_ENB, 0);
212d7fd9ef6Sjmcneill 
213d7fd9ef6Sjmcneill 	/* Stop crystal clock */
214d7fd9ef6Sjmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_MISC_CFG1_REG,
215d7fd9ef6Sjmcneill 	    0, TEGRA_EHCI_UTMIP_MISC_CFG1_PHY_XTAL_CLOCKEN);
216d7fd9ef6Sjmcneill 	delay(1);
217d7fd9ef6Sjmcneill 
218d7fd9ef6Sjmcneill 	/* Clear session status */
219d7fd9ef6Sjmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_PHY_VBUS_SENSORS_REG,
220d7fd9ef6Sjmcneill 	    0,
221d7fd9ef6Sjmcneill 	    TEGRA_EHCI_PHY_VBUS_SENSORS_B_VLD_SW_VALUE |
222d7fd9ef6Sjmcneill 	    TEGRA_EHCI_PHY_VBUS_SENSORS_B_VLD_SW_EN);
223d7fd9ef6Sjmcneill 
224d7fd9ef6Sjmcneill 	/* Transceiver configuration */
225d7fd9ef6Sjmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG0_REG,
226d7fd9ef6Sjmcneill 	    __SHIFTIN(4, TEGRA_EHCI_UTMIP_XCVR_CFG0_SETUP) |
227d7fd9ef6Sjmcneill 	    __SHIFTIN(3, TEGRA_EHCI_UTMIP_XCVR_CFG0_SETUP_MSB) |
228d7fd9ef6Sjmcneill 	    __SHIFTIN(sc->sc_xcvr_hsslew,
229d7fd9ef6Sjmcneill 		      TEGRA_EHCI_UTMIP_XCVR_CFG0_HSSLEW_MSB),
230d7fd9ef6Sjmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG0_SETUP |
231d7fd9ef6Sjmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG0_SETUP_MSB |
232d7fd9ef6Sjmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG0_HSSLEW_MSB);
233d7fd9ef6Sjmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG1_REG,
234d7fd9ef6Sjmcneill 	    __SHIFTIN(sc->sc_term_range_adj,
235d7fd9ef6Sjmcneill 		      TEGRA_EHCI_UTMIP_XCVR_CFG1_TERM_RANGE_ADJ),
236d7fd9ef6Sjmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG1_TERM_RANGE_ADJ);
237d7fd9ef6Sjmcneill 
2382a81ae4eSskrll 	if (of_getprop_bool(sc->sc_phandle, "nvidia,has-utmi-pad-registers")) {
239d7fd9ef6Sjmcneill 		tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_BIAS_CFG0_REG,
240d7fd9ef6Sjmcneill 		    TEGRA_EHCI_UTMIP_BIAS_CFG0_HSDISCON_LEVEL_MSB |
241d7fd9ef6Sjmcneill 		    __SHIFTIN(sc->sc_hsdiscon_level,
242d7fd9ef6Sjmcneill 			      TEGRA_EHCI_UTMIP_BIAS_CFG0_HSDISCON_LEVEL),
24393e0bfebSjmcneill 		    TEGRA_EHCI_UTMIP_BIAS_CFG0_BIASPD |
244d7fd9ef6Sjmcneill 		    TEGRA_EHCI_UTMIP_BIAS_CFG0_HSDISCON_LEVEL);
24593e0bfebSjmcneill 		delay(25);
24693e0bfebSjmcneill 		tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_BIAS_CFG1_REG,
24793e0bfebSjmcneill 		    0, TEGRA_EHCI_UTMIP_BIAS_CFG1_PDTRK_POWERDOWN);
248d7fd9ef6Sjmcneill 	}
249d7fd9ef6Sjmcneill 
250d7fd9ef6Sjmcneill 	/* Misc config */
251d7fd9ef6Sjmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_MISC_CFG0_REG,
252d7fd9ef6Sjmcneill 	    0,
253d7fd9ef6Sjmcneill 	    TEGRA_EHCI_UTMIP_MISC_CFG0_SUSPEND_EXIT_ON_EDGE);
254d7fd9ef6Sjmcneill 
255d7fd9ef6Sjmcneill 	/* BIAS cell power down lag */
256d7fd9ef6Sjmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_BIAS_CFG1_REG,
257d7fd9ef6Sjmcneill 	    __SHIFTIN(5, TEGRA_EHCI_UTMIP_BIAS_CFG1_PDTRK_COUNT),
258d7fd9ef6Sjmcneill 	    TEGRA_EHCI_UTMIP_BIAS_CFG1_PDTRK_COUNT);
259d7fd9ef6Sjmcneill 
260d7fd9ef6Sjmcneill 	/* Debounce config */
261d7fd9ef6Sjmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_DEBOUNCE_CFG0_REG,
262d7fd9ef6Sjmcneill 	    __SHIFTIN(0x7530, TEGRA_EHCI_UTMIP_DEBOUNCE_CFG0_A),
263d7fd9ef6Sjmcneill 	    TEGRA_EHCI_UTMIP_DEBOUNCE_CFG0_A);
264d7fd9ef6Sjmcneill 
265d7fd9ef6Sjmcneill 	/* Transmit signal preamble config */
266d7fd9ef6Sjmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_TX_CFG0_REG,
267d7fd9ef6Sjmcneill 	    TEGRA_EHCI_UTMIP_TX_CFG0_FS_PREAMBLE_J, 0);
268d7fd9ef6Sjmcneill 
269d7fd9ef6Sjmcneill 	/* Power-down battery charger circuit */
270d7fd9ef6Sjmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_BAT_CHRG_CFG0_REG,
271d7fd9ef6Sjmcneill 	    TEGRA_EHCI_UTMIP_BAT_CHRG_CFG0_PD_CHRG, 0);
272d7fd9ef6Sjmcneill 
273d7fd9ef6Sjmcneill 	/* Select low speed bias method */
274d7fd9ef6Sjmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG0_REG,
275d7fd9ef6Sjmcneill 	    0, TEGRA_EHCI_UTMIP_XCVR_CFG0_LSBIAS_SEL);
276d7fd9ef6Sjmcneill 
277d7fd9ef6Sjmcneill 	/* High speed receive config */
278d7fd9ef6Sjmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_HSRX_CFG0_REG,
279d7fd9ef6Sjmcneill 	    __SHIFTIN(sc->sc_idle_wait_delay,
280d7fd9ef6Sjmcneill 		      TEGRA_EHCI_UTMIP_HSRX_CFG0_IDLE_WAIT) |
281d7fd9ef6Sjmcneill 	    __SHIFTIN(sc->sc_elastic_limit,
282d7fd9ef6Sjmcneill 		      TEGRA_EHCI_UTMIP_HSRX_CFG0_ELASTIC_LIMIT),
283d7fd9ef6Sjmcneill 	    TEGRA_EHCI_UTMIP_HSRX_CFG0_IDLE_WAIT |
284d7fd9ef6Sjmcneill 	    TEGRA_EHCI_UTMIP_HSRX_CFG0_ELASTIC_LIMIT);
285d7fd9ef6Sjmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_HSRX_CFG1_REG,
286d7fd9ef6Sjmcneill 	    __SHIFTIN(sc->sc_hssync_start_delay,
287d7fd9ef6Sjmcneill 		      TEGRA_EHCI_UTMIP_HSRX_CFG1_SYNC_START_DLY),
288d7fd9ef6Sjmcneill 	    TEGRA_EHCI_UTMIP_HSRX_CFG1_SYNC_START_DLY);
289d7fd9ef6Sjmcneill 
290d7fd9ef6Sjmcneill 	/* Start crystal clock */
291d7fd9ef6Sjmcneill 	delay(1);
292d7fd9ef6Sjmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_MISC_CFG1_REG,
293d7fd9ef6Sjmcneill 	    TEGRA_EHCI_UTMIP_MISC_CFG1_PHY_XTAL_CLOCKEN, 0);
294d7fd9ef6Sjmcneill 
295d7fd9ef6Sjmcneill 	/* Bring UTMIP PHY out of reset */
296d7fd9ef6Sjmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_SUSP_CTRL_REG,
297d7fd9ef6Sjmcneill 	    0, TEGRA_EHCI_SUSP_CTRL_UTMIP_RESET);
298d7fd9ef6Sjmcneill 	for (retry = 100000; retry > 0; retry--) {
299d7fd9ef6Sjmcneill 		const uint32_t susp = bus_space_read_4(bst, bsh,
300d7fd9ef6Sjmcneill 		    TEGRA_EHCI_SUSP_CTRL_REG);
301d7fd9ef6Sjmcneill 		if (susp & TEGRA_EHCI_SUSP_CTRL_PHY_CLK_VALID)
302d7fd9ef6Sjmcneill 			break;
303d7fd9ef6Sjmcneill 		delay(1);
304d7fd9ef6Sjmcneill 	}
305d7fd9ef6Sjmcneill 	if (retry == 0) {
306d7fd9ef6Sjmcneill 		aprint_error_dev(sc->sc_dev, "PHY clock is not valid\n");
307d7fd9ef6Sjmcneill 		return;
308d7fd9ef6Sjmcneill 	}
309d7fd9ef6Sjmcneill 
310d7fd9ef6Sjmcneill 	/* Disable ICUSB transceiver */
311d7fd9ef6Sjmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_ICUSB_CTRL_REG,
312d7fd9ef6Sjmcneill 	    0,
313d7fd9ef6Sjmcneill 	    TEGRA_EHCI_ICUSB_CTRL_ENB1);
314d7fd9ef6Sjmcneill 
315d7fd9ef6Sjmcneill 	/* Power up UTMPI transceiver */
316d7fd9ef6Sjmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG0_REG,
317d7fd9ef6Sjmcneill 	    0,
318d7fd9ef6Sjmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG0_PD_POWERDOWN |
319d7fd9ef6Sjmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG0_PD2_POWERDOWN |
320d7fd9ef6Sjmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG0_PDZI_POWERDOWN);
321d7fd9ef6Sjmcneill 	tegra_reg_set_clear(bst, bsh, TEGRA_EHCI_UTMIP_XCVR_CFG1_REG,
322d7fd9ef6Sjmcneill 	    0,
323d7fd9ef6Sjmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG1_PDDISC_POWERDOWN |
324d7fd9ef6Sjmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG1_PDCHRP_POWERDOWN |
325d7fd9ef6Sjmcneill 	    TEGRA_EHCI_UTMIP_XCVR_CFG1_PDDR_POWERDOWN);
326d7fd9ef6Sjmcneill }
327