xref: /netbsd-src/sys/arch/arm/nvidia/tegra_timer.c (revision 6e54367a22fbc89a1139d033e95bec0c0cf0975b)
1*6e54367aSthorpej /* $NetBSD: tegra_timer.c,v 1.12 2021/01/27 03:10:19 thorpej Exp $ */
2d33dbb16Sjmcneill 
3d33dbb16Sjmcneill /*-
4d33dbb16Sjmcneill  * Copyright (c) 2015 Jared D. McNeill <jmcneill@invisible.ca>
5d33dbb16Sjmcneill  * All rights reserved.
6d33dbb16Sjmcneill  *
7d33dbb16Sjmcneill  * Redistribution and use in source and binary forms, with or without
8d33dbb16Sjmcneill  * modification, are permitted provided that the following conditions
9d33dbb16Sjmcneill  * are met:
10d33dbb16Sjmcneill  * 1. Redistributions of source code must retain the above copyright
11d33dbb16Sjmcneill  *    notice, this list of conditions and the following disclaimer.
12d33dbb16Sjmcneill  * 2. Redistributions in binary form must reproduce the above copyright
13d33dbb16Sjmcneill  *    notice, this list of conditions and the following disclaimer in the
14d33dbb16Sjmcneill  *    documentation and/or other materials provided with the distribution.
15d33dbb16Sjmcneill  *
16d33dbb16Sjmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17d33dbb16Sjmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18d33dbb16Sjmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19d33dbb16Sjmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20d33dbb16Sjmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21d33dbb16Sjmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22d33dbb16Sjmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23d33dbb16Sjmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24d33dbb16Sjmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25d33dbb16Sjmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26d33dbb16Sjmcneill  * SUCH DAMAGE.
27d33dbb16Sjmcneill  */
28d33dbb16Sjmcneill 
29d33dbb16Sjmcneill #include <sys/cdefs.h>
30*6e54367aSthorpej __KERNEL_RCSID(0, "$NetBSD: tegra_timer.c,v 1.12 2021/01/27 03:10:19 thorpej Exp $");
31d33dbb16Sjmcneill 
32d33dbb16Sjmcneill #include <sys/param.h>
33d33dbb16Sjmcneill #include <sys/bus.h>
34d33dbb16Sjmcneill #include <sys/device.h>
35d33dbb16Sjmcneill #include <sys/intr.h>
36d33dbb16Sjmcneill #include <sys/systm.h>
37d33dbb16Sjmcneill #include <sys/kernel.h>
38d33dbb16Sjmcneill #include <sys/wdog.h>
39d33dbb16Sjmcneill 
40d33dbb16Sjmcneill #include <dev/sysmon/sysmonvar.h>
41d33dbb16Sjmcneill 
42d33dbb16Sjmcneill #include <arm/nvidia/tegra_reg.h>
43d33dbb16Sjmcneill #include <arm/nvidia/tegra_timerreg.h>
44d33dbb16Sjmcneill #include <arm/nvidia/tegra_var.h>
45d33dbb16Sjmcneill 
46d59db8d0Sjmcneill #include <dev/fdt/fdtvar.h>
47d59db8d0Sjmcneill 
48d33dbb16Sjmcneill #define TEGRA_TIMER_WDOG_PERIOD_DEFAULT	10
49d33dbb16Sjmcneill 
50d33dbb16Sjmcneill static int	tegra_timer_match(device_t, cfdata_t, void *);
51d33dbb16Sjmcneill static void	tegra_timer_attach(device_t, device_t, void *);
52d33dbb16Sjmcneill 
53d33dbb16Sjmcneill struct tegra_timer_softc {
54d33dbb16Sjmcneill 	device_t		sc_dev;
55d33dbb16Sjmcneill 	bus_space_tag_t		sc_bst;
56d33dbb16Sjmcneill 	bus_space_handle_t	sc_bsh;
57d33dbb16Sjmcneill 
58d33dbb16Sjmcneill 	struct sysmon_wdog	sc_smw;
59d33dbb16Sjmcneill };
60d33dbb16Sjmcneill 
61d33dbb16Sjmcneill static int	tegra_timer_wdt_setmode(struct sysmon_wdog *);
62d33dbb16Sjmcneill static int	tegra_timer_wdt_tickle(struct sysmon_wdog *);
63d33dbb16Sjmcneill 
64d33dbb16Sjmcneill CFATTACH_DECL_NEW(tegra_timer, sizeof(struct tegra_timer_softc),
65d33dbb16Sjmcneill 	tegra_timer_match, tegra_timer_attach, NULL, NULL);
66d33dbb16Sjmcneill 
67d33dbb16Sjmcneill #define TIMER_READ(sc, reg)			\
68d33dbb16Sjmcneill     bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
69d33dbb16Sjmcneill #define TIMER_WRITE(sc, reg, val)		\
70d33dbb16Sjmcneill     bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
71d33dbb16Sjmcneill #define TIMER_SET_CLEAR(sc, reg, set, clr)	\
72d33dbb16Sjmcneill     tegra_reg_set_clear((sc)->sc_bst, (sc)->sc_bsh, (reg), (set), (clr))
73d33dbb16Sjmcneill 
74*6e54367aSthorpej static const struct device_compatible_entry compat_data[] = {
75*6e54367aSthorpej 	{ .compat = "nvidia,tegra210-timer" },
76*6e54367aSthorpej 	{ .compat = "nvidia,tegra124-timer" },
77*6e54367aSthorpej 	{ .compat = "nvidia,tegra20-timer" },
78*6e54367aSthorpej 	DEVICE_COMPAT_EOL
79*6e54367aSthorpej };
80*6e54367aSthorpej 
81d33dbb16Sjmcneill static int
tegra_timer_match(device_t parent,cfdata_t cf,void * aux)82d33dbb16Sjmcneill tegra_timer_match(device_t parent, cfdata_t cf, void *aux)
83d33dbb16Sjmcneill {
84d59db8d0Sjmcneill 	struct fdt_attach_args * const faa = aux;
85d59db8d0Sjmcneill 
86*6e54367aSthorpej 	return of_compatible_match(faa->faa_phandle, compat_data);
87d33dbb16Sjmcneill }
88d33dbb16Sjmcneill 
89d33dbb16Sjmcneill static void
tegra_timer_attach(device_t parent,device_t self,void * aux)90d33dbb16Sjmcneill tegra_timer_attach(device_t parent, device_t self, void *aux)
91d33dbb16Sjmcneill {
92d33dbb16Sjmcneill 	struct tegra_timer_softc * const sc = device_private(self);
93d59db8d0Sjmcneill 	struct fdt_attach_args * const faa = aux;
94d59db8d0Sjmcneill 	bus_addr_t addr;
95d59db8d0Sjmcneill 	bus_size_t size;
96d59db8d0Sjmcneill 	int error;
97d59db8d0Sjmcneill 
98d59db8d0Sjmcneill 	if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) {
99d59db8d0Sjmcneill 		aprint_error(": couldn't get registers\n");
100d59db8d0Sjmcneill 		return;
101d59db8d0Sjmcneill 	}
102d33dbb16Sjmcneill 
103d33dbb16Sjmcneill 	sc->sc_dev = self;
104d59db8d0Sjmcneill 	sc->sc_bst = faa->faa_bst;
105d59db8d0Sjmcneill 	error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
106d59db8d0Sjmcneill 	if (error) {
1072e65b46dSskrll 		aprint_error(": couldn't map %#" PRIxBUSADDR ": %d", addr, error);
108d59db8d0Sjmcneill 		return;
109d59db8d0Sjmcneill 	}
110d33dbb16Sjmcneill 
111d33dbb16Sjmcneill 	aprint_naive("\n");
112d33dbb16Sjmcneill 	aprint_normal(": Timers\n");
113d33dbb16Sjmcneill 
114d33dbb16Sjmcneill 	sc->sc_smw.smw_name = device_xname(self);
115d33dbb16Sjmcneill 	sc->sc_smw.smw_cookie = sc;
116d33dbb16Sjmcneill 	sc->sc_smw.smw_setmode = tegra_timer_wdt_setmode;
117d33dbb16Sjmcneill 	sc->sc_smw.smw_tickle = tegra_timer_wdt_tickle;
118d33dbb16Sjmcneill 	sc->sc_smw.smw_period = TEGRA_TIMER_WDOG_PERIOD_DEFAULT;
119d33dbb16Sjmcneill 
12093e0bfebSjmcneill 	aprint_normal_dev(self,
12193e0bfebSjmcneill 	    "default watchdog period is %u seconds\n",
122d33dbb16Sjmcneill 	    sc->sc_smw.smw_period);
123d33dbb16Sjmcneill 
12493e0bfebSjmcneill 	if (sysmon_wdog_register(&sc->sc_smw) != 0) {
12593e0bfebSjmcneill 		aprint_error_dev(self,
12693e0bfebSjmcneill 		    "couldn't register with sysmon\n");
12793e0bfebSjmcneill 	}
12893e0bfebSjmcneill }
129d33dbb16Sjmcneill 
130d33dbb16Sjmcneill static int
tegra_timer_wdt_setmode(struct sysmon_wdog * smw)131d33dbb16Sjmcneill tegra_timer_wdt_setmode(struct sysmon_wdog *smw)
132d33dbb16Sjmcneill {
133d33dbb16Sjmcneill 	struct tegra_timer_softc * const sc = smw->smw_cookie;
134d33dbb16Sjmcneill 
135d33dbb16Sjmcneill 	if ((smw->smw_mode & WDOG_MODE_MASK) == WDOG_MODE_DISARMED) {
136d33dbb16Sjmcneill 		TIMER_SET_CLEAR(sc, TMR1_PTV_REG, 0, TMR_PTV_EN);
137d33dbb16Sjmcneill 	} else {
138d33dbb16Sjmcneill 		if (smw->smw_period == WDOG_PERIOD_DEFAULT) {
139d33dbb16Sjmcneill 			sc->sc_smw.smw_period = TEGRA_TIMER_WDOG_PERIOD_DEFAULT;
140d33dbb16Sjmcneill 		} else if (smw->smw_period == 0 || smw->smw_period > 1000) {
141d33dbb16Sjmcneill 			return EINVAL;
142d33dbb16Sjmcneill 		} else {
143d33dbb16Sjmcneill 			sc->sc_smw.smw_period = smw->smw_period;
144d33dbb16Sjmcneill 		}
145d33dbb16Sjmcneill 		u_int tval = (sc->sc_smw.smw_period * 1000000) / 2;
146d33dbb16Sjmcneill 		TIMER_WRITE(sc, TMR1_PTV_REG,
147d33dbb16Sjmcneill 		    TMR_PTV_EN | TMR_PTV_PER | __SHIFTIN(tval, TMR_PTV_VAL));
148d33dbb16Sjmcneill 		TIMER_WRITE(sc, TMR1_PCR_REG, TMR_PCR_INTR_CLR);
149d33dbb16Sjmcneill 	}
150e69bfca1Sjmcneill 
151e69bfca1Sjmcneill 	return 0;
152d33dbb16Sjmcneill }
153d33dbb16Sjmcneill 
154d33dbb16Sjmcneill static int
tegra_timer_wdt_tickle(struct sysmon_wdog * smw)155d33dbb16Sjmcneill tegra_timer_wdt_tickle(struct sysmon_wdog *smw)
156d33dbb16Sjmcneill {
157d33dbb16Sjmcneill 	struct tegra_timer_softc * const sc = smw->smw_cookie;
158d33dbb16Sjmcneill 
159d33dbb16Sjmcneill 	TIMER_WRITE(sc, TMR1_PCR_REG, TMR_PCR_INTR_CLR);
160d33dbb16Sjmcneill 
161d33dbb16Sjmcneill 	return 0;
162d33dbb16Sjmcneill }
16393e0bfebSjmcneill 
16493e0bfebSjmcneill void
tegra_timer_delay(u_int us)1652a1124acSjmcneill tegra_timer_delay(u_int us)
16693e0bfebSjmcneill {
16793e0bfebSjmcneill 	static bool timerus_configured = false;
168fe33aa27Sryo 	extern struct bus_space arm_generic_bs_tag;
169fe33aa27Sryo 	bus_space_tag_t bst = &arm_generic_bs_tag;
17093e0bfebSjmcneill 	bus_space_handle_t bsh;
17193e0bfebSjmcneill 
17293e0bfebSjmcneill 	bus_space_subregion(bst, tegra_ppsb_bsh, TEGRA_TIMER_OFFSET,
17393e0bfebSjmcneill 	    TEGRA_TIMER_SIZE, &bsh);
17493e0bfebSjmcneill 
17593e0bfebSjmcneill 	if (__predict_false(timerus_configured == false)) {
17693e0bfebSjmcneill 		/* clk_m frequency 12 MHz */
17793e0bfebSjmcneill 		bus_space_write_4(bst, bsh, TMRUS_USEC_CFG_REG, 0xb);
17893e0bfebSjmcneill 		timerus_configured = true;
17993e0bfebSjmcneill 	}
18093e0bfebSjmcneill 
18193e0bfebSjmcneill 	u_int nus = 0;
18293e0bfebSjmcneill 	u_int us_prev = bus_space_read_4(bst, bsh, TMRUS_CNTR_1US_REG);
18393e0bfebSjmcneill 
18493e0bfebSjmcneill 	while (nus < us) {
18593e0bfebSjmcneill 		const u_int us_cur = bus_space_read_4(bst, bsh,
18693e0bfebSjmcneill 		    TMRUS_CNTR_1US_REG);
18793e0bfebSjmcneill 		if (us_cur < us_prev) {
18893e0bfebSjmcneill 			nus += (0xffffffff - us_prev) + us_cur;
18993e0bfebSjmcneill 		} else {
19093e0bfebSjmcneill 			nus += (us_cur - us_prev);
19193e0bfebSjmcneill 		}
19293e0bfebSjmcneill 		us_prev = us_cur;
19393e0bfebSjmcneill 	}
19493e0bfebSjmcneill }
195