xref: /netbsd-src/sys/arch/arm/nvidia/tegra_cec.c (revision c7fb772b85b2b5d4cfb282f868f454b4701534fd)
1*c7fb772bSthorpej /* $NetBSD: tegra_cec.c,v 1.11 2021/08/07 16:18:44 thorpej Exp $ */
2ab82ac0eSjmcneill 
3ab82ac0eSjmcneill /*-
4ab82ac0eSjmcneill  * Copyright (c) 2015 Jared D. McNeill <jmcneill@invisible.ca>
5ab82ac0eSjmcneill  * All rights reserved.
6ab82ac0eSjmcneill  *
7ab82ac0eSjmcneill  * Redistribution and use in source and binary forms, with or without
8ab82ac0eSjmcneill  * modification, are permitted provided that the following conditions
9ab82ac0eSjmcneill  * are met:
10ab82ac0eSjmcneill  * 1. Redistributions of source code must retain the above copyright
11ab82ac0eSjmcneill  *    notice, this list of conditions and the following disclaimer.
12ab82ac0eSjmcneill  * 2. Redistributions in binary form must reproduce the above copyright
13ab82ac0eSjmcneill  *    notice, this list of conditions and the following disclaimer in the
14ab82ac0eSjmcneill  *    documentation and/or other materials provided with the distribution.
15ab82ac0eSjmcneill  *
16ab82ac0eSjmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17ab82ac0eSjmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18ab82ac0eSjmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19ab82ac0eSjmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20ab82ac0eSjmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21ab82ac0eSjmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22ab82ac0eSjmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23ab82ac0eSjmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24ab82ac0eSjmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25ab82ac0eSjmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26ab82ac0eSjmcneill  * SUCH DAMAGE.
27ab82ac0eSjmcneill  */
28ab82ac0eSjmcneill 
29ab82ac0eSjmcneill #include <sys/cdefs.h>
30*c7fb772bSthorpej __KERNEL_RCSID(0, "$NetBSD: tegra_cec.c,v 1.11 2021/08/07 16:18:44 thorpej Exp $");
31ab82ac0eSjmcneill 
32ab82ac0eSjmcneill #include <sys/param.h>
33ab82ac0eSjmcneill #include <sys/bus.h>
34ab82ac0eSjmcneill #include <sys/device.h>
35ab82ac0eSjmcneill #include <sys/intr.h>
36ab82ac0eSjmcneill #include <sys/systm.h>
37ab82ac0eSjmcneill #include <sys/kernel.h>
38ab82ac0eSjmcneill #include <sys/mutex.h>
39ab82ac0eSjmcneill #include <sys/condvar.h>
40ab82ac0eSjmcneill #include <sys/poll.h>
41ab82ac0eSjmcneill #include <sys/select.h>
42ab82ac0eSjmcneill 
43ab82ac0eSjmcneill #include <dev/hdmicec/hdmicecio.h>
44ab82ac0eSjmcneill #include <dev/hdmicec/hdmicec_if.h>
45ab82ac0eSjmcneill 
46ab82ac0eSjmcneill #include <arm/nvidia/tegra_var.h>
47ab82ac0eSjmcneill #include <arm/nvidia/tegra_pmcreg.h>
48ab82ac0eSjmcneill #include <arm/nvidia/tegra_cecreg.h>
49ab82ac0eSjmcneill 
50d59db8d0Sjmcneill #include <dev/fdt/fdtvar.h>
51d59db8d0Sjmcneill 
52ab82ac0eSjmcneill #define CEC_VENDORID_NVIDIA	0x00044b
53ab82ac0eSjmcneill 
54ab82ac0eSjmcneill static int	tegra_cec_match(device_t, cfdata_t, void *);
55ab82ac0eSjmcneill static void	tegra_cec_attach(device_t, device_t, void *);
56ab82ac0eSjmcneill 
57ab82ac0eSjmcneill static int	tegra_cec_intr(void *);
58ab82ac0eSjmcneill 
59ab82ac0eSjmcneill struct tegra_cec_softc {
60ab82ac0eSjmcneill 	device_t		sc_dev;
61ab82ac0eSjmcneill 	bus_space_tag_t		sc_bst;
62ab82ac0eSjmcneill 	bus_space_handle_t	sc_bsh;
63ab82ac0eSjmcneill 	void			*sc_ih;
6493e0bfebSjmcneill 	struct clk		*sc_clk;
6593e0bfebSjmcneill 	struct fdtbus_reset	*sc_rst;
66ab82ac0eSjmcneill 
67ab82ac0eSjmcneill 	kmutex_t		sc_lock;
68ab82ac0eSjmcneill 	kcondvar_t		sc_cv;
69ab82ac0eSjmcneill 
70ab82ac0eSjmcneill 	const char		*sc_hdmidevname;
71ab82ac0eSjmcneill 	device_t		sc_cecdev;
72ab82ac0eSjmcneill 
73ab82ac0eSjmcneill 	struct selinfo		sc_selinfo;
74ab82ac0eSjmcneill 
75ab82ac0eSjmcneill 	uint8_t			sc_rxbuf[16];
76ab82ac0eSjmcneill 	int			sc_rxlen;
77ab82ac0eSjmcneill 	bool			sc_rxdone;
78ab82ac0eSjmcneill 
79ab82ac0eSjmcneill 	uint8_t			sc_txbuf[16];
80ab82ac0eSjmcneill 	int			sc_txlen;
81ab82ac0eSjmcneill 	int			sc_txcur;
82ab82ac0eSjmcneill 	int			sc_txerr;
83ab82ac0eSjmcneill 	bool			sc_txdone;
84ab82ac0eSjmcneill };
85ab82ac0eSjmcneill 
86ab82ac0eSjmcneill static void	tegra_cec_reset(struct tegra_cec_softc *);
87ab82ac0eSjmcneill 
88ab82ac0eSjmcneill static int	tegra_cec_open(void *, int);
89ab82ac0eSjmcneill static void	tegra_cec_close(void *);
90ab82ac0eSjmcneill static int	tegra_cec_ioctl(void *, u_long, void *, int, lwp_t *);
91ab82ac0eSjmcneill static int	tegra_cec_send(void *, const uint8_t *, size_t);
92ab82ac0eSjmcneill static ssize_t	tegra_cec_recv(void *, uint8_t *, size_t);
93ab82ac0eSjmcneill static int	tegra_cec_poll(void *, int, lwp_t *);
94ab82ac0eSjmcneill 
95ab82ac0eSjmcneill static const struct hdmicec_hw_if tegra_cec_hw_if = {
96ab82ac0eSjmcneill 	.open = tegra_cec_open,
97ab82ac0eSjmcneill 	.close = tegra_cec_close,
98ab82ac0eSjmcneill 	.ioctl = tegra_cec_ioctl,
99ab82ac0eSjmcneill 	.send = tegra_cec_send,
100ab82ac0eSjmcneill 	.recv = tegra_cec_recv,
101ab82ac0eSjmcneill 	.poll = tegra_cec_poll,
102ab82ac0eSjmcneill };
103ab82ac0eSjmcneill 
104ab82ac0eSjmcneill CFATTACH_DECL_NEW(tegra_cec, sizeof(struct tegra_cec_softc),
105ab82ac0eSjmcneill 	tegra_cec_match, tegra_cec_attach, NULL, NULL);
106ab82ac0eSjmcneill 
107ab82ac0eSjmcneill #define CEC_READ(sc, reg)			\
108ab82ac0eSjmcneill     bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
109ab82ac0eSjmcneill #define CEC_WRITE(sc, reg, val)			\
110ab82ac0eSjmcneill     bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
111ab82ac0eSjmcneill #define CEC_SET_CLEAR(sc, reg, set, clr)	\
112ab82ac0eSjmcneill     tegra_reg_set_clear((sc)->sc_bst, (sc)->sc_bsh, (reg), (set), (clr))
113ab82ac0eSjmcneill 
1146e54367aSthorpej static const struct device_compatible_entry compat_data[] = {
1156e54367aSthorpej 	{ .compat = "nvidia,tegra124-cec" },
1166e54367aSthorpej 	DEVICE_COMPAT_EOL
1176e54367aSthorpej };
1186e54367aSthorpej 
119ab82ac0eSjmcneill static int
tegra_cec_match(device_t parent,cfdata_t cf,void * aux)120ab82ac0eSjmcneill tegra_cec_match(device_t parent, cfdata_t cf, void *aux)
121ab82ac0eSjmcneill {
122d59db8d0Sjmcneill 	struct fdt_attach_args * const faa = aux;
123d59db8d0Sjmcneill 
1246e54367aSthorpej 	return of_compatible_match(faa->faa_phandle, compat_data);
125ab82ac0eSjmcneill }
126ab82ac0eSjmcneill 
127ab82ac0eSjmcneill static void
tegra_cec_attach(device_t parent,device_t self,void * aux)128ab82ac0eSjmcneill tegra_cec_attach(device_t parent, device_t self, void *aux)
129ab82ac0eSjmcneill {
130ab82ac0eSjmcneill 	struct tegra_cec_softc * const sc = device_private(self);
131d59db8d0Sjmcneill 	struct fdt_attach_args * const faa = aux;
132ab82ac0eSjmcneill 	prop_dictionary_t prop = device_properties(self);
133ab82ac0eSjmcneill 	struct hdmicec_attach_args caa;
134d59db8d0Sjmcneill 	char intrstr[128];
135d59db8d0Sjmcneill 	bus_addr_t addr;
136d59db8d0Sjmcneill 	bus_size_t size;
137d59db8d0Sjmcneill 	int error;
138d59db8d0Sjmcneill 
139d59db8d0Sjmcneill 	if (fdtbus_get_reg(faa->faa_phandle, 0, &addr, &size) != 0) {
140d59db8d0Sjmcneill 		aprint_error(": couldn't get registers\n");
141d59db8d0Sjmcneill 		return;
142d59db8d0Sjmcneill 	}
14393e0bfebSjmcneill 	sc->sc_clk = fdtbus_clock_get(faa->faa_phandle, "cec");
14493e0bfebSjmcneill 	if (sc->sc_clk == NULL) {
14593e0bfebSjmcneill 		aprint_error(": couldn't get clock cec\n");
14693e0bfebSjmcneill 		return;
14793e0bfebSjmcneill 	}
14893e0bfebSjmcneill 	sc->sc_rst = fdtbus_reset_get(faa->faa_phandle, "cec");
14993e0bfebSjmcneill 	if (sc->sc_rst == NULL) {
15093e0bfebSjmcneill 		aprint_error(": couldn't get reset cec\n");
15193e0bfebSjmcneill 		return;
15293e0bfebSjmcneill 	}
153ab82ac0eSjmcneill 
154ab82ac0eSjmcneill 	sc->sc_dev = self;
155d59db8d0Sjmcneill 	sc->sc_bst = faa->faa_bst;
156d59db8d0Sjmcneill 	error = bus_space_map(sc->sc_bst, addr, size, 0, &sc->sc_bsh);
157d59db8d0Sjmcneill 	if (error) {
1582e65b46dSskrll 		aprint_error(": couldn't map %#" PRIxBUSADDR ": %d", addr, error);
159d59db8d0Sjmcneill 		return;
160d59db8d0Sjmcneill 	}
161ab82ac0eSjmcneill 	mutex_init(&sc->sc_lock, MUTEX_DEFAULT, IPL_VM);
162ab82ac0eSjmcneill 	cv_init(&sc->sc_cv, "tegracec");
163ab82ac0eSjmcneill 	selinit(&sc->sc_selinfo);
164ab82ac0eSjmcneill 
165ab82ac0eSjmcneill 	aprint_naive("\n");
166ab82ac0eSjmcneill 	aprint_normal(": HDMI CEC\n");
167ab82ac0eSjmcneill 
168d59db8d0Sjmcneill 	if (!fdtbus_intr_str(faa->faa_phandle, 0, intrstr, sizeof(intrstr))) {
169d59db8d0Sjmcneill 		aprint_error_dev(self, "failed to decode interrupt\n");
170ab82ac0eSjmcneill 		return;
171ab82ac0eSjmcneill 	}
172d59db8d0Sjmcneill 
1733f513eddSjmcneill 	sc->sc_ih = fdtbus_intr_establish_xname(faa->faa_phandle, 0, IPL_VM,
1743f513eddSjmcneill 	    FDT_INTR_MPSAFE, tegra_cec_intr, sc, device_xname(self));
175d59db8d0Sjmcneill 	if (sc->sc_ih == NULL) {
176d59db8d0Sjmcneill 		aprint_error_dev(self, "couldn't establish interrupt on %s\n",
177d59db8d0Sjmcneill 		    intrstr);
178d59db8d0Sjmcneill 		return;
179d59db8d0Sjmcneill 	}
180d59db8d0Sjmcneill 	aprint_normal_dev(self, "interrupting on %s\n", intrstr);
181ab82ac0eSjmcneill 
182948b9174Schristos 	prop_dictionary_get_string(prop, "hdmi-device",
183ab82ac0eSjmcneill 	    &sc->sc_hdmidevname);
184ab82ac0eSjmcneill 
18593e0bfebSjmcneill 	fdtbus_reset_assert(sc->sc_rst);
18693e0bfebSjmcneill 	error = clk_enable(sc->sc_clk);
18793e0bfebSjmcneill 	if (error) {
18893e0bfebSjmcneill 		aprint_error_dev(self, "couldn't enable cec: %d\n", error);
18993e0bfebSjmcneill 		return;
19093e0bfebSjmcneill 	}
19193e0bfebSjmcneill 	fdtbus_reset_deassert(sc->sc_rst);
192ab82ac0eSjmcneill 
193ab82ac0eSjmcneill 	CEC_WRITE(sc, CEC_SW_CONTROL_REG, 0);
194ab82ac0eSjmcneill 	CEC_WRITE(sc, CEC_INPUT_FILTER_REG, 0);
195ab82ac0eSjmcneill 	CEC_WRITE(sc, CEC_HW_CONTROL_REG, 0);
196ab82ac0eSjmcneill 	CEC_WRITE(sc, CEC_INT_MASK_REG, 0);
197ab82ac0eSjmcneill 	CEC_WRITE(sc, CEC_INT_STAT_REG, 0xffffffff);
198ab82ac0eSjmcneill 
199ab82ac0eSjmcneill 	memset(&caa, 0, sizeof(caa));
200ab82ac0eSjmcneill 	caa.priv = sc;
201ab82ac0eSjmcneill 	caa.hwif = &tegra_cec_hw_if;
202*c7fb772bSthorpej 	sc->sc_cecdev = config_found(self, &caa, NULL, CFARGS_NONE);
203ab82ac0eSjmcneill }
204ab82ac0eSjmcneill 
205ab82ac0eSjmcneill static int
tegra_cec_intr(void * priv)206ab82ac0eSjmcneill tegra_cec_intr(void *priv)
207ab82ac0eSjmcneill {
208ab82ac0eSjmcneill 	struct tegra_cec_softc * const sc = priv;
209ab82ac0eSjmcneill 	uint32_t val;
210ab82ac0eSjmcneill 	int handled = 0;
211ab82ac0eSjmcneill 
212ab82ac0eSjmcneill 	mutex_enter(&sc->sc_lock);
213ab82ac0eSjmcneill 	const uint32_t int_stat = CEC_READ(sc, CEC_INT_STAT_REG);
214ab82ac0eSjmcneill 
215ab82ac0eSjmcneill 	if (int_stat & CEC_INT_RX_REGISTER_FULL) {
216ab82ac0eSjmcneill 		val = CEC_READ(sc, CEC_RX_REGISTER_REG);
217ab82ac0eSjmcneill 		sc->sc_rxbuf[sc->sc_rxlen++] =
218ab82ac0eSjmcneill 		    __SHIFTOUT(val, CEC_RX_REGISTER_DATA);
219ab82ac0eSjmcneill 		if ((val & CEC_RX_REGISTER_EOM) != 0 ||
220ab82ac0eSjmcneill 		    sc->sc_rxlen == 16) {
221ab82ac0eSjmcneill 			CEC_SET_CLEAR(sc, CEC_INT_MASK_REG, 0,
222ab82ac0eSjmcneill 			    CEC_INT_RX_REGISTER_FULL);
223ab82ac0eSjmcneill 			sc->sc_rxdone = true;
224ab82ac0eSjmcneill 			cv_broadcast(&sc->sc_cv);
225ab82ac0eSjmcneill 			selnotify(&sc->sc_selinfo, POLLIN|POLLRDNORM,
226ab82ac0eSjmcneill 			    NOTE_SUBMIT);
227ab82ac0eSjmcneill 		}
228ab82ac0eSjmcneill 		CEC_WRITE(sc, CEC_INT_STAT_REG, CEC_INT_RX_REGISTER_FULL);
229ab82ac0eSjmcneill 		++handled;
230ab82ac0eSjmcneill 	}
231ab82ac0eSjmcneill 
232ab82ac0eSjmcneill 	if (int_stat & CEC_INT_TX_REGISTER_EMPTY) {
233ab82ac0eSjmcneill 		if (sc->sc_txcur < sc->sc_txlen) {
234ab82ac0eSjmcneill 			const uint8_t destination = sc->sc_txbuf[0] & 0xf;
235ab82ac0eSjmcneill 			val = __SHIFTIN(sc->sc_txbuf[sc->sc_txcur],
236ab82ac0eSjmcneill 			    CEC_TX_REGISTER_DATA);
237ab82ac0eSjmcneill 			if (sc->sc_txcur == 0)
238ab82ac0eSjmcneill 				val |= CEC_TX_REGISTER_GENERATE_START_BIT;
239ab82ac0eSjmcneill 			if (sc->sc_txcur == sc->sc_txlen - 1)
240ab82ac0eSjmcneill 				val |= CEC_TX_REGISTER_EOM;
241ab82ac0eSjmcneill 			if (destination == 0xf)
242ab82ac0eSjmcneill 				val |= CEC_TX_REGISTER_ADDRESS_MODE;
243ab82ac0eSjmcneill 
244ab82ac0eSjmcneill 			CEC_WRITE(sc, CEC_TX_REGISTER_REG, val);
245ab82ac0eSjmcneill 			CEC_WRITE(sc, CEC_INT_STAT_REG,
246ab82ac0eSjmcneill 			    CEC_INT_TX_REGISTER_EMPTY);
247ab82ac0eSjmcneill 			++sc->sc_txcur;
248ab82ac0eSjmcneill 		} else {
249ab82ac0eSjmcneill 			CEC_SET_CLEAR(sc, CEC_INT_MASK_REG, 0,
250ab82ac0eSjmcneill 			    CEC_INT_TX_REGISTER_EMPTY);
251ab82ac0eSjmcneill 		}
252ab82ac0eSjmcneill 		++handled;
253ab82ac0eSjmcneill 	}
254ab82ac0eSjmcneill 
255ab82ac0eSjmcneill 	if (int_stat & CEC_INT_TX_FRAME_TRANSMITTED) {
256ab82ac0eSjmcneill 		CEC_SET_CLEAR(sc, CEC_INT_MASK_REG, 0,
257ab82ac0eSjmcneill 		    CEC_INT_TX_FRAME_TRANSMITTED |
258ab82ac0eSjmcneill 		    CEC_INT_TX_FRAME_OR_BLOCK_NAKD);
259ab82ac0eSjmcneill 		CEC_WRITE(sc, CEC_INT_STAT_REG, CEC_INT_TX_FRAME_TRANSMITTED);
260ab82ac0eSjmcneill 		if (int_stat & CEC_INT_TX_FRAME_OR_BLOCK_NAKD) {
261ab82ac0eSjmcneill 			CEC_WRITE(sc, CEC_INT_STAT_REG,
262ab82ac0eSjmcneill 			    CEC_INT_TX_FRAME_OR_BLOCK_NAKD);
263ab82ac0eSjmcneill 			sc->sc_txerr = ECONNREFUSED;
264ab82ac0eSjmcneill 			tegra_cec_reset(sc);
265ab82ac0eSjmcneill 		}
266ab82ac0eSjmcneill 		sc->sc_txdone = true;
267ab82ac0eSjmcneill 		cv_broadcast(&sc->sc_cv);
268ab82ac0eSjmcneill 		++handled;
269ab82ac0eSjmcneill 	}
270ab82ac0eSjmcneill 
271ab82ac0eSjmcneill 	if (int_stat & CEC_INT_TX_REGISTER_UNDERRUN) {
272ab82ac0eSjmcneill 		tegra_cec_reset(sc);
273ab82ac0eSjmcneill 		cv_broadcast(&sc->sc_cv);
274ab82ac0eSjmcneill 		++handled;
275ab82ac0eSjmcneill 	}
276ab82ac0eSjmcneill 
277ab82ac0eSjmcneill 	mutex_exit(&sc->sc_lock);
278ab82ac0eSjmcneill 
279ab82ac0eSjmcneill 	return handled;
280ab82ac0eSjmcneill }
281ab82ac0eSjmcneill 
282ab82ac0eSjmcneill static void
tegra_cec_reset(struct tegra_cec_softc * sc)283ab82ac0eSjmcneill tegra_cec_reset(struct tegra_cec_softc *sc)
284ab82ac0eSjmcneill {
285ab82ac0eSjmcneill 	uint32_t val;
286ab82ac0eSjmcneill 
287ab82ac0eSjmcneill 	KASSERT(mutex_owned(&sc->sc_lock));
288ab82ac0eSjmcneill 
289ab82ac0eSjmcneill 	val = CEC_READ(sc, CEC_HW_CONTROL_REG);
290ab82ac0eSjmcneill 	CEC_WRITE(sc, CEC_HW_CONTROL_REG, 0);
291ab82ac0eSjmcneill 	CEC_WRITE(sc, CEC_INT_STAT_REG, 0xffffffff);
292ab82ac0eSjmcneill 	CEC_WRITE(sc, CEC_HW_CONTROL_REG, val);
293ab82ac0eSjmcneill }
294ab82ac0eSjmcneill 
295ab82ac0eSjmcneill static int
tegra_cec_open(void * priv,int flag)296ab82ac0eSjmcneill tegra_cec_open(void *priv, int flag)
297ab82ac0eSjmcneill {
298ab82ac0eSjmcneill 	struct tegra_cec_softc * const sc = priv;
299ab82ac0eSjmcneill 
300ab82ac0eSjmcneill 	mutex_enter(&sc->sc_lock);
301ab82ac0eSjmcneill 	sc->sc_rxlen = 0;
302ab82ac0eSjmcneill 	sc->sc_rxdone = false;
303ab82ac0eSjmcneill 	CEC_WRITE(sc, CEC_INT_MASK_REG, CEC_INT_RX_REGISTER_FULL);
304ab82ac0eSjmcneill 	CEC_WRITE(sc, CEC_HW_CONTROL_REG, CEC_HW_CONTROL_TX_RX_MODE);
305ab82ac0eSjmcneill 	mutex_exit(&sc->sc_lock);
306ab82ac0eSjmcneill 
307ab82ac0eSjmcneill 	return 0;
308ab82ac0eSjmcneill }
309ab82ac0eSjmcneill 
310ab82ac0eSjmcneill static void
tegra_cec_close(void * priv)311ab82ac0eSjmcneill tegra_cec_close(void *priv)
312ab82ac0eSjmcneill {
313ab82ac0eSjmcneill 	struct tegra_cec_softc * const sc = priv;
314ab82ac0eSjmcneill 
315ab82ac0eSjmcneill 	mutex_enter(&sc->sc_lock);
316ab82ac0eSjmcneill 	CEC_WRITE(sc, CEC_HW_CONTROL_REG, 0);
317ab82ac0eSjmcneill 	CEC_WRITE(sc, CEC_INT_MASK_REG, 0);
318ab82ac0eSjmcneill 	CEC_WRITE(sc, CEC_INT_STAT_REG, 0xffffffff);
319ab82ac0eSjmcneill 	mutex_exit(&sc->sc_lock);
320ab82ac0eSjmcneill }
321ab82ac0eSjmcneill 
322ab82ac0eSjmcneill static int
tegra_cec_get_phys_addr(struct tegra_cec_softc * sc,uint16_t * phys_addr)323ab82ac0eSjmcneill tegra_cec_get_phys_addr(struct tegra_cec_softc *sc, uint16_t *phys_addr)
324ab82ac0eSjmcneill {
325ab82ac0eSjmcneill 	device_t hdmidev;
326ab82ac0eSjmcneill 
327ab82ac0eSjmcneill 	if (sc->sc_hdmidevname == NULL)
328ab82ac0eSjmcneill 		return EIO;
329ab82ac0eSjmcneill 	hdmidev = device_find_by_xname(sc->sc_hdmidevname);
330ab82ac0eSjmcneill 	if (hdmidev == NULL)
331ab82ac0eSjmcneill 		return ENXIO;
332ab82ac0eSjmcneill 
333ab82ac0eSjmcneill 	const prop_dictionary_t prop = device_properties(hdmidev);
334ab82ac0eSjmcneill 	if (!prop_dictionary_get_uint16(prop, "physical-address", phys_addr))
335ab82ac0eSjmcneill 		return ENOTCONN;
336ab82ac0eSjmcneill 
337ab82ac0eSjmcneill 	return 0;
338ab82ac0eSjmcneill }
339ab82ac0eSjmcneill 
340ab82ac0eSjmcneill static int
tegra_cec_ioctl(void * priv,u_long cmd,void * data,int flag,lwp_t * l)341ab82ac0eSjmcneill tegra_cec_ioctl(void *priv, u_long cmd, void *data, int flag, lwp_t *l)
342ab82ac0eSjmcneill {
343ab82ac0eSjmcneill 	struct tegra_cec_softc * const sc = priv;
344ab82ac0eSjmcneill 	uint32_t val;
345ab82ac0eSjmcneill 
346ab82ac0eSjmcneill 	switch (cmd) {
347ab82ac0eSjmcneill 	case CEC_GET_PHYS_ADDR:
348ab82ac0eSjmcneill 		return tegra_cec_get_phys_addr(sc, data);
349ab82ac0eSjmcneill 	case CEC_GET_LOG_ADDRS:
350ab82ac0eSjmcneill 		val = CEC_READ(sc, CEC_HW_CONTROL_REG);
351ab82ac0eSjmcneill 		*(uint16_t *)data =
352ab82ac0eSjmcneill 		    __SHIFTOUT(val, CEC_HW_CONTROL_RX_LOGICAL_ADDRS);
353ab82ac0eSjmcneill 		return 0;
354ab82ac0eSjmcneill 	case CEC_SET_LOG_ADDRS:
355ab82ac0eSjmcneill 		val = *(uint16_t *)data & 0x7fff;
356ab82ac0eSjmcneill 		CEC_SET_CLEAR(sc, CEC_HW_CONTROL_REG,
357ab82ac0eSjmcneill 		    __SHIFTIN(val, CEC_HW_CONTROL_RX_LOGICAL_ADDRS),
358ab82ac0eSjmcneill 		    CEC_HW_CONTROL_RX_LOGICAL_ADDRS);
359ab82ac0eSjmcneill 		return 0;
360ab82ac0eSjmcneill 	case CEC_GET_VENDOR_ID:
361ab82ac0eSjmcneill 		*(uint32_t *)data = CEC_VENDORID_NVIDIA;
362ab82ac0eSjmcneill 		return 0;
363ab82ac0eSjmcneill 	default:
364ab82ac0eSjmcneill 		return EINVAL;
365ab82ac0eSjmcneill 	}
366ab82ac0eSjmcneill }
367ab82ac0eSjmcneill 
368ab82ac0eSjmcneill static int
tegra_cec_send(void * priv,const uint8_t * data,size_t len)369ab82ac0eSjmcneill tegra_cec_send(void *priv, const uint8_t *data, size_t len)
370ab82ac0eSjmcneill {
371ab82ac0eSjmcneill 	struct tegra_cec_softc * const sc = priv;
372ab82ac0eSjmcneill 	int error = 0;
373ab82ac0eSjmcneill 
374ab82ac0eSjmcneill 	mutex_enter(&sc->sc_lock);
375ab82ac0eSjmcneill 
376ab82ac0eSjmcneill 	sc->sc_txdone = false;
377ab82ac0eSjmcneill 	sc->sc_txcur = 0;
378ab82ac0eSjmcneill 	sc->sc_txerr = 0;
379ab82ac0eSjmcneill 	memcpy(sc->sc_txbuf, data, len);
380ab82ac0eSjmcneill 	sc->sc_txlen = len;
381ab82ac0eSjmcneill 
382ab82ac0eSjmcneill 	CEC_SET_CLEAR(sc, CEC_INT_MASK_REG,
383ab82ac0eSjmcneill 	    CEC_INT_TX_REGISTER_EMPTY |
384ab82ac0eSjmcneill 	    CEC_INT_TX_FRAME_TRANSMITTED |
385ab82ac0eSjmcneill 	    CEC_INT_TX_FRAME_OR_BLOCK_NAKD, 0);
386ab82ac0eSjmcneill 
387ab82ac0eSjmcneill 	while (sc->sc_txdone == false) {
388ab82ac0eSjmcneill 		error = cv_timedwait_sig(&sc->sc_cv, &sc->sc_lock, hz);
389ab82ac0eSjmcneill 		if (error)
390ab82ac0eSjmcneill 			break;
391ab82ac0eSjmcneill 	}
392ab82ac0eSjmcneill 
393ab82ac0eSjmcneill 	if (sc->sc_txdone)
394ab82ac0eSjmcneill 		error = sc->sc_txerr;
395ab82ac0eSjmcneill 
396ab82ac0eSjmcneill 	mutex_exit(&sc->sc_lock);
397ab82ac0eSjmcneill 
398ab82ac0eSjmcneill 	return error;
399ab82ac0eSjmcneill }
400ab82ac0eSjmcneill 
401ab82ac0eSjmcneill static ssize_t
tegra_cec_recv(void * priv,uint8_t * data,size_t len)402ab82ac0eSjmcneill tegra_cec_recv(void *priv, uint8_t *data, size_t len)
403ab82ac0eSjmcneill {
404ab82ac0eSjmcneill 	struct tegra_cec_softc * const sc = priv;
405ab82ac0eSjmcneill 	ssize_t alen = -1;
406ab82ac0eSjmcneill 	int error = 0;
407ab82ac0eSjmcneill 
408ab82ac0eSjmcneill 	mutex_enter(&sc->sc_lock);
409ab82ac0eSjmcneill 
410ab82ac0eSjmcneill 	while (sc->sc_rxdone == false) {
411ab82ac0eSjmcneill 		error = cv_timedwait_sig(&sc->sc_cv, &sc->sc_lock, hz);
412ab82ac0eSjmcneill 		if (error)
413ab82ac0eSjmcneill 			break;
414ab82ac0eSjmcneill 	}
415ab82ac0eSjmcneill 
416ab82ac0eSjmcneill 	if (sc->sc_rxdone) {
417ab82ac0eSjmcneill 		memcpy(data, sc->sc_rxbuf, sc->sc_rxlen);
418ab82ac0eSjmcneill 		alen = sc->sc_rxlen;
419ab82ac0eSjmcneill 		sc->sc_rxlen = 0;
420ab82ac0eSjmcneill 		sc->sc_rxdone = false;
421ab82ac0eSjmcneill 	}
422ab82ac0eSjmcneill 
423ab82ac0eSjmcneill 	mutex_exit(&sc->sc_lock);
424ab82ac0eSjmcneill 
425ab82ac0eSjmcneill 	return alen;
426ab82ac0eSjmcneill }
427ab82ac0eSjmcneill 
428ab82ac0eSjmcneill static int
tegra_cec_poll(void * priv,int events,lwp_t * l)429ab82ac0eSjmcneill tegra_cec_poll(void *priv, int events, lwp_t *l)
430ab82ac0eSjmcneill {
431ab82ac0eSjmcneill 	struct tegra_cec_softc * const sc = priv;
432ab82ac0eSjmcneill 	int revents;
433ab82ac0eSjmcneill 
434ab82ac0eSjmcneill 	revents = events & (POLLOUT | POLLWRNORM);
435ab82ac0eSjmcneill 
436ab82ac0eSjmcneill 	if ((events & (POLLIN | POLLRDNORM)) == 0)
437ab82ac0eSjmcneill 		return revents;
438ab82ac0eSjmcneill 
439ab82ac0eSjmcneill 	mutex_enter(&sc->sc_lock);
440ab82ac0eSjmcneill 	if (sc->sc_rxdone) {
441ab82ac0eSjmcneill 		revents = (events & (POLLIN | POLLRDNORM));
442ab82ac0eSjmcneill 	} else {
443ab82ac0eSjmcneill 		selrecord(l, &sc->sc_selinfo);
444ab82ac0eSjmcneill 		revents = 0;
445ab82ac0eSjmcneill 	}
446ab82ac0eSjmcneill 	mutex_exit(&sc->sc_lock);
447ab82ac0eSjmcneill 
448ab82ac0eSjmcneill 	return revents;
449ab82ac0eSjmcneill }
450