xref: /netbsd-src/sys/arch/arm/include/cpuconf.h (revision 1ffa7b76c40339c17a0fb2a09fac93f287cfc046)
1 /*	$NetBSD: cpuconf.h,v 1.6 2003/04/22 00:24:49 thorpej Exp $	*/
2 
3 /*
4  * Copyright (c) 2002 Wasabi Systems, Inc.
5  * All rights reserved.
6  *
7  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8  *
9  * Redistribution and use in source and binary forms, with or without
10  * modification, are permitted provided that the following conditions
11  * are met:
12  * 1. Redistributions of source code must retain the above copyright
13  *    notice, this list of conditions and the following disclaimer.
14  * 2. Redistributions in binary form must reproduce the above copyright
15  *    notice, this list of conditions and the following disclaimer in the
16  *    documentation and/or other materials provided with the distribution.
17  * 3. All advertising materials mentioning features or use of this software
18  *    must display the following acknowledgement:
19  *	This product includes software developed for the NetBSD Project by
20  *	Wasabi Systems, Inc.
21  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22  *    or promote products derived from this software without specific prior
23  *    written permission.
24  *
25  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
29  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35  * POSSIBILITY OF SUCH DAMAGE.
36  */
37 
38 #ifndef _ARM_CPUCONF_H_
39 #define	_ARM_CPUCONF_H_
40 
41 #if defined(_KERNEL_OPT)
42 #include "opt_cputypes.h"
43 #endif /* _KERNEL_OPT */
44 
45 /*
46  * IF YOU CHANGE THIS FILE, MAKE SURE TO UPDATE THE DEFINITION OF
47  * "PMAP_NEEDS_PTE_SYNC" IN <arm/arm32/pmap.h> FOR THE CPU TYPE
48  * YOU ARE ADDING SUPPORT FOR.
49  */
50 
51 /*
52  * Step 1: Count the number of CPU types configured into the kernel.
53  */
54 #if defined(_KERNEL_OPT)
55 #define	CPU_NTYPES	(defined(CPU_ARM2) + defined(CPU_ARM250) +	\
56 			 defined(CPU_ARM3) +				\
57 			 defined(CPU_ARM6) + defined(CPU_ARM7) +	\
58 			 defined(CPU_ARM7TDMI) +			\
59 			 defined(CPU_ARM8) + defined(CPU_ARM9) +	\
60 			 defined(CPU_SA110) + defined(CPU_SA1100) +	\
61 			 defined(CPU_SA1110) +				\
62 			 defined(CPU_IXP12X0) +				\
63 			 defined(CPU_XSCALE_80200) +			\
64 			 defined(CPU_XSCALE_80321) +			\
65 			 defined(CPU_XSCALE_PXA2X0))
66 #else
67 #define	CPU_NTYPES	2
68 #endif /* _KERNEL_OPT */
69 
70 /*
71  * Step 2: Determine which ARM architecture versions are configured.
72  */
73 #if !defined(_KERNEL_OPT) ||						\
74     (defined(CPU_ARM2) || defined(CPU_ARM250) || defined(CPU_ARM3))
75 #define	ARM_ARCH_2	1
76 #else
77 #define	ARM_ARCH_2	0
78 #endif
79 
80 #if !defined(_KERNEL_OPT) ||						\
81     (defined(CPU_ARM6) || defined(CPU_ARM7))
82 #define	ARM_ARCH_3	1
83 #else
84 #define	ARM_ARCH_3	0
85 #endif
86 
87 #if !defined(_KERNEL_OPT) ||						\
88     (defined(CPU_ARM7TDMI) || defined(CPU_ARM8) || defined(CPU_ARM9) ||	\
89      defined(CPU_SA110) || defined(CPU_SA1100) || defined(CPU_SA1110) || \
90      defined(CPU_IXP12X0))
91 #define	ARM_ARCH_4	1
92 #else
93 #define	ARM_ARCH_4	0
94 #endif
95 
96 #if !defined(_KERNEL_OPT) ||						\
97     (defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321) ||		\
98      defined(CPU_XSCALE_PXA2X0))
99 #define	ARM_ARCH_5	1
100 #else
101 #define	ARM_ARCH_5	0
102 #endif
103 
104 #define	ARM_NARCH	(ARM_ARCH_2 + ARM_ARCH_3 + ARM_ARCH_4 + ARM_ARCH_5)
105 #if ARM_NARCH == 0
106 #error ARM_NARCH is 0
107 #endif
108 
109 /*
110  * Step 3: Define which MMU classes are configured:
111  *
112  *	ARM_MMU_MEMC		Prehistoric, external memory controller
113  *				and MMU for ARMv2 CPUs.
114  *
115  *	ARM_MMU_GENERIC		Generic ARM MMU, compatible with ARM6.
116  *
117  *	ARM_MMU_SA1		StrongARM SA-1 MMU.  Compatible with generic
118  *				ARM MMU, but has no write-through cache mode.
119  *
120  *	ARM_MMU_XSCALE		XScale MMU.  Compatible with generic ARM
121  *				MMU, but also has several extensions which
122  *				require different PTE layout to use.
123  */
124 #if !defined(_KERNEL_OPT) ||						\
125     (defined(CPU_ARM2) || defined(CPU_ARM250) || defined(CPU_ARM3))
126 #define	ARM_MMU_MEMC		1
127 #else
128 #define	ARM_MMU_MEMC		0
129 #endif
130 
131 #if !defined(_KERNEL_OPT) ||						\
132     (defined(CPU_ARM6) || defined(CPU_ARM7) || defined(CPU_ARM7TDMI) ||	\
133      defined(CPU_ARM8) || defined(CPU_ARM9))
134 #define	ARM_MMU_GENERIC		1
135 #else
136 #define	ARM_MMU_GENERIC		0
137 #endif
138 
139 #if !defined(_KERNEL_OPT) ||						\
140     (defined(CPU_SA110) || defined(CPU_SA1100) || defined(CPU_SA1110) ||\
141      defined(CPU_IXP12X0))
142 #define	ARM_MMU_SA1		1
143 #else
144 #define	ARM_MMU_SA1		0
145 #endif
146 
147 #if !defined(_KERNEL_OPT) ||						\
148     (defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321) ||		\
149      defined(CPU_XSCALE_PXA2X0))
150 #define	ARM_MMU_XSCALE		1
151 #else
152 #define	ARM_MMU_XSCALE		0
153 #endif
154 
155 #define	ARM_NMMUS		(ARM_MMU_MEMC + ARM_MMU_GENERIC +	\
156 				 ARM_MMU_SA1 + ARM_MMU_XSCALE)
157 #if ARM_NMMUS == 0
158 #error ARM_NMMUS is 0
159 #endif
160 
161 /*
162  * Step 4: Define features that may be present on a subset of CPUs
163  *
164  *	ARM_XSCALE_PMU		Performance Monitoring Unit on 80200 and 80321
165  */
166 
167 #if !defined(_KERNEL_OPT) ||						\
168     (defined(CPU_XSCALE_80200) || defined(CPU_XSCALE_80321))
169 #define ARM_XSCALE_PMU	1
170 #else
171 #define ARM_XSCALE_PMU	0
172 #endif
173 
174 #endif /* _ARM_CPUCONF_H_ */
175