1 /* $NetBSD: footbridge_pci.c,v 1.21 2011/07/01 19:32:28 dyoung Exp $ */ 2 3 /* 4 * Copyright (c) 1997,1998 Mark Brinicombe. 5 * Copyright (c) 1997,1998 Causality Limited 6 * All rights reserved. 7 * 8 * Redistribution and use in source and binary forms, with or without 9 * modification, are permitted provided that the following conditions 10 * are met: 11 * 1. Redistributions of source code must retain the above copyright 12 * notice, this list of conditions and the following disclaimer. 13 * 2. Redistributions in binary form must reproduce the above copyright 14 * notice, this list of conditions and the following disclaimer in the 15 * documentation and/or other materials provided with the distribution. 16 * 3. All advertising materials mentioning features or use of this software 17 * must display the following acknowledgement: 18 * This product includes software developed by Mark Brinicombe 19 * for the NetBSD Project. 20 * 4. The name of the company nor the name of the author may be used to 21 * endorse or promote products derived from this software without specific 22 * prior written permission. 23 * 24 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR IMPLIED 25 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF 26 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 27 * IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, 28 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 29 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 30 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 31 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 32 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 33 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 34 * SUCH DAMAGE. 35 */ 36 37 #include <sys/cdefs.h> 38 __KERNEL_RCSID(0, "$NetBSD: footbridge_pci.c,v 1.21 2011/07/01 19:32:28 dyoung Exp $"); 39 40 #include <sys/param.h> 41 #include <sys/systm.h> 42 #include <sys/conf.h> 43 #include <sys/malloc.h> 44 #include <sys/device.h> 45 46 #define _ARM32_BUS_DMA_PRIVATE 47 #include <sys/bus.h> 48 #include <machine/intr.h> 49 50 #include <dev/pci/pcireg.h> 51 #include <dev/pci/pcivar.h> 52 53 #include <arm/footbridge/dc21285reg.h> 54 #include <arm/footbridge/dc21285mem.h> 55 56 #include "isa.h" 57 #if NISA > 0 58 #include <dev/isa/isavar.h> 59 #endif 60 61 void footbridge_pci_attach_hook(struct device *, 62 struct device *, struct pcibus_attach_args *); 63 int footbridge_pci_bus_maxdevs(void *, int); 64 pcitag_t footbridge_pci_make_tag(void *, int, int, int); 65 void footbridge_pci_decompose_tag(void *, pcitag_t, int *, 66 int *, int *); 67 pcireg_t footbridge_pci_conf_read(void *, pcitag_t, int); 68 void footbridge_pci_conf_write(void *, pcitag_t, int, 69 pcireg_t); 70 int footbridge_pci_intr_map(const struct pci_attach_args *, 71 pci_intr_handle_t *); 72 const char *footbridge_pci_intr_string(void *, pci_intr_handle_t); 73 void *footbridge_pci_intr_establish(void *, pci_intr_handle_t, 74 int, int (*)(void *), void *); 75 void footbridge_pci_intr_disestablish(void *, void *); 76 const struct evcnt *footbridge_pci_intr_evcnt(void *, pci_intr_handle_t); 77 78 struct arm32_pci_chipset footbridge_pci_chipset = { 79 NULL, /* conf_v */ 80 #ifdef netwinder 81 netwinder_pci_attach_hook, 82 #else 83 footbridge_pci_attach_hook, 84 #endif 85 footbridge_pci_bus_maxdevs, 86 footbridge_pci_make_tag, 87 footbridge_pci_decompose_tag, 88 footbridge_pci_conf_read, 89 footbridge_pci_conf_write, 90 NULL, /* intr_v */ 91 footbridge_pci_intr_map, 92 footbridge_pci_intr_string, 93 footbridge_pci_intr_evcnt, 94 footbridge_pci_intr_establish, 95 footbridge_pci_intr_disestablish 96 }; 97 98 struct arm32_dma_range footbridge_dma_ranges[1]; 99 100 /* 101 * PCI doesn't have any special needs; just use the generic versions 102 * of these functions. 103 */ 104 struct arm32_bus_dma_tag footbridge_pci_bus_dma_tag = { 105 footbridge_dma_ranges, 106 1, 107 NULL, 108 _bus_dmamap_create, 109 _bus_dmamap_destroy, 110 _bus_dmamap_load, 111 _bus_dmamap_load_mbuf, 112 _bus_dmamap_load_uio, 113 _bus_dmamap_load_raw, 114 _bus_dmamap_unload, 115 _bus_dmamap_sync, /* pre */ 116 NULL, /* post */ 117 _bus_dmamem_alloc, 118 _bus_dmamem_free, 119 _bus_dmamem_map, 120 _bus_dmamem_unmap, 121 _bus_dmamem_mmap, 122 }; 123 124 /* 125 * Currently we only support 12 devices as we select directly in the 126 * type 0 config cycle 127 * (See conf_{read,write} for more detail 128 */ 129 #define MAX_PCI_DEVICES 21 130 131 /*static int 132 pci_intr(void *arg) 133 { 134 printf("pci int %x\n", (int)arg); 135 return(0); 136 }*/ 137 138 139 void 140 footbridge_pci_attach_hook(struct device *parent, struct device *self, struct pcibus_attach_args *pba) 141 { 142 #ifdef PCI_DEBUG 143 printf("footbridge_pci_attach_hook()\n"); 144 #endif 145 146 /* intr_claim(18, IPL_NONE, "pci int 0", pci_intr, (void *)0x10000); 147 intr_claim(8, IPL_NONE, "pci int 1", pci_intr, (void *)0x10001); 148 intr_claim(9, IPL_NONE, "pci int 2", pci_intr, (void *)0x10002); 149 intr_claim(11, IPL_NONE, "pci int 3", pci_intr, (void *)0x10003);*/ 150 } 151 152 int 153 footbridge_pci_bus_maxdevs(void *pcv, int busno) 154 { 155 #ifdef PCI_DEBUG 156 printf("footbridge_pci_bus_maxdevs(pcv=%p, busno=%d)\n", pcv, busno); 157 #endif 158 return(MAX_PCI_DEVICES); 159 } 160 161 pcitag_t 162 footbridge_pci_make_tag(void *pcv, int bus, int device, int function) 163 { 164 #ifdef PCI_DEBUG 165 printf("footbridge_pci_make_tag(pcv=%p, bus=%d, device=%d, function=%d)\n", 166 pcv, bus, device, function); 167 #endif 168 return ((bus << 16) | (device << 11) | (function << 8)); 169 } 170 171 void 172 footbridge_pci_decompose_tag(void *pcv, pcitag_t tag, int *busp, int *devicep, int *functionp) 173 { 174 #ifdef PCI_DEBUG 175 printf("footbridge_pci_decompose_tag(pcv=%p, tag=0x%08x, bp=%p, dp=%p, fp=%p)\n", 176 pcv, (uint32_t)tag, busp, devicep, functionp); 177 #endif 178 179 if (busp != NULL) 180 *busp = (tag >> 16) & 0xff; 181 if (devicep != NULL) 182 *devicep = (tag >> 11) & 0x1f; 183 if (functionp != NULL) 184 *functionp = (tag >> 8) & 0x7; 185 } 186 187 pcireg_t 188 footbridge_pci_conf_read(void *pcv, pcitag_t tag, int reg) 189 { 190 int bus, device, function; 191 u_int address; 192 pcireg_t data; 193 194 footbridge_pci_decompose_tag(pcv, tag, &bus, &device, &function); 195 if (bus == 0) 196 /* Limited to 12 devices or we exceed type 0 config space */ 197 address = DC21285_PCI_TYPE_0_CONFIG_VBASE | (3 << 22) | (device << 11); 198 else 199 address = DC21285_PCI_TYPE_1_CONFIG_VBASE | (device << 11) | 200 (bus << 16); 201 202 address |= (function << 8) | reg; 203 204 data = *((unsigned int *)address); 205 #ifdef PCI_DEBUG 206 printf("footbridge_pci_conf_read(pcv=%p tag=0x%08x reg=0x%02x)=0x%08x\n", 207 pcv, (uint32_t)tag, reg, data); 208 #endif 209 return(data); 210 } 211 212 void 213 footbridge_pci_conf_write(void *pcv, pcitag_t tag, int reg, pcireg_t data) 214 { 215 int bus, device, function; 216 u_int address; 217 218 footbridge_pci_decompose_tag(pcv, tag, &bus, &device, &function); 219 if (bus == 0) 220 address = DC21285_PCI_TYPE_0_CONFIG_VBASE | (3 << 22) | (device << 11); 221 else 222 address = DC21285_PCI_TYPE_1_CONFIG_VBASE | (device << 11) | 223 (bus << 16); 224 225 address |= (function << 8) | reg; 226 227 #ifdef PCI_DEBUG 228 printf("footbridge_pci_conf_write(pcv=%p tag=0x%08x reg=0x%02x, 0x%08x)\n", 229 pcv, (uint32_t)tag, reg, data); 230 #endif 231 232 *((unsigned int *)address) = data; 233 } 234 235 int 236 footbridge_pci_intr_map(const struct pci_attach_args *pa, 237 pci_intr_handle_t *ihp) 238 { 239 int pin = pa->pa_intrpin, line = pa->pa_intrline; 240 int intr = -1; 241 242 #ifdef PCI_DEBUG 243 void *pcv = pa->pa_pc; 244 pcitag_t intrtag = pa->pa_intrtag; 245 int bus, device, function; 246 247 footbridge_pci_decompose_tag(pcv, intrtag, &bus, &device, &function); 248 printf("footbridge_pci_intr_map: pcv=%p, tag=%08x pin=%d line=%d dev=%d\n", 249 pcv, (uint32_t)intrtag, pin, line, device); 250 #endif 251 252 /* 253 * Only the line is used to map the interrupt. 254 * The firmware is expected to setup up the interrupt 255 * line as seen from the CPU 256 * This means the firmware deals with the interrupt rotation 257 * between slots etc. 258 * 259 * Perhaps the firmware should also to the final mapping 260 * to a 21285 interrupt bit so the code below would be 261 * completely MI. 262 */ 263 264 switch (line) { 265 case PCI_INTERRUPT_PIN_NONE: 266 case 0xff: 267 /* No IRQ */ 268 printf("pci_intr_map: no mapping for pin %c\n", '@' + pin); 269 *ihp = -1; 270 return(1); 271 break; 272 #ifdef cats 273 /* This is machine dependent and needs to be moved */ 274 case PCI_INTERRUPT_PIN_A: 275 intr = IRQ_PCI; 276 break; 277 case PCI_INTERRUPT_PIN_B: 278 intr = IRQ_IN_L0; 279 break; 280 case PCI_INTERRUPT_PIN_C: 281 intr = IRQ_IN_L1; 282 break; 283 case PCI_INTERRUPT_PIN_D: 284 intr = IRQ_IN_L3; 285 break; 286 #endif 287 default: 288 /* 289 * Experimental firmware feature ... 290 * 291 * If the interrupt line is in the range 0x80 to 0x8F 292 * then the lower 4 bits indicate the ISA interrupt 293 * bit that should be used. 294 * If the interrupt line is in the range 0x40 to 0x5F 295 * then the lower 5 bits indicate the actual DC21285 296 * interrupt bit that should be used. 297 */ 298 299 if (line >= 0x40 && line <= 0x5f) 300 intr = line & 0x1f; 301 else if (line >= 0x80 && line <= 0x8f) 302 intr = line; 303 else { 304 printf("footbridge_pci_intr_map: out of range interrupt" 305 "pin %d line %d (%#x)\n", pin, line, line); 306 *ihp = -1; 307 return(1); 308 } 309 break; 310 } 311 312 #ifdef PCI_DEBUG 313 printf("pin %d, line %d mapped to int %d\n", pin, line, intr); 314 #endif 315 316 *ihp = intr; 317 return(0); 318 } 319 320 const char * 321 footbridge_pci_intr_string(void *pcv, pci_intr_handle_t ih) 322 { 323 static char irqstr[7+2+3]; /* "isairq dd" + NULL + sanity */ 324 325 #ifdef PCI_DEBUG 326 printf("footbridge_pci_intr_string(pcv=%p, ih=0x%lx)\n", pcv, ih); 327 #endif 328 if (ih == 0) 329 panic("footbridge_pci_intr_string: bogus handle 0x%lx", ih); 330 331 #if NISA > 0 332 if (ih >= 0x80 && ih <= 0x8f) { 333 sprintf(irqstr, "isairq %ld", (ih & 0x0f)); 334 return(irqstr); 335 } 336 #endif 337 sprintf(irqstr, "irq %ld", ih); 338 return(irqstr); 339 } 340 341 void * 342 footbridge_pci_intr_establish(pcv, ih, level, func, arg) 343 void *pcv; 344 pci_intr_handle_t ih; 345 int level, (*func)(void *); 346 void *arg; 347 { 348 void *intr; 349 int length; 350 char *string; 351 352 #ifdef PCI_DEBUG 353 printf("footbridge_pci_intr_establish(pcv=%p, ih=0x%lx, level=%d, func=%p, arg=%p)\n", 354 pcv, ih, level, func, arg); 355 #endif 356 357 /* Copy the interrupt string to a private buffer */ 358 length = strlen(footbridge_pci_intr_string(pcv, ih)); 359 string = malloc(length + 1, M_DEVBUF, M_WAITOK); 360 strcpy(string, footbridge_pci_intr_string(pcv, ih)); 361 #if NISA > 0 362 /* 363 * XXX the IDE driver will attach the interrupts in compat mode and 364 * thus we need to fail this here. 365 * This assumes that the interrupts are 14 and 15 which they are for 366 * IDE compat mode. 367 * Really the firmware should make this clear in the interrupt reg. 368 */ 369 if (ih >= 0x80 && ih <= 0x8d) { 370 intr = isa_intr_establish(NULL, (ih & 0x0f), IST_EDGE, 371 level, func, arg); 372 } else 373 #endif 374 intr = footbridge_intr_claim(ih, level, string, func, arg); 375 376 return(intr); 377 } 378 379 void 380 footbridge_pci_intr_disestablish(void *pcv, void *cookie) 381 { 382 #ifdef PCI_DEBUG 383 printf("footbridge_pci_intr_disestablish(pcv=%p, cookie=0x%p)\n", 384 pcv, cookie); 385 #endif 386 /* XXXX Need to free the string */ 387 footbridge_intr_disestablish(cookie); 388 } 389