xref: /netbsd-src/sys/arch/arm/amlogic/meson8b_clkc.c (revision 6e54367a22fbc89a1139d033e95bec0c0cf0975b)
1*6e54367aSthorpej /* $NetBSD: meson8b_clkc.c,v 1.6 2021/01/27 03:10:18 thorpej Exp $ */
2912cfa14Sjmcneill 
3912cfa14Sjmcneill /*-
4912cfa14Sjmcneill  * Copyright (c) 2019 Jared McNeill <jmcneill@invisible.ca>
5912cfa14Sjmcneill  * All rights reserved.
6912cfa14Sjmcneill  *
7912cfa14Sjmcneill  * Redistribution and use in source and binary forms, with or without
8912cfa14Sjmcneill  * modification, are permitted provided that the following conditions
9912cfa14Sjmcneill  * are met:
10912cfa14Sjmcneill  * 1. Redistributions of source code must retain the above copyright
11912cfa14Sjmcneill  *    notice, this list of conditions and the following disclaimer.
12912cfa14Sjmcneill  * 2. Redistributions in binary form must reproduce the above copyright
13912cfa14Sjmcneill  *    notice, this list of conditions and the following disclaimer in the
14912cfa14Sjmcneill  *    documentation and/or other materials provided with the distribution.
15912cfa14Sjmcneill  *
16912cfa14Sjmcneill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
17912cfa14Sjmcneill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
18912cfa14Sjmcneill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
19912cfa14Sjmcneill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
20912cfa14Sjmcneill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
21912cfa14Sjmcneill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22912cfa14Sjmcneill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
23912cfa14Sjmcneill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
24912cfa14Sjmcneill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25912cfa14Sjmcneill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26912cfa14Sjmcneill  * SUCH DAMAGE.
27912cfa14Sjmcneill  */
28912cfa14Sjmcneill 
29912cfa14Sjmcneill #include <sys/cdefs.h>
30912cfa14Sjmcneill 
31*6e54367aSthorpej __KERNEL_RCSID(1, "$NetBSD: meson8b_clkc.c,v 1.6 2021/01/27 03:10:18 thorpej Exp $");
32912cfa14Sjmcneill 
33912cfa14Sjmcneill #include <sys/param.h>
34912cfa14Sjmcneill #include <sys/bus.h>
35912cfa14Sjmcneill #include <sys/device.h>
36912cfa14Sjmcneill #include <sys/systm.h>
37912cfa14Sjmcneill 
38912cfa14Sjmcneill #include <dev/fdt/fdtvar.h>
39912cfa14Sjmcneill 
40912cfa14Sjmcneill #include <arm/amlogic/meson_clk.h>
41912cfa14Sjmcneill #include <arm/amlogic/meson8b_clkc.h>
42912cfa14Sjmcneill 
43912cfa14Sjmcneill /*
44912cfa14Sjmcneill  * The DT for amlogic,meson8b-clkc defines two reg resources. The first
45912cfa14Sjmcneill  * is not used by this driver.
46912cfa14Sjmcneill  */
47912cfa14Sjmcneill #define	MESON8B_CLKC_REG_INDEX	1
48912cfa14Sjmcneill 
49912cfa14Sjmcneill #define	CBUS_REG(x)	((x) << 2)
50912cfa14Sjmcneill 
51912cfa14Sjmcneill #define	HHI_GCLK_MPEG0		CBUS_REG(0x50)
52912cfa14Sjmcneill #define	HHI_GCLK_MPEG1		CBUS_REG(0x51)
53912cfa14Sjmcneill #define	HHI_GCLK_MPEG2		CBUS_REG(0x52)
54912cfa14Sjmcneill #define	HHI_SYS_CPU_CLK_CNTL1	CBUS_REG(0x57)
55912cfa14Sjmcneill #define	HHI_MPEG_CLK_CNTL	CBUS_REG(0x5d)
56912cfa14Sjmcneill #define	HHI_SYS_CPU_CLK_CNTL0	CBUS_REG(0x67)
5769b0424aSjmcneill #define	 HHI_SYS_CPU_CLK_CNTL0_CLKSEL	__BIT(7)
5869b0424aSjmcneill #define	 HHI_SYS_CPU_CLK_CNTL0_SOUTSEL	__BITS(3,2)
5969b0424aSjmcneill #define	 HHI_SYS_CPU_CLK_CNTL0_PLLSEL	__BITS(1,0)
60912cfa14Sjmcneill #define	HHI_MPLL_CNTL		CBUS_REG(0xa0)
61912cfa14Sjmcneill #define	HHI_MPLL_CNTL2		CBUS_REG(0xa1)
62912cfa14Sjmcneill #define	HHI_MPLL_CNTL5		CBUS_REG(0xa4)
63912cfa14Sjmcneill #define	HHI_MPLL_CNTL6		CBUS_REG(0xa5)
64912cfa14Sjmcneill #define	HHI_MPLL_CNTL7		CBUS_REG(0xa6)
65912cfa14Sjmcneill #define	HHI_MPLL_CNTL8		CBUS_REG(0xa7)
66912cfa14Sjmcneill #define	HHI_MPLL_CNTL9		CBUS_REG(0xa8)
67912cfa14Sjmcneill #define	HHI_SYS_PLL_CNTL	CBUS_REG(0xc0)
6869b0424aSjmcneill #define	 HHI_SYS_PLL_CNTL_LOCK	__BIT(31)
6969b0424aSjmcneill #define	 HHI_SYS_PLL_CNTL_OD	__BITS(17,16)
7069b0424aSjmcneill #define	 HHI_SYS_PLL_CNTL_DIV	__BITS(14,9)
7169b0424aSjmcneill #define	 HHI_SYS_PLL_CNTL_MUL	__BITS(8,0)
72912cfa14Sjmcneill 
73912cfa14Sjmcneill static int meson8b_clkc_match(device_t, cfdata_t, void *);
74912cfa14Sjmcneill static void meson8b_clkc_attach(device_t, device_t, void *);
75912cfa14Sjmcneill 
76*6e54367aSthorpej static const struct device_compatible_entry compat_data[] = {
77*6e54367aSthorpej 	{ .compat = "amlogic,meson8-clkc" },
78*6e54367aSthorpej 	{ .compat = "amlogic,meson8b-clkc" },
79*6e54367aSthorpej 	DEVICE_COMPAT_EOL
80912cfa14Sjmcneill };
81912cfa14Sjmcneill 
82912cfa14Sjmcneill CFATTACH_DECL_NEW(meson8b_clkc, sizeof(struct meson_clk_softc),
83912cfa14Sjmcneill 	meson8b_clkc_match, meson8b_clkc_attach, NULL, NULL);
84912cfa14Sjmcneill 
85912cfa14Sjmcneill static struct meson_clk_reset meson8b_clkc_resets[] = {
86912cfa14Sjmcneill 	MESON_CLK_RESET(MESON8B_RESET_CPU0_SOFT_RESET, HHI_SYS_CPU_CLK_CNTL0, 24),
87912cfa14Sjmcneill 	MESON_CLK_RESET(MESON8B_RESET_CPU1_SOFT_RESET, HHI_SYS_CPU_CLK_CNTL0, 25),
88912cfa14Sjmcneill 	MESON_CLK_RESET(MESON8B_RESET_CPU2_SOFT_RESET, HHI_SYS_CPU_CLK_CNTL0, 26),
89912cfa14Sjmcneill 	MESON_CLK_RESET(MESON8B_RESET_CPU3_SOFT_RESET, HHI_SYS_CPU_CLK_CNTL0, 27),
90912cfa14Sjmcneill };
91912cfa14Sjmcneill 
92912cfa14Sjmcneill static const char *mpeg_sel_parents[] = { "xtal", NULL, "fclk_div7", "mpll_clkout1", "mpll_clkout2", "fclk_div4", "fclk_div3", "fclk_div5" };
93912cfa14Sjmcneill static const char *cpu_in_sel_parents[] = { "xtal", "sys_pll" };
94912cfa14Sjmcneill static const char *cpu_scale_out_sel_parents[] = { "cpu_in_sel", "cpu_in_div2", "cpu_in_div3", "cpu_scale_div" };
95912cfa14Sjmcneill static const char *cpu_clk_parents[] = { "xtal", "cpu_scale_out_sel" };
96912cfa14Sjmcneill static const char *periph_clk_sel_parents[] = { "cpu_clk_div2", "cpu_clk_div3", "cpu_clk_div4", "cpu_clk_div5", "cpu_clk_div6", "cpu_clk_div7", "cpu_clk_div8" };
97912cfa14Sjmcneill 
9869b0424aSjmcneill static int
meson8b_clkc_pll_sys_set_rate(struct meson_clk_softc * sc,struct meson_clk_clk * clk,u_int rate)9969b0424aSjmcneill meson8b_clkc_pll_sys_set_rate(struct meson_clk_softc *sc,
10069b0424aSjmcneill     struct meson_clk_clk *clk, u_int rate)
10169b0424aSjmcneill {
10269b0424aSjmcneill 	struct clk *clkp, *clkp_parent;
1037e38c880Sjmcneill 	int error;
10469b0424aSjmcneill 
10569b0424aSjmcneill 	KASSERT(clk->type == MESON_CLK_PLL);
10669b0424aSjmcneill 
10769b0424aSjmcneill 	clkp = &clk->base;
10869b0424aSjmcneill 	clkp_parent = clk_get_parent(clkp);
10969b0424aSjmcneill 	if (clkp_parent == NULL)
11069b0424aSjmcneill 		return ENXIO;
11169b0424aSjmcneill 
11269b0424aSjmcneill 	const u_int old_rate = clk_get_rate(clkp);
11369b0424aSjmcneill 	if (old_rate == rate)
11469b0424aSjmcneill 		return 0;
11569b0424aSjmcneill 
11669b0424aSjmcneill 	const u_int parent_rate = clk_get_rate(clkp_parent);
11769b0424aSjmcneill 	if (parent_rate == 0)
11869b0424aSjmcneill 		return EIO;
11969b0424aSjmcneill 
1207e38c880Sjmcneill 	CLK_LOCK(sc);
1217e38c880Sjmcneill 
12269b0424aSjmcneill 	uint32_t cntl0 = CLK_READ(sc, HHI_SYS_CPU_CLK_CNTL0);
12369b0424aSjmcneill 	uint32_t cntl = CLK_READ(sc, HHI_SYS_PLL_CNTL);
12469b0424aSjmcneill 
12569b0424aSjmcneill 	u_int new_mul = rate / parent_rate;
12669b0424aSjmcneill 	u_int new_div = 1;
12769b0424aSjmcneill 	u_int new_od = 0;
12869b0424aSjmcneill 
12969b0424aSjmcneill 	if (rate < 600 * 1000000) {
13069b0424aSjmcneill 		new_od = 2;
13169b0424aSjmcneill 		new_mul *= 4;
13269b0424aSjmcneill 	} else if (rate < 1200 * 1000000) {
13369b0424aSjmcneill 		new_od = 1;
13469b0424aSjmcneill 		new_mul *= 2;
13569b0424aSjmcneill 	}
13669b0424aSjmcneill 
1377e38c880Sjmcneill 	if ((cntl0 & HHI_SYS_CPU_CLK_CNTL0_CLKSEL) == 0) {
1387e38c880Sjmcneill 		error = EIO;
1397e38c880Sjmcneill 		goto done;
1407e38c880Sjmcneill 	}
1417e38c880Sjmcneill 	if (__SHIFTOUT(cntl0, HHI_SYS_CPU_CLK_CNTL0_PLLSEL) != 1) {
1427e38c880Sjmcneill 		error = EIO;
1437e38c880Sjmcneill 		goto done;
1447e38c880Sjmcneill 	}
1457e38c880Sjmcneill 	if (__SHIFTOUT(cntl0, HHI_SYS_CPU_CLK_CNTL0_SOUTSEL) != 0) {
1467e38c880Sjmcneill 		error = EIO;
1477e38c880Sjmcneill 		goto done;
1487e38c880Sjmcneill 	}
14969b0424aSjmcneill 
15069b0424aSjmcneill 	cntl &= ~HHI_SYS_PLL_CNTL_MUL;
15169b0424aSjmcneill 	cntl |= __SHIFTIN(new_mul, HHI_SYS_PLL_CNTL_MUL);
15269b0424aSjmcneill 	cntl &= ~HHI_SYS_PLL_CNTL_DIV;
15369b0424aSjmcneill 	cntl |= __SHIFTIN(new_div, HHI_SYS_PLL_CNTL_DIV);
15469b0424aSjmcneill 	cntl &= ~HHI_SYS_PLL_CNTL_OD;
15569b0424aSjmcneill 	cntl |= __SHIFTIN(new_od, HHI_SYS_PLL_CNTL_OD);
15669b0424aSjmcneill 
15769b0424aSjmcneill 	/* Switch CPU to XTAL clock */
15869b0424aSjmcneill 	cntl0 &= ~HHI_SYS_CPU_CLK_CNTL0_CLKSEL;
15969b0424aSjmcneill 	CLK_WRITE(sc, HHI_SYS_CPU_CLK_CNTL0, cntl0);
16069b0424aSjmcneill 
16169b0424aSjmcneill 	delay((100 * old_rate) / parent_rate);
16269b0424aSjmcneill 
16369b0424aSjmcneill 	/* Update multiplier */
16469b0424aSjmcneill 	do {
16569b0424aSjmcneill 		CLK_WRITE(sc, HHI_SYS_PLL_CNTL, cntl);
16669b0424aSjmcneill 
16769b0424aSjmcneill 		/* Switch CPU to sys pll */
16869b0424aSjmcneill 		cntl0 |= HHI_SYS_CPU_CLK_CNTL0_CLKSEL;
16969b0424aSjmcneill 		CLK_WRITE(sc, HHI_SYS_CPU_CLK_CNTL0, cntl0);
17069b0424aSjmcneill 	} while ((CLK_READ(sc, HHI_SYS_PLL_CNTL) & HHI_SYS_PLL_CNTL_LOCK) == 0);
17169b0424aSjmcneill 
1727e38c880Sjmcneill 	error = 0;
1737e38c880Sjmcneill 
1747e38c880Sjmcneill done:
1757e38c880Sjmcneill 	CLK_UNLOCK(sc);
1767e38c880Sjmcneill 
1777e38c880Sjmcneill 	return error;
17869b0424aSjmcneill }
17969b0424aSjmcneill 
180912cfa14Sjmcneill static struct meson_clk_clk meson8b_clkc_clks[] = {
181912cfa14Sjmcneill 
182912cfa14Sjmcneill 	MESON_CLK_FIXED(MESON8B_CLOCK_XTAL, "xtal", 24000000),
183912cfa14Sjmcneill 
18469b0424aSjmcneill 	MESON_CLK_PLL_RATE(MESON8B_CLOCK_PLL_SYS_DCO, "pll_sys_dco", "xtal",
185912cfa14Sjmcneill 	    MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BIT(30)),	/* enable */
186912cfa14Sjmcneill 	    MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BITS(8,0)),	/* m */
187912cfa14Sjmcneill 	    MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BITS(13,9)),	/* n */
188912cfa14Sjmcneill 	    MESON_CLK_PLL_REG_INVALID,				/* frac */
189912cfa14Sjmcneill 	    MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BIT(31)),	/* l */
190912cfa14Sjmcneill 	    MESON_CLK_PLL_REG(HHI_SYS_PLL_CNTL, __BIT(29)),	/* reset */
19169b0424aSjmcneill 	    meson8b_clkc_pll_sys_set_rate,
192912cfa14Sjmcneill 	    0),
193912cfa14Sjmcneill 
194912cfa14Sjmcneill 	MESON_CLK_DIV(MESON8B_CLOCK_PLL_SYS, "sys_pll", "pll_sys_dco",
195912cfa14Sjmcneill 	    HHI_SYS_PLL_CNTL,		/* reg */
196912cfa14Sjmcneill 	    __BITS(17,16),		/* div */
19769b0424aSjmcneill 	    MESON_CLK_DIV_POWER_OF_TWO | MESON_CLK_DIV_SET_RATE_PARENT),
198912cfa14Sjmcneill 
199912cfa14Sjmcneill 	MESON_CLK_MUX(MESON8B_CLOCK_CPU_IN_SEL, "cpu_in_sel", cpu_in_sel_parents,
200912cfa14Sjmcneill 	    HHI_SYS_CPU_CLK_CNTL0,	/* reg */
201912cfa14Sjmcneill 	    __BIT(0),			/* sel */
202912cfa14Sjmcneill 	    0),
203912cfa14Sjmcneill 
204912cfa14Sjmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_IN_DIV2, "cpu_in_div2", "cpu_in_sel", 2, 1),
205912cfa14Sjmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_IN_DIV3, "cpu_in_div3", "cpu_in_sel", 3, 1),
206912cfa14Sjmcneill 
207912cfa14Sjmcneill 	MESON_CLK_DIV(MESON8B_CLOCK_CPU_SCALE_DIV, "cpu_scale_div", "cpu_in_sel",
208912cfa14Sjmcneill 	    HHI_SYS_CPU_CLK_CNTL1,	/* reg */
209912cfa14Sjmcneill 	    __BITS(29,20),		/* div */
21069b0424aSjmcneill 	    MESON_CLK_DIV_CPU_SCALE_TABLE | MESON_CLK_DIV_SET_RATE_PARENT),
211912cfa14Sjmcneill 
212912cfa14Sjmcneill 	MESON_CLK_MUX(MESON8B_CLOCK_CPU_SCALE_OUT_SEL, "cpu_scale_out_sel", cpu_scale_out_sel_parents,
213912cfa14Sjmcneill 	    HHI_SYS_CPU_CLK_CNTL0,	/* reg */
214912cfa14Sjmcneill 	    __BITS(3,2),		/* sel */
215912cfa14Sjmcneill 	    0),
216912cfa14Sjmcneill 
217912cfa14Sjmcneill 	MESON_CLK_MUX(MESON8B_CLOCK_CPUCLK, "cpu_clk", cpu_clk_parents,
218912cfa14Sjmcneill 	    HHI_SYS_CPU_CLK_CNTL0,	/* reg */
219912cfa14Sjmcneill 	    __BIT(7),			/* sel */
220912cfa14Sjmcneill 	    0),
221912cfa14Sjmcneill 
222912cfa14Sjmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV2, "cpu_clk_div2", "cpu_clk", 2, 1),
223912cfa14Sjmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV3, "cpu_clk_div3", "cpu_clk", 3, 1),
224912cfa14Sjmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV4, "cpu_clk_div4", "cpu_clk", 4, 1),
225912cfa14Sjmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV5, "cpu_clk_div5", "cpu_clk", 5, 1),
226912cfa14Sjmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV6, "cpu_clk_div6", "cpu_clk", 6, 1),
227912cfa14Sjmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV7, "cpu_clk_div7", "cpu_clk", 7, 1),
228912cfa14Sjmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_CPU_CLK_DIV8, "cpu_clk_div8", "cpu_clk", 8, 1),
229912cfa14Sjmcneill 
230912cfa14Sjmcneill 	MESON_CLK_MUX(MESON8B_CLOCK_PERIPH_SEL, "periph_clk_sel", periph_clk_sel_parents,
231912cfa14Sjmcneill 	    HHI_SYS_CPU_CLK_CNTL1,	/* reg */
232912cfa14Sjmcneill 	    __BITS(8,6),		/* sel */
233912cfa14Sjmcneill 	    0),
234912cfa14Sjmcneill 	MESON_CLK_GATE_FLAGS(MESON8B_CLOCK_PERIPH, "periph_clk_dis", "periph_clk_sel",
235912cfa14Sjmcneill 	    HHI_SYS_CPU_CLK_CNTL1,	/* reg */
236912cfa14Sjmcneill 	    17,				/* bit */
237912cfa14Sjmcneill 	    MESON_CLK_GATE_SET_TO_DISABLE),
238912cfa14Sjmcneill 
239912cfa14Sjmcneill 	MESON_CLK_PLL(MESON8B_CLOCK_PLL_FIXED_DCO, "pll_fixed_dco", "xtal",
240912cfa14Sjmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BIT(30)),	/* enable */
241912cfa14Sjmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BITS(8,0)),	/* m */
242912cfa14Sjmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BITS(13,9)),	/* n */
243912cfa14Sjmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL2, __BITS(11,0)),	/* frac */
244912cfa14Sjmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BIT(31)),	/* l */
245912cfa14Sjmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BIT(29)),	/* reset */
246912cfa14Sjmcneill 	    0),
247912cfa14Sjmcneill 
248912cfa14Sjmcneill 	MESON_CLK_DIV(MESON8B_CLOCK_PLL_FIXED, "pll_fixed", "pll_fixed_dco",
249912cfa14Sjmcneill 	    HHI_MPLL_CNTL,	/* reg */
250912cfa14Sjmcneill 	    __BITS(17,16),	/* div */
251912cfa14Sjmcneill 	    MESON_CLK_DIV_POWER_OF_TWO),
252912cfa14Sjmcneill 
253912cfa14Sjmcneill 	MESON_CLK_DIV(MESON8B_CLOCK_MPLL_PREDIV, "mpll_prediv", "pll_fixed",
254912cfa14Sjmcneill 	    HHI_MPLL_CNTL5,	/* reg */
255912cfa14Sjmcneill 	    __BIT(12),		/* div */
256912cfa14Sjmcneill 	    0),
257912cfa14Sjmcneill 
258912cfa14Sjmcneill 	MESON_CLK_MPLL(MESON8B_CLOCK_MPLL0_DIV, "mpll0_div", "mpll_prediv",
259912cfa14Sjmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL7, __BITS(13,0)),	/* sdm */
260912cfa14Sjmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL7, __BIT(15)),	/* sdm_enable */
261912cfa14Sjmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL7, __BITS(24,16)),	/* n2 */
262912cfa14Sjmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL, __BIT(25)),	/* ssen */
263912cfa14Sjmcneill 	    0),
264912cfa14Sjmcneill 	MESON_CLK_MPLL(MESON8B_CLOCK_MPLL1_DIV, "mpll1_div", "mpll_prediv",
265912cfa14Sjmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL8, __BITS(13,0)),	/* sdm */
266912cfa14Sjmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL8, __BIT(15)),	/* sdm_enable */
267912cfa14Sjmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL8, __BITS(24,16)),	/* n2 */
268912cfa14Sjmcneill 	    MESON_CLK_PLL_REG_INVALID,				/* ssen */
269912cfa14Sjmcneill 	    0),
270912cfa14Sjmcneill 	MESON_CLK_MPLL(MESON8B_CLOCK_MPLL2_DIV, "mpll2_div", "mpll_prediv",
2718e368e5eSjmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL9, __BITS(13,0)),	/* sdm */
2728e368e5eSjmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL9, __BIT(15)),	/* sdm_enable */
2738e368e5eSjmcneill 	    MESON_CLK_PLL_REG(HHI_MPLL_CNTL9, __BITS(24,16)),	/* n2 */
274912cfa14Sjmcneill 	    MESON_CLK_PLL_REG_INVALID,				/* ssen */
275912cfa14Sjmcneill 	    0),
276912cfa14Sjmcneill 
277912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_MPLL0, "mpll0", "mpll0_div", HHI_MPLL_CNTL7, 14),
278912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_MPLL1, "mpll1", "mpll1_div", HHI_MPLL_CNTL8, 14),
279912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_MPLL2, "mpll2", "mpll2_div", HHI_MPLL_CNTL9, 14),
280912cfa14Sjmcneill 
281912cfa14Sjmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_FCLK_DIV2_DIV, "fclk_div2_div", "pll_fixed", 2, 1),
282912cfa14Sjmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_FCLK_DIV3_DIV, "fclk_div3_div", "pll_fixed", 3, 1),
283912cfa14Sjmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_FCLK_DIV4_DIV, "fclk_div4_div", "pll_fixed", 4, 1),
284912cfa14Sjmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_FCLK_DIV5_DIV, "fclk_div5_div", "pll_fixed", 5, 1),
285912cfa14Sjmcneill 	MESON_CLK_FIXED_FACTOR(MESON8B_CLOCK_FCLK_DIV7_DIV, "fclk_div7_div", "pll_fixed", 7, 1),
286912cfa14Sjmcneill 
287912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_FCLK_DIV2, "fclk_div2", "fclk_div2_div", HHI_MPLL_CNTL6, 27),
288912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_FCLK_DIV3, "fclk_div3", "fclk_div3_div", HHI_MPLL_CNTL6, 28),
289912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_FCLK_DIV4, "fclk_div4", "fclk_div4_div", HHI_MPLL_CNTL6, 29),
290912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_FCLK_DIV5, "fclk_div5", "fclk_div5_div", HHI_MPLL_CNTL6, 30),
291912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_FCLK_DIV7, "fclk_div7", "fclk_div7_div", HHI_MPLL_CNTL6, 31),
292912cfa14Sjmcneill 
293912cfa14Sjmcneill 	MESON_CLK_MUX(MESON8B_CLOCK_MPEG_SEL, "mpeg_sel", mpeg_sel_parents,
294912cfa14Sjmcneill 	    HHI_MPEG_CLK_CNTL,	/* reg */
295912cfa14Sjmcneill 	    __BITS(14,12),	/* sel */
296912cfa14Sjmcneill 	    0),
297912cfa14Sjmcneill 
298912cfa14Sjmcneill 	MESON_CLK_DIV(MESON8B_CLOCK_MPEG_DIV, "mpeg_div", "mpeg_sel",
299912cfa14Sjmcneill 	    HHI_MPEG_CLK_CNTL,	/* reg */
300912cfa14Sjmcneill 	    __BITS(6,0),	/* div */
301912cfa14Sjmcneill 	    0),
302912cfa14Sjmcneill 
303912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_CLK81, "clk81", "mpeg_div", HHI_MPEG_CLK_CNTL, 7),
304912cfa14Sjmcneill 
305912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_I2C, "i2c", "clk81", HHI_GCLK_MPEG0, 9),
306912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_SAR_ADC, "sar_adc", "clk81", HHI_GCLK_MPEG0, 10),
307912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_RNG0, "rng0", "clk81", HHI_GCLK_MPEG0, 12),
308912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_UART0, "uart0", "clk81", HHI_GCLK_MPEG0, 13),
309912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_SDHC, "sdhc", "clk81", HHI_GCLK_MPEG0, 14),
310912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_SDIO, "sdio", "clk81", HHI_GCLK_MPEG0, 17),
311912cfa14Sjmcneill 
312912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_ETH, "eth", "clk81", HHI_GCLK_MPEG1, 3),
313912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_UART1, "uart1", "clk81", HHI_GCLK_MPEG1, 16),
314912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_USB0, "usb0", "clk81", HHI_GCLK_MPEG1, 21),
315912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_USB1, "usb1", "clk81", HHI_GCLK_MPEG1, 22),
316912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_USB, "usb", "clk81", HHI_GCLK_MPEG1, 26),
317912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_EFUSE, "efuse", "clk81", HHI_GCLK_MPEG1, 30),
318912cfa14Sjmcneill 
319912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_USB1_DDR_BRIDGE, "usb1_ddr_bridge", "clk81", HHI_GCLK_MPEG2, 8),
320912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_USB0_DDR_BRIDGE, "usb0_ddr_bridge", "clk81", HHI_GCLK_MPEG2, 9),
321912cfa14Sjmcneill 	MESON_CLK_GATE(MESON8B_CLOCK_UART2, "uart2", "clk81", HHI_GCLK_MPEG2, 15),
322912cfa14Sjmcneill };
323912cfa14Sjmcneill 
324912cfa14Sjmcneill static int
meson8b_clkc_match(device_t parent,cfdata_t cf,void * aux)325912cfa14Sjmcneill meson8b_clkc_match(device_t parent, cfdata_t cf, void *aux)
326912cfa14Sjmcneill {
327912cfa14Sjmcneill 	struct fdt_attach_args * const faa = aux;
328912cfa14Sjmcneill 
329*6e54367aSthorpej 	return of_compatible_match(faa->faa_phandle, compat_data);
330912cfa14Sjmcneill }
331912cfa14Sjmcneill 
332912cfa14Sjmcneill static void
meson8b_clkc_attach(device_t parent,device_t self,void * aux)333912cfa14Sjmcneill meson8b_clkc_attach(device_t parent, device_t self, void *aux)
334912cfa14Sjmcneill {
335912cfa14Sjmcneill 	struct meson_clk_softc * const sc = device_private(self);
336912cfa14Sjmcneill 	struct fdt_attach_args * const faa = aux;
337912cfa14Sjmcneill 
338912cfa14Sjmcneill 	sc->sc_dev = self;
339912cfa14Sjmcneill 	sc->sc_phandle = faa->faa_phandle;
3408609a762Sskrll 	sc->sc_syscon = fdtbus_syscon_lookup(OF_parent(sc->sc_phandle));
3418609a762Sskrll 	if (sc->sc_syscon == NULL) {
3428609a762Sskrll 		aprint_error(": couldn't get syscon registers\n");
3437e38c880Sjmcneill 		return;
3447e38c880Sjmcneill 	}
345912cfa14Sjmcneill 
346912cfa14Sjmcneill 	sc->sc_resets = meson8b_clkc_resets;
347912cfa14Sjmcneill 	sc->sc_nresets = __arraycount(meson8b_clkc_resets);
348912cfa14Sjmcneill 
349912cfa14Sjmcneill 	sc->sc_clks = meson8b_clkc_clks;
350912cfa14Sjmcneill 	sc->sc_nclks = __arraycount(meson8b_clkc_clks);
351912cfa14Sjmcneill 
3527e38c880Sjmcneill 	meson_clk_attach(sc);
353912cfa14Sjmcneill 
354912cfa14Sjmcneill 	aprint_naive("\n");
355912cfa14Sjmcneill 	aprint_normal(": Meson8b clock controller\n");
356912cfa14Sjmcneill 
357912cfa14Sjmcneill 	meson_clk_print(sc);
358912cfa14Sjmcneill }
359