1*5158b98cSjmcneill /* $NetBSD: acpi_pci_layerscape_gen4.c,v 1.5 2022/10/15 11:07:38 jmcneill Exp $ */
21583ac80Sjmcneill
31583ac80Sjmcneill /*-
41583ac80Sjmcneill * Copyright (c) 2020 The NetBSD Foundation, Inc.
51583ac80Sjmcneill * All rights reserved.
61583ac80Sjmcneill *
71583ac80Sjmcneill * This code is derived from software contributed to The NetBSD Foundation
81583ac80Sjmcneill * by Jared McNeill <jmcneill@invisible.ca>.
91583ac80Sjmcneill *
101583ac80Sjmcneill * Redistribution and use in source and binary forms, with or without
111583ac80Sjmcneill * modification, are permitted provided that the following conditions
121583ac80Sjmcneill * are met:
131583ac80Sjmcneill * 1. Redistributions of source code must retain the above copyright
141583ac80Sjmcneill * notice, this list of conditions and the following disclaimer.
151583ac80Sjmcneill * 2. Redistributions in binary form must reproduce the above copyright
161583ac80Sjmcneill * notice, this list of conditions and the following disclaimer in the
171583ac80Sjmcneill * documentation and/or other materials provided with the distribution.
181583ac80Sjmcneill *
191583ac80Sjmcneill * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
201583ac80Sjmcneill * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
211583ac80Sjmcneill * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
221583ac80Sjmcneill * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
231583ac80Sjmcneill * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
241583ac80Sjmcneill * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
251583ac80Sjmcneill * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
261583ac80Sjmcneill * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
271583ac80Sjmcneill * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
281583ac80Sjmcneill * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
291583ac80Sjmcneill * POSSIBILITY OF SUCH DAMAGE.
301583ac80Sjmcneill */
311583ac80Sjmcneill
321583ac80Sjmcneill /*
331583ac80Sjmcneill * NXP Layerscape PCIe Gen4 controller (not ECAM compliant)
341583ac80Sjmcneill */
351583ac80Sjmcneill
361583ac80Sjmcneill #include <sys/cdefs.h>
37*5158b98cSjmcneill __KERNEL_RCSID(0, "$NetBSD: acpi_pci_layerscape_gen4.c,v 1.5 2022/10/15 11:07:38 jmcneill Exp $");
381583ac80Sjmcneill
391583ac80Sjmcneill #include <sys/param.h>
401583ac80Sjmcneill #include <sys/bus.h>
411583ac80Sjmcneill #include <sys/device.h>
421583ac80Sjmcneill #include <sys/intr.h>
431583ac80Sjmcneill #include <sys/systm.h>
441583ac80Sjmcneill #include <sys/kernel.h>
451583ac80Sjmcneill #include <sys/kmem.h>
461583ac80Sjmcneill #include <sys/mutex.h>
47cf660908Sad #include <sys/cpu.h>
481583ac80Sjmcneill
491583ac80Sjmcneill #include <dev/pci/pcireg.h>
501583ac80Sjmcneill #include <dev/pci/pcivar.h>
511583ac80Sjmcneill #include <dev/pci/pciconf.h>
521583ac80Sjmcneill
531583ac80Sjmcneill #include <dev/acpi/acpivar.h>
541583ac80Sjmcneill #include <dev/acpi/acpi_pci.h>
551583ac80Sjmcneill #include <dev/acpi/acpi_mcfg.h>
561583ac80Sjmcneill
571583ac80Sjmcneill #include <arm/acpi/acpi_pci_machdep.h>
581583ac80Sjmcneill
591583ac80Sjmcneill #define PAB_CTRL 0x808
601583ac80Sjmcneill #define PAB_CTRL_PAGE_SEL __BITS(18,13)
611583ac80Sjmcneill #define PAB_AXI_AMAP_PEX_WIN_L(x) (0xba8 + 0x10 * (x))
621583ac80Sjmcneill #define PAB_AXI_AMAP_PEX_WIN_H(x) (0xbac + 0x10 * (x))
631583ac80Sjmcneill #define INDIRECT_ADDR_BOUNDARY 0xc00
641583ac80Sjmcneill
651583ac80Sjmcneill #define LUT_BASE 0x80000
661583ac80Sjmcneill #define LUT_GCR 0x28
671583ac80Sjmcneill #define LUT_GCR_RRE __BIT(0)
681583ac80Sjmcneill
691583ac80Sjmcneill #define REG_TO_PAGE_INDEX(reg) (((reg) >> 10) & 0x3ff)
701583ac80Sjmcneill #define REG_TO_PAGE_ADDR(reg) (((reg) & 0x3ff) | INDIRECT_ADDR_BOUNDARY)
711583ac80Sjmcneill
721583ac80Sjmcneill #define PAB_TARGET_BUS(b) ((b) << 24)
731583ac80Sjmcneill #define PAB_TARGET_DEV(d) ((d) << 19)
741583ac80Sjmcneill #define PAB_TARGET_FUNC(f) ((f) << 16)
751583ac80Sjmcneill
761583ac80Sjmcneill struct acpi_pci_layerscape_gen4 {
771583ac80Sjmcneill bus_space_tag_t bst;
781583ac80Sjmcneill bus_space_handle_t bsh;
798b758d6eSjmcneill bus_space_handle_t win_bsh;
801583ac80Sjmcneill uint8_t rev;
811583ac80Sjmcneill kmutex_t lock;
821583ac80Sjmcneill };
831583ac80Sjmcneill
841583ac80Sjmcneill static void
acpi_pci_layerscape_gen4_ccsr_setpage(struct acpi_pci_layerscape_gen4 * pcie,u_int page_index)851583ac80Sjmcneill acpi_pci_layerscape_gen4_ccsr_setpage(struct acpi_pci_layerscape_gen4 *pcie, u_int page_index)
861583ac80Sjmcneill {
871583ac80Sjmcneill uint32_t val;
881583ac80Sjmcneill
891583ac80Sjmcneill val = bus_space_read_4(pcie->bst, pcie->bsh, PAB_CTRL);
901583ac80Sjmcneill val &= ~PAB_CTRL_PAGE_SEL;
911583ac80Sjmcneill val |= __SHIFTIN(page_index, PAB_CTRL_PAGE_SEL);
921583ac80Sjmcneill bus_space_write_4(pcie->bst, pcie->bsh, PAB_CTRL, val);
931583ac80Sjmcneill }
941583ac80Sjmcneill
951583ac80Sjmcneill static uint32_t
acpi_pci_layerscape_gen4_ccsr_read4(struct acpi_pci_layerscape_gen4 * pcie,bus_size_t reg)961583ac80Sjmcneill acpi_pci_layerscape_gen4_ccsr_read4(struct acpi_pci_layerscape_gen4 *pcie, bus_size_t reg)
971583ac80Sjmcneill {
981583ac80Sjmcneill const bool indirect = reg >= INDIRECT_ADDR_BOUNDARY;
991583ac80Sjmcneill const u_int page_index = indirect ? REG_TO_PAGE_INDEX(reg) : 0;
1001583ac80Sjmcneill const bus_size_t page_addr = indirect ? REG_TO_PAGE_ADDR(reg) : reg;
1011583ac80Sjmcneill
1021583ac80Sjmcneill acpi_pci_layerscape_gen4_ccsr_setpage(pcie, page_index);
1031583ac80Sjmcneill return bus_space_read_4(pcie->bst, pcie->bsh, page_addr);
1041583ac80Sjmcneill }
1051583ac80Sjmcneill
1061583ac80Sjmcneill static void
acpi_pci_layerscape_gen4_ccsr_write4(struct acpi_pci_layerscape_gen4 * pcie,bus_size_t reg,pcireg_t data)1071583ac80Sjmcneill acpi_pci_layerscape_gen4_ccsr_write4(struct acpi_pci_layerscape_gen4 *pcie,
1081583ac80Sjmcneill bus_size_t reg, pcireg_t data)
1091583ac80Sjmcneill {
1101583ac80Sjmcneill const bool indirect = reg >= INDIRECT_ADDR_BOUNDARY;
1111583ac80Sjmcneill const u_int page_index = indirect ? REG_TO_PAGE_INDEX(reg) : 0;
1121583ac80Sjmcneill const bus_size_t page_addr = indirect ? REG_TO_PAGE_ADDR(reg) : reg;
1131583ac80Sjmcneill
1141583ac80Sjmcneill acpi_pci_layerscape_gen4_ccsr_setpage(pcie, page_index);
1151583ac80Sjmcneill bus_space_write_4(pcie->bst, pcie->bsh, page_addr, data);
1161583ac80Sjmcneill }
1171583ac80Sjmcneill
1181583ac80Sjmcneill static void
acpi_pci_layerscape_gen4_select_target(struct acpi_pci_layerscape_gen4 * pcie,pci_chipset_tag_t pc,pcitag_t tag)1191583ac80Sjmcneill acpi_pci_layerscape_gen4_select_target(struct acpi_pci_layerscape_gen4 *pcie,
1201583ac80Sjmcneill pci_chipset_tag_t pc, pcitag_t tag)
1211583ac80Sjmcneill {
1221583ac80Sjmcneill int b, d, f;
1231583ac80Sjmcneill
1241583ac80Sjmcneill pci_decompose_tag(pc, tag, &b, &d, &f);
1251583ac80Sjmcneill
1268b758d6eSjmcneill const uint32_t target = PAB_TARGET_BUS(b) |
1271583ac80Sjmcneill PAB_TARGET_DEV(d) | PAB_TARGET_FUNC(f);
1281583ac80Sjmcneill
1291583ac80Sjmcneill acpi_pci_layerscape_gen4_ccsr_write4(pcie, PAB_AXI_AMAP_PEX_WIN_L(0), target);
1301583ac80Sjmcneill acpi_pci_layerscape_gen4_ccsr_write4(pcie, PAB_AXI_AMAP_PEX_WIN_H(0), 0);
1311583ac80Sjmcneill }
1321583ac80Sjmcneill
1331583ac80Sjmcneill static bool
acpi_pci_layerscape_gen4_is_tag_okay(pci_chipset_tag_t pc,pcitag_t tag,int reg)1348b758d6eSjmcneill acpi_pci_layerscape_gen4_is_tag_okay(pci_chipset_tag_t pc, pcitag_t tag, int reg)
1351583ac80Sjmcneill {
1361583ac80Sjmcneill struct acpi_pci_context *ap = pc->pc_conf_v;
1371583ac80Sjmcneill int b, d, f;
1381583ac80Sjmcneill
1391583ac80Sjmcneill pci_decompose_tag(pc, tag, &b, &d, &f);
1401583ac80Sjmcneill
1411583ac80Sjmcneill if (b <= ap->ap_bus + 1 && d > 0)
1421583ac80Sjmcneill return false;
1431583ac80Sjmcneill
1448b758d6eSjmcneill if (b != ap->ap_bus)
1458b758d6eSjmcneill return acpimcfg_conf_valid(pc, tag, reg);
1468b758d6eSjmcneill
1471583ac80Sjmcneill return true;
1481583ac80Sjmcneill }
1491583ac80Sjmcneill
1501583ac80Sjmcneill static int
acpi_pci_layerscape_gen4_conf_read(pci_chipset_tag_t pc,pcitag_t tag,int reg,pcireg_t * data)1511583ac80Sjmcneill acpi_pci_layerscape_gen4_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t *data)
1521583ac80Sjmcneill {
1531583ac80Sjmcneill struct acpi_pci_context *ap = pc->pc_conf_v;
1541583ac80Sjmcneill struct acpi_pci_layerscape_gen4 *pcie = ap->ap_conf_priv;
1551583ac80Sjmcneill int b, d, f;
1561583ac80Sjmcneill
1571583ac80Sjmcneill pci_decompose_tag(pc, tag, &b, &d, &f);
1581583ac80Sjmcneill
1598b758d6eSjmcneill if (!acpi_pci_layerscape_gen4_is_tag_okay(pc, tag, reg)) {
1601583ac80Sjmcneill *data = -1;
1611583ac80Sjmcneill return EINVAL;
1621583ac80Sjmcneill }
1631583ac80Sjmcneill
1641583ac80Sjmcneill mutex_enter(&pcie->lock);
1651583ac80Sjmcneill
1661583ac80Sjmcneill if (pcie->rev == 0x10 && reg == PCI_ID_REG)
1671583ac80Sjmcneill bus_space_write_4(pcie->bst, pcie->bsh, LUT_BASE + LUT_GCR, 0);
1681583ac80Sjmcneill
1691583ac80Sjmcneill if (b == ap->ap_bus) {
1701583ac80Sjmcneill *data = acpi_pci_layerscape_gen4_ccsr_read4(pcie, reg);
1711583ac80Sjmcneill } else {
1721583ac80Sjmcneill acpi_pci_layerscape_gen4_select_target(pcie, pc, tag);
1738b758d6eSjmcneill *data = bus_space_read_4(pcie->bst, pcie->win_bsh, reg);
1741583ac80Sjmcneill }
1751583ac80Sjmcneill
1761583ac80Sjmcneill if (pcie->rev == 0x10 && reg == PCI_ID_REG)
1771583ac80Sjmcneill bus_space_write_4(pcie->bst, pcie->bsh, LUT_BASE + LUT_GCR, LUT_GCR_RRE);
1781583ac80Sjmcneill
1791583ac80Sjmcneill mutex_exit(&pcie->lock);
1801583ac80Sjmcneill
1818b758d6eSjmcneill return 0;
1821583ac80Sjmcneill }
1831583ac80Sjmcneill
1841583ac80Sjmcneill static int
acpi_pci_layerscape_gen4_conf_write(pci_chipset_tag_t pc,pcitag_t tag,int reg,pcireg_t data)1851583ac80Sjmcneill acpi_pci_layerscape_gen4_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data)
1861583ac80Sjmcneill {
1871583ac80Sjmcneill struct acpi_pci_context *ap = pc->pc_conf_v;
1881583ac80Sjmcneill struct acpi_pci_layerscape_gen4 *pcie = ap->ap_conf_priv;
1891583ac80Sjmcneill int b, d, f;
1901583ac80Sjmcneill
1911583ac80Sjmcneill pci_decompose_tag(pc, tag, &b, &d, &f);
1921583ac80Sjmcneill
1938b758d6eSjmcneill if (!acpi_pci_layerscape_gen4_is_tag_okay(pc, tag, reg))
1941583ac80Sjmcneill return EINVAL;
1951583ac80Sjmcneill
1961583ac80Sjmcneill mutex_enter(&pcie->lock);
1971583ac80Sjmcneill
1981583ac80Sjmcneill if (b == ap->ap_bus) {
1991583ac80Sjmcneill acpi_pci_layerscape_gen4_ccsr_write4(pcie, reg, data);
2001583ac80Sjmcneill } else {
2011583ac80Sjmcneill acpi_pci_layerscape_gen4_select_target(pcie, pc, tag);
2028b758d6eSjmcneill bus_space_write_4(pcie->bst, pcie->win_bsh, reg, data);
2031583ac80Sjmcneill }
2041583ac80Sjmcneill
2051583ac80Sjmcneill mutex_exit(&pcie->lock);
2061583ac80Sjmcneill
2078b758d6eSjmcneill return 0;
2088b758d6eSjmcneill }
2098b758d6eSjmcneill
2108b758d6eSjmcneill static UINT64
acpi_pci_layerscape_win_base(ACPI_INTEGER seg)2118b758d6eSjmcneill acpi_pci_layerscape_win_base(ACPI_INTEGER seg)
2128b758d6eSjmcneill {
2138b758d6eSjmcneill ACPI_TABLE_MCFG *mcfg;
2148b758d6eSjmcneill ACPI_MCFG_ALLOCATION *ama;
2158b758d6eSjmcneill ACPI_STATUS rv;
2168b758d6eSjmcneill uint32_t off;
2178b758d6eSjmcneill int i;
2188b758d6eSjmcneill
2198b758d6eSjmcneill rv = AcpiGetTable(ACPI_SIG_MCFG, 0, (ACPI_TABLE_HEADER **)&mcfg);
2208b758d6eSjmcneill if (ACPI_FAILURE(rv))
2218b758d6eSjmcneill return 0;
2228b758d6eSjmcneill
2238b758d6eSjmcneill off = sizeof(ACPI_TABLE_MCFG);
2248b758d6eSjmcneill ama = ACPI_ADD_PTR(ACPI_MCFG_ALLOCATION, mcfg, off);
2258b758d6eSjmcneill for (i = 0; off + sizeof(ACPI_MCFG_ALLOCATION) <= mcfg->Header.Length; i++) {
2268b758d6eSjmcneill if (ama->PciSegment == seg)
2278b758d6eSjmcneill return ama->Address;
2288b758d6eSjmcneill off += sizeof(ACPI_MCFG_ALLOCATION);
2298b758d6eSjmcneill ama = ACPI_ADD_PTR(ACPI_MCFG_ALLOCATION, mcfg, off);
2308b758d6eSjmcneill }
2318b758d6eSjmcneill
2328b758d6eSjmcneill return 0; /* not found */
2331583ac80Sjmcneill }
2341583ac80Sjmcneill
2351583ac80Sjmcneill static ACPI_STATUS
acpi_pci_layerscape_gen4_map(ACPI_HANDLE handle,UINT32 level,void * ctx,void ** retval)2361583ac80Sjmcneill acpi_pci_layerscape_gen4_map(ACPI_HANDLE handle, UINT32 level, void *ctx, void **retval)
2371583ac80Sjmcneill {
2381583ac80Sjmcneill struct acpi_pci_context *ap = ctx;
2391583ac80Sjmcneill struct acpi_resources res;
2401583ac80Sjmcneill struct acpi_mem *mem;
2411583ac80Sjmcneill struct acpi_pci_layerscape_gen4 *pcie;
2421583ac80Sjmcneill bus_space_handle_t bsh;
2431583ac80Sjmcneill ACPI_HANDLE parent;
2441583ac80Sjmcneill ACPI_INTEGER seg;
2451583ac80Sjmcneill ACPI_STATUS rv;
2468b758d6eSjmcneill UINT64 win_base;
2471583ac80Sjmcneill int error;
2481583ac80Sjmcneill
2491583ac80Sjmcneill rv = AcpiGetParent(handle, &parent);
2501583ac80Sjmcneill if (ACPI_FAILURE(rv))
2511583ac80Sjmcneill return rv;
2521583ac80Sjmcneill rv = acpi_eval_integer(parent, "_SEG", &seg);
2531583ac80Sjmcneill if (ACPI_FAILURE(rv))
2541583ac80Sjmcneill seg = 0;
2551583ac80Sjmcneill if (ap->ap_seg != seg)
2561583ac80Sjmcneill return AE_OK;
2571583ac80Sjmcneill
2581583ac80Sjmcneill rv = acpi_resource_parse(ap->ap_dev, handle, "_CRS", &res, &acpi_resource_parse_ops_quiet);
2591583ac80Sjmcneill if (ACPI_FAILURE(rv))
2601583ac80Sjmcneill return rv;
2611583ac80Sjmcneill
2621583ac80Sjmcneill mem = acpi_res_mem(&res, 0);
2631583ac80Sjmcneill if (mem == NULL) {
2641583ac80Sjmcneill acpi_resource_cleanup(&res);
2651583ac80Sjmcneill return AE_NOT_FOUND;
2661583ac80Sjmcneill }
2671583ac80Sjmcneill
2688b758d6eSjmcneill win_base = acpi_pci_layerscape_win_base(seg);
2698b758d6eSjmcneill if (win_base == 0) {
2708b758d6eSjmcneill aprint_error_dev(ap->ap_dev, "couldn't find MCFG entry for segment %ld\n", seg);
2718b758d6eSjmcneill return AE_NOT_FOUND;
2728b758d6eSjmcneill }
2738b758d6eSjmcneill
2741583ac80Sjmcneill error = bus_space_map(ap->ap_bst, mem->ar_base, mem->ar_length,
275*5158b98cSjmcneill BUS_SPACE_MAP_NONPOSTED, &bsh);
2761583ac80Sjmcneill if (error != 0)
2771583ac80Sjmcneill return AE_NO_MEMORY;
2781583ac80Sjmcneill
2791583ac80Sjmcneill pcie = kmem_alloc(sizeof(*pcie), KM_SLEEP);
2801583ac80Sjmcneill pcie->bst = ap->ap_bst;
2811583ac80Sjmcneill pcie->bsh = bsh;
2821583ac80Sjmcneill mutex_init(&pcie->lock, MUTEX_DEFAULT, IPL_HIGH);
2831583ac80Sjmcneill
2848b758d6eSjmcneill error = bus_space_map(ap->ap_bst, win_base, PCI_EXTCONF_SIZE,
285*5158b98cSjmcneill BUS_SPACE_MAP_NONPOSTED, &pcie->win_bsh);
2868b758d6eSjmcneill if (error != 0)
2878b758d6eSjmcneill return AE_NO_MEMORY;
2888b758d6eSjmcneill
2891583ac80Sjmcneill const pcireg_t cr = bus_space_read_4(pcie->bst, pcie->bsh, PCI_CLASS_REG);
2901583ac80Sjmcneill pcie->rev = PCI_REVISION(cr);
2911583ac80Sjmcneill
2921583ac80Sjmcneill ap->ap_conf_read = acpi_pci_layerscape_gen4_conf_read;
2931583ac80Sjmcneill ap->ap_conf_write = acpi_pci_layerscape_gen4_conf_write;
2941583ac80Sjmcneill ap->ap_conf_priv = pcie;
2951583ac80Sjmcneill
2961583ac80Sjmcneill aprint_verbose_dev(ap->ap_dev,
2971583ac80Sjmcneill "PCIe segment %lu: Layerscape Gen4 rev. %#x found at %#lx-%#lx\n",
2981583ac80Sjmcneill seg, pcie->rev, mem->ar_base, mem->ar_base + mem->ar_length - 1);
2991583ac80Sjmcneill
3001583ac80Sjmcneill return AE_CTRL_TERMINATE;
3011583ac80Sjmcneill }
3021583ac80Sjmcneill
3031583ac80Sjmcneill void
acpi_pci_layerscape_gen4_init(struct acpi_pci_context * ap)3041583ac80Sjmcneill acpi_pci_layerscape_gen4_init(struct acpi_pci_context *ap)
3051583ac80Sjmcneill {
3061583ac80Sjmcneill ACPI_STATUS rv;
3071583ac80Sjmcneill
3081583ac80Sjmcneill rv = AcpiGetDevices(__UNCONST("NXP0016"), acpi_pci_layerscape_gen4_map, ap, NULL);
3091583ac80Sjmcneill if (ACPI_FAILURE(rv))
3101583ac80Sjmcneill return;
3111583ac80Sjmcneill }
312