1 /* $NetBSD: necpb.c,v 1.33 2010/11/02 16:03:47 tsutsui Exp $ */ 2 3 /*- 4 * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc. 5 * All rights reserved. 6 * 7 * This code is derived from software contributed to The NetBSD Foundation 8 * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility, 9 * NASA Ames Research Center. 10 * 11 * Redistribution and use in source and binary forms, with or without 12 * modification, are permitted provided that the following conditions 13 * are met: 14 * 1. Redistributions of source code must retain the above copyright 15 * notice, this list of conditions and the following disclaimer. 16 * 2. Redistributions in binary form must reproduce the above copyright 17 * notice, this list of conditions and the following disclaimer in the 18 * documentation and/or other materials provided with the distribution. 19 * 20 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 21 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 22 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 23 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 24 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 30 * POSSIBILITY OF SUCH DAMAGE. 31 */ 32 33 /* 34 * Copyright (c) 1996 Christopher G. Demetriou. All rights reserved. 35 * Copyright (c) 1994 Charles M. Hannum. All rights reserved. 36 * 37 * Redistribution and use in source and binary forms, with or without 38 * modification, are permitted provided that the following conditions 39 * are met: 40 * 1. Redistributions of source code must retain the above copyright 41 * notice, this list of conditions and the following disclaimer. 42 * 2. Redistributions in binary form must reproduce the above copyright 43 * notice, this list of conditions and the following disclaimer in the 44 * documentation and/or other materials provided with the distribution. 45 * 3. All advertising materials mentioning features or use of this software 46 * must display the following acknowledgement: 47 * This product includes software developed by Charles M. Hannum. 48 * 4. The name of the author may not be used to endorse or promote products 49 * derived from this software without specific prior written permission. 50 * 51 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 52 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 53 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 54 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 55 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 56 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 60 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 61 */ 62 63 #include <sys/cdefs.h> 64 __KERNEL_RCSID(0, "$NetBSD: necpb.c,v 1.33 2010/11/02 16:03:47 tsutsui Exp $"); 65 66 #include "opt_pci.h" 67 68 #include <sys/types.h> 69 #include <sys/param.h> 70 #include <sys/time.h> 71 #include <sys/systm.h> 72 #include <sys/errno.h> 73 #include <sys/device.h> 74 #include <sys/malloc.h> 75 #include <sys/extent.h> 76 77 #include <uvm/uvm_extern.h> 78 79 #define _ARC_BUS_DMA_PRIVATE 80 #include <machine/bus.h> 81 82 #include <machine/pio.h> 83 84 #include <machine/autoconf.h> 85 #include <machine/cpu.h> 86 #include <machine/platform.h> 87 88 #include <mips/cache.h> 89 90 #include <dev/pci/pcivar.h> 91 #include <dev/pci/pcireg.h> 92 #include <dev/pci/pcidevs.h> 93 #ifdef PCI_NETBSD_CONFIGURE 94 #include <dev/pci/pciconf.h> 95 #endif 96 97 #include <arc/jazz/rd94.h> 98 #include <arc/pci/necpbvar.h> 99 100 #include "ioconf.h" 101 102 static int necpbmatch(struct device *, struct cfdata *, void *); 103 static void necpbattach(struct device *, struct device *, void *); 104 105 static void necpb_attach_hook(struct device *, struct device *, 106 struct pcibus_attach_args *); 107 static int necpb_bus_maxdevs(pci_chipset_tag_t, int); 108 static pcitag_t necpb_make_tag(pci_chipset_tag_t, int, int, int); 109 static void necpb_decompose_tag(pci_chipset_tag_t, pcitag_t, int *, 110 int *, int *); 111 static pcireg_t necpb_conf_read(pci_chipset_tag_t, pcitag_t, int); 112 static void necpb_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t); 113 static int necpb_intr_map(struct pci_attach_args *, pci_intr_handle_t *); 114 static const char *necpb_intr_string(pci_chipset_tag_t, pci_intr_handle_t); 115 static void *necpb_intr_establish(pci_chipset_tag_t, pci_intr_handle_t, 116 int, int (*func)(void *), void *); 117 static void necpb_intr_disestablish(pci_chipset_tag_t, void *); 118 #ifdef PCI_NETBSD_CONFIGURE 119 static void necpb_conf_interrupt(pci_chipset_tag_t, int, int, int, int, 120 int *); 121 static int necpb_conf_hook(pci_chipset_tag_t, int, int, int, pcireg_t); 122 #endif 123 124 static uint32_t necpb_intr(uint32_t, struct clockframe *); 125 126 127 CFATTACH_DECL_NEW(necpb, sizeof(struct necpb_softc), 128 necpbmatch, necpbattach, NULL, NULL); 129 130 static struct necpb_intrhand *necpb_inttbl[4]; 131 132 /* There can be only one. */ 133 int necpbfound; 134 struct necpb_context necpb_main_context; 135 static long necpb_mem_ex_storage[EXTENT_FIXED_STORAGE_SIZE(10) / sizeof(long)]; 136 static long necpb_io_ex_storage[EXTENT_FIXED_STORAGE_SIZE(10) / sizeof(long)]; 137 138 static int 139 necpbmatch(device_t parent, cfdata_t cf, void *aux) 140 { 141 struct confargs *ca = aux; 142 143 if (strcmp(ca->ca_name, necpb_cd.cd_name) != 0) 144 return 0; 145 146 if (necpbfound) 147 return 0; 148 149 return 1; 150 } 151 152 /* 153 * Set up the chipset's function pointers. 154 */ 155 void 156 necpb_init(struct necpb_context *ncp) 157 { 158 pci_chipset_tag_t pc; 159 #ifndef PCI_NETBSD_CONFIGURE 160 pcitag_t tag; 161 pcireg_t id, class, csr; 162 u_int dev; 163 #endif 164 165 if (ncp->nc_initialized) 166 return; 167 168 arc_large_bus_space_init(&ncp->nc_memt, "necpcimem", 169 RD94_P_PCI_MEM, 0, RD94_S_PCI_MEM); 170 arc_bus_space_init_extent(&ncp->nc_memt, (void *)necpb_mem_ex_storage, 171 sizeof(necpb_mem_ex_storage)); 172 173 arc_bus_space_init(&ncp->nc_iot, "necpciio", 174 RD94_P_PCI_IO, RD94_V_PCI_IO, 0, RD94_S_PCI_IO); 175 arc_bus_space_init_extent(&ncp->nc_iot, (void *)necpb_io_ex_storage, 176 sizeof(necpb_io_ex_storage)); 177 178 jazz_bus_dma_tag_init(&ncp->nc_dmat); 179 180 pc = &ncp->nc_pc; 181 pc->pc_attach_hook = necpb_attach_hook; 182 pc->pc_bus_maxdevs = necpb_bus_maxdevs; 183 pc->pc_make_tag = necpb_make_tag; 184 pc->pc_decompose_tag = necpb_decompose_tag; 185 pc->pc_conf_read = necpb_conf_read; 186 pc->pc_conf_write = necpb_conf_write; 187 pc->pc_intr_map = necpb_intr_map; 188 pc->pc_intr_string = necpb_intr_string; 189 pc->pc_intr_establish = necpb_intr_establish; 190 pc->pc_intr_disestablish = necpb_intr_disestablish; 191 #ifdef PCI_NETBSD_CONFIGURE 192 pc->pc_conf_interrupt = necpb_conf_interrupt; 193 pc->pc_conf_hook = necpb_conf_hook; 194 #endif 195 196 #ifndef PCI_NETBSD_CONFIGURE 197 /* 198 * XXX: 199 * NEC's firmware does not configure PCI devices completely. 200 * We need to disable expansion ROM and enable mem/io/busmaster 201 * bits here. 202 */ 203 for (dev = 3; dev <= 5; dev++) { 204 tag = necpb_make_tag(pc, 0, dev, 0); 205 id = necpb_conf_read(pc, tag, PCI_ID_REG); 206 207 if (PCI_VENDOR(id) == PCI_VENDOR_INVALID) 208 continue; 209 210 class = necpb_conf_read(pc, tag, PCI_CLASS_REG); 211 csr = necpb_conf_read(pc, tag, PCI_COMMAND_STATUS_REG); 212 if (PCI_CLASS(class) != PCI_CLASS_BRIDGE || 213 PCI_SUBCLASS(class) != PCI_SUBCLASS_BRIDGE_PCI) { 214 csr |= PCI_COMMAND_IO_ENABLE | PCI_COMMAND_MEM_ENABLE; 215 necpb_conf_write(pc, tag, PCI_MAPREG_ROM, 0); 216 } 217 csr |= PCI_COMMAND_MASTER_ENABLE; 218 necpb_conf_write(pc, tag, PCI_COMMAND_STATUS_REG, csr); 219 } 220 #endif 221 222 ncp->nc_initialized = 1; 223 } 224 225 static void 226 necpbattach(device_t parent, device_t self, void *aux) 227 { 228 struct necpb_softc *sc = device_private(self); 229 struct pcibus_attach_args pba; 230 pci_chipset_tag_t pc; 231 int i; 232 233 sc->sc_dev = self; 234 235 necpbfound = 1; 236 237 aprint_normal("\n"); 238 239 sc->sc_ncp = &necpb_main_context; 240 necpb_init(sc->sc_ncp); 241 242 pc = &sc->sc_ncp->nc_pc; 243 #ifdef PCI_NETBSD_CONFIGURE 244 pc->pc_ioext = extent_create("necpbio", 0x00100000, 0x01ffffff, 245 M_DEVBUF, NULL, 0, EX_NOWAIT); 246 pc->pc_memext = extent_create("necpbmem", 0x08000000, 0x3fffffff, 247 M_DEVBUF, NULL, 0, EX_NOWAIT); 248 pci_configure_bus(pc, pc->pc_ioext, pc->pc_memext, NULL, 0, 249 mips_dcache_align); 250 #endif 251 252 out32(RD94_SYS_PCI_INTMASK, 0xf); 253 254 for (i = 0; i < 4; i++) 255 necpb_inttbl[i] = NULL; 256 257 (*platform->set_intr)(MIPS_INT_MASK_2, necpb_intr, ARC_INTPRI_PCIISA); 258 259 pba.pba_iot = &sc->sc_ncp->nc_iot; 260 pba.pba_memt = &sc->sc_ncp->nc_memt; 261 pba.pba_dmat = &sc->sc_ncp->nc_dmat; 262 pba.pba_dmat64 = NULL; 263 pba.pba_pc = pc; 264 pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED; 265 pba.pba_bus = 0; 266 pba.pba_bridgetag = NULL; 267 268 config_found_ia(self, "pcibus", &pba, pcibusprint); 269 } 270 271 static void 272 necpb_attach_hook(struct device *parent, struct device *self, 273 struct pcibus_attach_args *pba) 274 { 275 } 276 277 static int 278 necpb_bus_maxdevs(pci_chipset_tag_t pc, int busno) 279 { 280 281 return 32; 282 } 283 284 static pcitag_t 285 necpb_make_tag(pci_chipset_tag_t pc, int bus, int device, int function) 286 { 287 pcitag_t tag; 288 289 if (bus >= 256 || device >= 32 || function >= 8) 290 panic("%s: bad request", __func__); 291 292 tag = 0x80000000 | (bus << 16) | (device << 11) | (function << 8); 293 return tag; 294 } 295 296 static void 297 necpb_decompose_tag(pci_chipset_tag_t pc, pcitag_t tag, int *bp, int *dp, 298 int *fp) 299 { 300 301 if (bp != NULL) 302 *bp = (tag >> 16) & 0xff; 303 if (dp != NULL) 304 *dp = (tag >> 11) & 0x1f; 305 if (fp != NULL) 306 *fp = (tag >> 8) & 0x07; 307 } 308 309 static pcireg_t 310 necpb_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg) 311 { 312 pcireg_t data; 313 int s; 314 315 s = splhigh(); 316 out32(RD94_SYS_PCI_CONFADDR, tag | reg); 317 data = in32(RD94_SYS_PCI_CONFDATA); 318 out32(RD94_SYS_PCI_CONFADDR, 0); 319 splx(s); 320 321 return data; 322 } 323 324 static void 325 necpb_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg, pcireg_t data) 326 { 327 int s; 328 329 s = splhigh(); 330 out32(RD94_SYS_PCI_CONFADDR, tag | reg); 331 out32(RD94_SYS_PCI_CONFDATA, data); 332 out32(RD94_SYS_PCI_CONFADDR, 0); 333 splx(s); 334 } 335 336 static int 337 necpb_intr_map(struct pci_attach_args *pa, pci_intr_handle_t *ihp) 338 { 339 pci_chipset_tag_t pc = pa->pa_pc; 340 pcitag_t intrtag = pa->pa_intrtag; 341 int pin = pa->pa_intrpin; 342 int bus, dev; 343 344 if (pin == 0) { 345 /* No IRQ used. */ 346 *ihp = -1; 347 return 1; 348 } 349 350 if (pin > 4) { 351 printf("necpb_intr_map: bad interrupt pin %d\n", pin); 352 *ihp = -1; 353 return 1; 354 } 355 356 necpb_decompose_tag(pc, intrtag, &bus, &dev, NULL); 357 if (bus != 0) { 358 printf("necpb_intr_map: unknown bus %d\n", bus); 359 *ihp = -1; 360 return 1; 361 } 362 363 switch (dev) { 364 case 3: 365 *ihp = 3; 366 break; 367 case 4: 368 *ihp = 2; 369 break; 370 case 5: 371 *ihp = 1; 372 break; 373 default: 374 *ihp = -1; 375 return 1; 376 } 377 378 return 0; 379 } 380 381 static const char * 382 necpb_intr_string(pci_chipset_tag_t pc, pci_intr_handle_t ih) 383 { 384 static char str[8]; 385 386 if (ih >= 4) 387 panic("%s: bogus handle %ld", __func__, ih); 388 sprintf(str, "int %c", 'A' + (int)ih); 389 return str; 390 } 391 392 static void * 393 necpb_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih, int level, 394 int (*func)(void *), void *arg) 395 { 396 struct necpb_intrhand *n, *p; 397 uint32_t mask; 398 399 if (ih >= 4) 400 panic("%s: bogus handle", __func__); 401 402 n = malloc(sizeof(struct necpb_intrhand), M_DEVBUF, M_NOWAIT); 403 if (n == NULL) 404 panic("%s: can't malloc interrupt handle", __func__); 405 406 n->ih_func = func; 407 n->ih_arg = arg; 408 n->ih_next = NULL; 409 n->ih_intn = ih; 410 strlcpy(n->ih_evname, necpb_intr_string(pc, ih), sizeof(n->ih_evname)); 411 evcnt_attach_dynamic(&n->ih_evcnt, EVCNT_TYPE_INTR, NULL, "necpb", 412 n->ih_evname); 413 414 if (necpb_inttbl[ih] == NULL) { 415 necpb_inttbl[ih] = n; 416 mask = in32(RD94_SYS_PCI_INTMASK); 417 mask |= 1 << ih; 418 out32(RD94_SYS_PCI_INTMASK, mask); 419 } else { 420 p = necpb_inttbl[ih]; 421 while (p->ih_next != NULL) 422 p = p->ih_next; 423 p->ih_next = n; 424 } 425 426 return n; 427 } 428 429 static void 430 necpb_intr_disestablish(pci_chipset_tag_t pc, void *cookie) 431 { 432 struct necpb_intrhand *n, *p, *q; 433 uint32_t mask; 434 435 n = cookie; 436 437 q = NULL; 438 p = necpb_inttbl[n->ih_intn]; 439 while (p != n) { 440 if (p == NULL) 441 panic("%s: broken intr table", __func__); 442 q = p; 443 p = p->ih_next; 444 } 445 446 if (q == NULL) { 447 necpb_inttbl[n->ih_intn] = n->ih_next; 448 if (n->ih_next == NULL) { 449 mask = in32(RD94_SYS_PCI_INTMASK); 450 mask &= ~(1 << n->ih_intn); 451 out32(RD94_SYS_PCI_INTMASK, mask); 452 } 453 } else 454 q->ih_next = n->ih_next; 455 456 evcnt_detach(&n->ih_evcnt); 457 458 free(n, M_DEVBUF); 459 } 460 461 /* 462 * Handle PCI/EISA interrupt. 463 */ 464 static uint32_t 465 necpb_intr(uint32_t mask, struct clockframe *cf) 466 { 467 uint32_t vector, stat; 468 struct necpb_intrhand *p; 469 int i, handled; 470 471 handled = 0; 472 vector = in32(RD94_SYS_INTSTAT2) & 0xffff; 473 474 if (vector == 0x4000) { 475 stat = in32(RD94_SYS_PCI_INTSTAT); 476 stat &= in32(RD94_SYS_PCI_INTMASK); 477 for (i = 0; i < 4; i++) { 478 if (stat & (1 << i)) { 479 #if 0 480 printf("pint %d\n", i); 481 #endif 482 p = necpb_inttbl[i]; 483 while (p != NULL) { 484 if ((*p->ih_func)(p->ih_arg)) { 485 p->ih_evcnt.ev_count++; 486 handled |= 1; 487 } 488 p = p->ih_next; 489 } 490 } 491 } 492 } else if (vector == 0x8000) { 493 printf("eisa_nmi\n"); 494 } else { 495 printf("eint %d\n", vector & 0xff); 496 #if 0 497 if (eisa_intr(vector & 0xff)) { 498 handled |= 1; 499 } 500 #endif 501 } 502 503 return handled ? MIPS_INT_MASK_2 : 0; 504 } 505 506 #ifdef PCI_NETBSD_CONFIGURE 507 static void 508 necpb_conf_interrupt(pci_chipset_tag_t pc, int bus, int dev, int func, 509 int swiz, int *iline) 510 { 511 512 return; 513 } 514 515 static int 516 necpb_conf_hook(pci_chipset_tag_t pc, int bus, int dev, int func, 517 pcireg_t id) 518 { 519 520 /* ignore bogus IDs */ 521 if (id == 0) 522 return 0; 523 524 /* don't configure bridges */ 525 if (bus == 0 && (dev == 1 || dev == 2)) 526 return 0; 527 528 return PCI_CONF_DEFAULT; 529 } 530 #endif 531