xref: /netbsd-src/sys/arch/amiga/include/cpu.h (revision ae9172d6cd9432a6a1a56760d86b32c57a66c39c)
1 /*	$NetBSD: cpu.h,v 1.15 1994/10/26 02:05:59 cgd Exp $	*/
2 
3 /*
4  * Copyright (c) 1988 University of Utah.
5  * Copyright (c) 1982, 1990 The Regents of the University of California.
6  * All rights reserved.
7  *
8  * This code is derived from software contributed to Berkeley by
9  * the Systems Programming Group of the University of Utah Computer
10  * Science Department.
11  *
12  * Redistribution and use in source and binary forms, with or without
13  * modification, are permitted provided that the following conditions
14  * are met:
15  * 1. Redistributions of source code must retain the above copyright
16  *    notice, this list of conditions and the following disclaimer.
17  * 2. Redistributions in binary form must reproduce the above copyright
18  *    notice, this list of conditions and the following disclaimer in the
19  *    documentation and/or other materials provided with the distribution.
20  * 3. All advertising materials mentioning features or use of this software
21  *    must display the following acknowledgement:
22  *	This product includes software developed by the University of
23  *	California, Berkeley and its contributors.
24  * 4. Neither the name of the University nor the names of its contributors
25  *    may be used to endorse or promote products derived from this software
26  *    without specific prior written permission.
27  *
28  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
29  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
30  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
31  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
32  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
33  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
34  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
35  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
36  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
37  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
38  * SUCH DAMAGE.
39  *
40  * from: Utah $Hdr: cpu.h 1.16 91/03/25$
41  *
42  *	@(#)cpu.h	7.7 (Berkeley) 6/27/91
43  */
44 #ifndef _MACHINE_CPU_H_
45 #define _MACHINE_CPU_H_
46 
47 /*
48  * Exported definitions unique to amiga/68k cpu support.
49  */
50 
51 /*
52  * definitions of cpu-dependent requirements
53  * referenced in generic code
54  */
55 #define	COPY_SIGCODE		/* copy sigcode above user stack in exec */
56 
57 #define	cpu_exec(p)			/* nothing */
58 #define	cpu_swapin(p)			/* nothing */
59 #define	cpu_wait(p)			/* nothing */
60 #define cpu_setstack(p, ap)		(p)->p_md.md_regs[SP] = ap
61 #define cpu_set_init_frame(p, fp)	(p)->p_md.md_regs = fp
62 
63 /*
64  * Arguments to hardclock and gatherstats encapsulate the previous
65  * machine state in an opaque clockframe.  One the hp300, we use
66  * what the hardware pushes on an interrupt (frame format 0).
67  */
68 struct clockframe {
69 	u_short	sr;		/* sr at time of interrupt */
70 	u_long	pc;		/* pc at time of interrupt */
71 	u_short	vo;		/* vector offset (4-word frame) */
72 };
73 
74 #define	CLKF_USERMODE(framep)	(((framep)->sr & PSL_S) == 0)
75 #define	CLKF_BASEPRI(framep)	(((framep)->sr & PSL_IPL) == 0)
76 #define	CLKF_PC(framep)		((framep)->pc)
77 #if 0
78 /* We would like to do it this way... */
79 #define	CLKF_INTR(framep)	(((framep)->sr & PSL_M) == 0)
80 #else
81 /* but until we start using PSL_M, we have to do this instead */
82 #define	CLKF_INTR(framep)	(0)	/* XXX */
83 #endif
84 
85 
86 /*
87  * Preempt the current process if in interrupt from user mode,
88  * or after the current trap/syscall if in system mode.
89  */
90 #define	need_resched()	{want_resched = 1; setsoftast();}
91 
92 /*
93  * Give a profiling tick to the current process from the softclock
94  * interrupt.  On hp300, request an ast to send us through trap(),
95  * marking the proc as needing a profiling tick.
96  */
97 #define	profile_tick(p, framep)	((p)->p_flag |= P_OWEUPC, setsoftast())
98 #define	need_proftick(p)	((p)->p_flag |= P_OWEUPC, setsoftast())
99 
100 /*
101  * Notify the current process (p) that it has a signal pending,
102  * process as soon as possible.
103  */
104 #define	signotify(p)	setsoftast()
105 
106 #define setsoftast()	(astpending = 1)
107 
108 int	astpending;		/* need trap before returning to user mode */
109 int	want_resched;		/* resched() was called */
110 
111 /*
112  * simulated software interrupt register
113  */
114 extern unsigned char ssir;
115 
116 #define SIR_NET		0x1
117 #define SIR_CLOCK	0x2
118 
119 #define siroff(x)	ssir &= ~(x)
120 #define setsoftnet()	ssir |= SIR_NET
121 #define setsoftclock()	ssir |= SIR_CLOCK
122 
123 
124 /*
125  * The rest of this should probably be moved to ../amiga/amigacpu.h,
126  * although some of it could probably be put into generic 68k headers.
127  */
128 
129 /* values for machineid (happen to be AFF_* settings of AttnFlags)
130  * NOTE: '40 support does exist! */
131 #define AMIGA_68020	(1L<<1)
132 #define AMIGA_68030	(1L<<2)
133 #define AMIGA_68040	(1L<<3)
134 #define AMIGA_68881	(1L<<4)
135 #define AMIGA_68882	(1L<<5)
136 #define	AMIGA_FPU40	(1L<<6)
137 
138 
139 /* values for mmutype (assigned for quick testing) */
140 #define	MMU_68030	-1	/* 68030 on-chip subset of 68851 */
141 #define	MMU_68851	1	/* Motorola 68851 */
142 #define MMU_68040	-2	/* 68040 on-chip subsubset */
143 
144 /* values for cpuspeed (not really related to clock speed due to caches) */
145 #define	MHZ_8		1
146 #define	MHZ_16		2
147 #define	MHZ_25		3
148 #define	MHZ_33		4
149 #define	MHZ_50		6
150 
151 #ifdef KERNEL
152 int machineid, mmutype, cpu040;
153 #endif
154 
155 /*
156  * 68851 and 68030 MMU
157  */
158 #define	PMMU_LVLMASK	0x0007
159 #define	PMMU_INV	0x0400
160 #define	PMMU_WP		0x0800
161 #define	PMMU_ALV	0x1000
162 #define	PMMU_SO		0x2000
163 #define	PMMU_LV		0x4000
164 #define	PMMU_BE		0x8000
165 #define	PMMU_FAULT	(PMMU_WP|PMMU_INV)
166 
167 /* 680X0 function codes */
168 #define	FC_USERD	1	/* user data space */
169 #define	FC_USERP	2	/* user program space */
170 #define	FC_SUPERD	5	/* supervisor data space */
171 #define	FC_SUPERP	6	/* supervisor program space */
172 #define	FC_CPU		7	/* CPU space */
173 
174 /* fields in the 68020 cache control register */
175 #define	IC_ENABLE	0x0001	/* enable instruction cache */
176 #define	IC_FREEZE	0x0002	/* freeze instruction cache */
177 #define	IC_CE		0x0004	/* clear instruction cache entry */
178 #define	IC_CLR		0x0008	/* clear entire instruction cache */
179 
180 /* additional fields in the 68030 cache control register */
181 #define	IC_BE		0x0010	/* instruction burst enable */
182 #define	DC_ENABLE	0x0100	/* data cache enable */
183 #define	DC_FREEZE	0x0200	/* data cache freeze */
184 #define	DC_CE		0x0400	/* clear data cache entry */
185 #define	DC_CLR		0x0800	/* clear entire data cache */
186 #define	DC_BE		0x1000	/* data burst enable */
187 #define	DC_WA		0x2000	/* write allocate */
188 
189 /* fields in the 68040 cache control register */
190 #define	IC40_ENABLE	0x00008000	/* enable instruction cache */
191 #define DC40_ENABLE	0x80000000	/* enable data cache */
192 
193 #define	CACHE_ON	(DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
194 #define	CACHE_OFF	(DC_CLR|IC_CLR)
195 #define	CACHE_CLR	(CACHE_ON)
196 #define	IC_CLEAR	(DC_WA|DC_BE|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
197 #define	DC_CLEAR	(DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_ENABLE)
198 
199 /* 68040 cache control */
200 #define	CACHE40_ON	(IC40_ENABLE|DC40_ENABLE)
201 #define	CACHE40_OFF	0x00000000
202 
203 /*
204  * CTL_MACHDEP definitions.
205  */
206 #define CPU_CONSDEV	1	/* dev_t: console terminal device */
207 #define CPU_MAXID	2	/* number of valid machdep ids */
208 
209 #define CTL_MACHDEP_NAMES { \
210 	{ 0, 0 }, \
211 	{ "console_device", CTLTYPE_STRUCT }, \
212 }
213 
214 #endif /* !_MACHINE_CPU_H_ */
215