1*53524e44Schristos /* $NetBSD: grf_etreg.h,v 1.7 2007/03/04 05:59:19 christos Exp $ */
27212a830Sveego
37212a830Sveego /*
47212a830Sveego * Copyright (c) 1996 Tobias Abt
57212a830Sveego * Copyright (c) 1995 Ezra Story
67212a830Sveego * Copyright (c) 1995 Kari Mettinen
77212a830Sveego * Copyright (c) 1994 Markus Wild
87212a830Sveego * Copyright (c) 1994 Lutz Vieweg
97212a830Sveego * All rights reserved.
107212a830Sveego *
117212a830Sveego * Redistribution and use in source and binary forms, with or without
127212a830Sveego * modification, are permitted provided that the following conditions
137212a830Sveego * are met:
147212a830Sveego * 1. Redistributions of source code must retain the above copyright
157212a830Sveego * notice, this list of conditions and the following disclaimer.
167212a830Sveego * 2. Redistributions in binary form must reproduce the above copyright
177212a830Sveego * notice, this list of conditions and the following disclaimer in the
187212a830Sveego * documentation and/or other materials provided with the distribution.
197212a830Sveego * 3. All advertising materials mentioning features or use of this software
207212a830Sveego * must display the following acknowledgement:
217212a830Sveego * This product includes software developed by Lutz Vieweg.
227212a830Sveego * 4. The name of the author may not be used to endorse or promote products
237212a830Sveego * derived from this software without specific prior written permission
247212a830Sveego *
257212a830Sveego * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
267212a830Sveego * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
277212a830Sveego * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
287212a830Sveego * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
297212a830Sveego * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
307212a830Sveego * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
317212a830Sveego * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
327212a830Sveego * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
337212a830Sveego * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
347212a830Sveego * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
357212a830Sveego */
367212a830Sveego
377212a830Sveego #ifndef _GRF_ETREG_H
387212a830Sveego #define _GRF_ETREG_H
397212a830Sveego
407212a830Sveego /*
417212a830Sveego * Written & Copyright by Kari Mettinen, Ezra Story.
427212a830Sveego *
437212a830Sveego * This is derived from Cirrus driver source
447212a830Sveego */
457212a830Sveego
467212a830Sveego /* Extension to grfvideo_mode to support text modes.
477212a830Sveego * This can be passed to both text & gfx functions
487212a830Sveego * without worry. If gv.depth == 4, then the extended
497212a830Sveego * fields for a text mode are present.
507212a830Sveego */
517212a830Sveego struct grfettext_mode {
527212a830Sveego struct grfvideo_mode gv;
537212a830Sveego unsigned short fx; /* font x dimension */
547212a830Sveego unsigned short fy; /* font y dimension */
557212a830Sveego unsigned short cols; /* screen dimensions */
567212a830Sveego unsigned short rows;
577212a830Sveego void *fdata; /* font data */
587212a830Sveego unsigned short fdstart;
597212a830Sveego unsigned short fdend;
607212a830Sveego };
617212a830Sveego
627212a830Sveego
637212a830Sveego /* Tseng boards types, stored in ettype in grf_et.c.
647212a830Sveego * used to decide how to handle Pass-through, etc.
657212a830Sveego */
667212a830Sveego
677212a830Sveego #define OMNIBUS 2181
687212a830Sveego #define DOMINO 2167
697212a830Sveego #define MERLIN 2117
707212a830Sveego
717212a830Sveego /* VGA controller types */
727212a830Sveego #define ET4000 0
737212a830Sveego #define ETW32 1
747212a830Sveego
757212a830Sveego /* DAC types */
767212a830Sveego #define SIERRA11483 0 /* Sierra 11483 HiColor DAC */
777212a830Sveego #define SIERRA15025 1 /* Sierra 15025 TrueColor DAC */
787212a830Sveego #define MUSICDAC 2 /* MUSIC TrueColor DAC */
797212a830Sveego #define MERLINDAC 3 /* Merlin's BrookTree TrueColor DAC */
80344b3cf5Sveego #define ATT20C491 4 /* AT&T 20c491 TrueColor DAC */
817212a830Sveego
827212a830Sveego /* read VGA register */
837212a830Sveego #define vgar(ba, reg) (*(((volatile unsigned char *)ba)+reg))
847212a830Sveego
857212a830Sveego /* write VGA register */
867212a830Sveego #define vgaw(ba, reg, val) \
877212a830Sveego *(((volatile unsigned char *)ba)+reg) = ((unsigned char)val)
887212a830Sveego
897212a830Sveego /*
907212a830Sveego * defines for the used register addresses (mw)
917212a830Sveego *
927212a830Sveego * NOTE: there are some registers that have different addresses when
937212a830Sveego * in mono or color mode. We only support color mode, and thus
947212a830Sveego * some addresses won't work in mono-mode!
957212a830Sveego *
967212a830Sveego * General and VGA-registers taken from retina driver. Fixed a few
977212a830Sveego * bugs in it. (SR and GR read address is Port + 1, NOT Port)
987212a830Sveego *
997212a830Sveego */
1007212a830Sveego
1017212a830Sveego /* General Registers: */
1027212a830Sveego #define GREG_STATUS0_R 0x03C2
1037212a830Sveego #define GREG_STATUS1_R 0x03DA
1047212a830Sveego #define GREG_MISC_OUTPUT_R 0x03CC
1057212a830Sveego #define GREG_MISC_OUTPUT_W 0x03C2
1067212a830Sveego #define GREG_FEATURE_CONTROL_R 0x03CA
1077212a830Sveego #define GREG_FEATURE_CONTROL_W 0x03DA
1087212a830Sveego #define GREG_POS 0x0102
1097212a830Sveego #define GREG_HERCULESCOMPAT 0x03BF
1107212a830Sveego #define GREG_VIDEOSYSENABLE 0x03C3
1117212a830Sveego #define GREG_DISPMODECONTROL 0x03D8
1127212a830Sveego #define GREG_COLORSELECT 0x03D9
1137212a830Sveego #define GREG_ATNTMODECONTROL 0x03DE
1147212a830Sveego #define GREG_SEGMENTSELECT 0x03CD
115344b3cf5Sveego #define GREG_SEGMENTSELECT2 0x03CB
1167212a830Sveego
1177212a830Sveego /* ETW32 special */
1187212a830Sveego #define W32mappedRegs 0xfff00
1197212a830Sveego
1207212a830Sveego /* MMU */
1217212a830Sveego #define MMU_APERTURE0 0x80000
1227212a830Sveego #define MMU_APERTURE1 0xa0000
1237212a830Sveego #define MMU_APERTURE2 0xc0000
1247212a830Sveego
1257212a830Sveego /* Accellerator */
1267212a830Sveego
1277212a830Sveego /* Attribute Controller: */
1287212a830Sveego #define ACT_ADDRESS 0x03C0
1297212a830Sveego #define ACT_ADDRESS_R 0x03C1
1307212a830Sveego #define ACT_ADDRESS_W 0x03C0
1317212a830Sveego #define ACT_ADDRESS_RESET 0x03DA
1327212a830Sveego #define ACT_ID_PALETTE0 0x00
1337212a830Sveego #define ACT_ID_PALETTE1 0x01
1347212a830Sveego #define ACT_ID_PALETTE2 0x02
1357212a830Sveego #define ACT_ID_PALETTE3 0x03
1367212a830Sveego #define ACT_ID_PALETTE4 0x04
1377212a830Sveego #define ACT_ID_PALETTE5 0x05
1387212a830Sveego #define ACT_ID_PALETTE6 0x06
1397212a830Sveego #define ACT_ID_PALETTE7 0x07
1407212a830Sveego #define ACT_ID_PALETTE8 0x08
1417212a830Sveego #define ACT_ID_PALETTE9 0x09
1427212a830Sveego #define ACT_ID_PALETTE10 0x0A
1437212a830Sveego #define ACT_ID_PALETTE11 0x0B
1447212a830Sveego #define ACT_ID_PALETTE12 0x0C
1457212a830Sveego #define ACT_ID_PALETTE13 0x0D
1467212a830Sveego #define ACT_ID_PALETTE14 0x0E
1477212a830Sveego #define ACT_ID_PALETTE15 0x0F
1487212a830Sveego #define ACT_ID_ATTR_MODE_CNTL 0x10
1497212a830Sveego #define ACT_ID_OVERSCAN_COLOR 0x11
1507212a830Sveego #define ACT_ID_COLOR_PLANE_ENA 0x12
1517212a830Sveego #define ACT_ID_HOR_PEL_PANNING 0x13
1527212a830Sveego #define ACT_ID_COLOR_SELECT 0x14
1537212a830Sveego #define ACT_ID_MISCELLANEOUS 0x16
1547212a830Sveego
1557212a830Sveego /* Graphics Controller: */
1567212a830Sveego #define GCT_ADDRESS 0x03CE
1577212a830Sveego #define GCT_ADDRESS_R 0x03CF
1587212a830Sveego #define GCT_ADDRESS_W 0x03CF
1597212a830Sveego #define GCT_ID_SET_RESET 0x00
1607212a830Sveego #define GCT_ID_ENABLE_SET_RESET 0x01
1617212a830Sveego #define GCT_ID_COLOR_COMPARE 0x02
1627212a830Sveego #define GCT_ID_DATA_ROTATE 0x03
1637212a830Sveego #define GCT_ID_READ_MAP_SELECT 0x04
1647212a830Sveego #define GCT_ID_GRAPHICS_MODE 0x05
1657212a830Sveego #define GCT_ID_MISC 0x06
1667212a830Sveego #define GCT_ID_COLOR_XCARE 0x07
1677212a830Sveego #define GCT_ID_BITMASK 0x08
1687212a830Sveego
1697212a830Sveego /* Sequencer: */
1707212a830Sveego #define SEQ_ADDRESS 0x03C4
1717212a830Sveego #define SEQ_ADDRESS_R 0x03C5
1727212a830Sveego #define SEQ_ADDRESS_W 0x03C5
1737212a830Sveego #define SEQ_ID_RESET 0x00
1747212a830Sveego #define SEQ_ID_CLOCKING_MODE 0x01
1757212a830Sveego #define SEQ_ID_MAP_MASK 0x02
1767212a830Sveego #define SEQ_ID_CHAR_MAP_SELECT 0x03
1777212a830Sveego #define SEQ_ID_MEMORY_MODE 0x04
1787212a830Sveego #define SEQ_ID_STATE_CONTROL 0x06
1797212a830Sveego #define SEQ_ID_AUXILIARY_MODE 0x07
1807212a830Sveego
1817212a830Sveego /* don't know about them right now...
1827212a830Sveego #define TEXT_PLANE_CHAR 0x01
1837212a830Sveego #define TEXT_PLANE_ATTR 0x02
1847212a830Sveego #define TEXT_PLANE_FONT 0x04
1857212a830Sveego */
1867212a830Sveego
1877212a830Sveego /* CRT Controller: */
1887212a830Sveego #define CRT_ADDRESS 0x03D4
1897212a830Sveego #define CRT_ADDRESS_R 0x03D5
1907212a830Sveego #define CRT_ADDRESS_W 0x03D5
1917212a830Sveego #define CRT_ID_HOR_TOTAL 0x00
1927212a830Sveego #define CRT_ID_HOR_DISP_ENA_END 0x01
1937212a830Sveego #define CRT_ID_START_HOR_BLANK 0x02
1947212a830Sveego #define CRT_ID_END_HOR_BLANK 0x03
1957212a830Sveego #define CRT_ID_START_HOR_RETR 0x04
1967212a830Sveego #define CRT_ID_END_HOR_RETR 0x05
1977212a830Sveego #define CRT_ID_VER_TOTAL 0x06
1987212a830Sveego #define CRT_ID_OVERFLOW 0x07
1997212a830Sveego #define CRT_ID_PRESET_ROW_SCAN 0x08
2007212a830Sveego #define CRT_ID_MAX_ROW_ADDRESS 0x09
2017212a830Sveego #define CRT_ID_CURSOR_START 0x0A
2027212a830Sveego #define CRT_ID_CURSOR_END 0x0B
2037212a830Sveego #define CRT_ID_START_ADDR_HIGH 0x0C
2047212a830Sveego #define CRT_ID_START_ADDR_LOW 0x0D
2057212a830Sveego #define CRT_ID_CURSOR_LOC_HIGH 0x0E
2067212a830Sveego #define CRT_ID_CURSOR_LOC_LOW 0x0F
2077212a830Sveego #define CRT_ID_START_VER_RETR 0x10
2087212a830Sveego #define CRT_ID_END_VER_RETR 0x11
2097212a830Sveego #define CRT_ID_VER_DISP_ENA_END 0x12
2107212a830Sveego #define CRT_ID_OFFSET 0x13
2117212a830Sveego #define CRT_ID_UNDERLINE_LOC 0x14
2127212a830Sveego #define CRT_ID_START_VER_BLANK 0x15
2137212a830Sveego #define CRT_ID_END_VER_BLANK 0x16
2147212a830Sveego #define CRT_ID_MODE_CONTROL 0x17
2157212a830Sveego #define CRT_ID_LINE_COMPARE 0x18
2167212a830Sveego
2177212a830Sveego #define CRT_ID_SEGMENT_COMP 0x30
2187212a830Sveego #define CRT_ID_GENERAL_PURPOSE 0x31
2197212a830Sveego #define CRT_ID_RASCAS_CONFIG 0x32
220344b3cf5Sveego #define CRT_ID_EXT_START 0x33
2217212a830Sveego #define CRT_ID_6845_COMPAT 0x34
2227212a830Sveego #define CRT_ID_OVERFLOW_HIGH 0x35
2237212a830Sveego #define CRT_ID_VIDEO_CONFIG1 0x36
2247212a830Sveego #define CRT_ID_VIDEO_CONFIG2 0x37
2257212a830Sveego #define CRT_ID_HOR_OVERFLOW 0x3f
2267212a830Sveego
2277212a830Sveego /* IMAGE port */
2287212a830Sveego #define IMA_ADDRESS 0x217a
2297212a830Sveego #define IMA_ADDRESS_R 0x217b
2307212a830Sveego #define IMA_ADDRESS_W 0x217b
2317212a830Sveego #define IMA_STARTADDRESSLOW 0xf0
2327212a830Sveego #define IMA_STARTADDRESSMIDDLE 0xf1
2337212a830Sveego #define IMA_STARTADDRESSHIGH 0xf2
2347212a830Sveego #define IMA_TRANSFERLENGTHLOW 0xf3
2357212a830Sveego #define IMA_TRANSFERLENGTHHIGH 0xf4
2367212a830Sveego #define IMA_ROWOFFSETLOW 0xf5
2377212a830Sveego #define IMA_ROWOFFSETHIGH 0xf6
2387212a830Sveego #define IMA_PORTCONTROL 0xf7
2397212a830Sveego
2407212a830Sveego /* Pass-through */
2417212a830Sveego #define PASS_ADDRESS 0x8000
2427212a830Sveego #define PASS_ADDRESS_W 0x8000
24315088ebfSveego #define PASS_ADDRESS_DOM 0xa000
24415088ebfSveego #define PASS_ADDRESS_DOMW 0xb000
2457212a830Sveego
2467212a830Sveego /* Video DAC */
2477212a830Sveego #define VDAC_ADDRESS 0x03c8
2487212a830Sveego #define VDAC_ADDRESS_W 0x03c8
2497212a830Sveego #define VDAC_ADDRESS_R 0x03c7
2507212a830Sveego #define VDAC_STATE 0x03c7
2517212a830Sveego #define VDAC_DATA 0x03c9
2527212a830Sveego #define VDAC_MASK 0x03c6
2537212a830Sveego #define HDR 0x03c6 /* Hidden DAC register, 4 reads to access */
2547212a830Sveego
2557212a830Sveego #define VDAC_COMMAND 0x03c6
2567212a830Sveego #define VDAC_XINDEX 0x03c7
2577212a830Sveego #define VDAC_XDATA 0x03c8
2587212a830Sveego
2597212a830Sveego #define MERLIN_VDAC_INDEX 0x01
2607212a830Sveego #define MERLIN_VDAC_COLORS 0x05
2617212a830Sveego #define MERLIN_VDAC_SPRITE 0x09
2627212a830Sveego #define MERLIN_VDAC_DATA 0x19
2637212a830Sveego #define MERLIN_SWITCH_REG 0x0401
2647212a830Sveego
2657212a830Sveego #define WGfx(ba, idx, val) \
2667212a830Sveego do { vgaw(ba, GCT_ADDRESS, idx); vgaw(ba, GCT_ADDRESS_W , val); } while (0)
2677212a830Sveego
2687212a830Sveego #define WSeq(ba, idx, val) \
2697212a830Sveego do { vgaw(ba, SEQ_ADDRESS, idx); vgaw(ba, SEQ_ADDRESS_W , val); } while (0)
2707212a830Sveego
2717212a830Sveego #define WCrt(ba, idx, val) \
2727212a830Sveego do { vgaw(ba, CRT_ADDRESS, idx); vgaw(ba, CRT_ADDRESS_W , val); } while (0)
2737212a830Sveego
2747212a830Sveego #define WIma(ba, idx, val) \
2757212a830Sveego do { vgaw(ba, IMA_ADDRESS, idx); vgaw(ba, IMA_ADDRESS_W , val); } while (0)
2767212a830Sveego
2777212a830Sveego #define WAttr(ba, idx, val) \
2787212a830Sveego do { \
2797212a830Sveego if(vgar(ba, GREG_STATUS1_R)); \
2807212a830Sveego vgaw(ba, ACT_ADDRESS_W, idx); \
2817212a830Sveego vgaw(ba, ACT_ADDRESS_W, val); \
2827212a830Sveego } while (0)
2837212a830Sveego
2847212a830Sveego #define SetTextPlane(ba, m) \
2857212a830Sveego do { \
2867212a830Sveego WGfx(ba, GCT_ID_READ_MAP_SELECT, m & 3 ); \
2877212a830Sveego WSeq(ba, SEQ_ID_MAP_MASK, (1 << (m & 3))); \
2887212a830Sveego } while (0)
2897212a830Sveego
2907212a830Sveego #define setMerlinDACmode(ba, mode) \
2917212a830Sveego do { \
292344b3cf5Sveego vgaw(ba, MERLIN_VDAC_DATA, mode | \
293344b3cf5Sveego (vgar(ba, MERLIN_VDAC_DATA) & 0x0f)); \
2947212a830Sveego } while (0)
2957212a830Sveego
2967212a830Sveego /* Special wakeup/passthrough registers on graphics boards
2977212a830Sveego *
2987212a830Sveego * The methods have diverged a bit for each board, so
2997212a830Sveego * WPass(P) has been converted into a set of specific
3007212a830Sveego * inline functions.
3017212a830Sveego */
RegWakeup(volatile void * ba)3025f1c88d7Sperry static inline void RegWakeup(volatile void *ba) {
3037212a830Sveego extern int ettype;
3047212a830Sveego
3057212a830Sveego switch (ettype) {
3067212a830Sveego case OMNIBUS:
3077212a830Sveego vgaw(ba, PASS_ADDRESS_W, 0x00);
3087212a830Sveego break;
3097212a830Sveego case DOMINO:
31015088ebfSveego vgaw(ba, PASS_ADDRESS_DOM, 0x00);
3117212a830Sveego break;
3127212a830Sveego case MERLIN:
3137212a830Sveego break;
3147212a830Sveego }
3157212a830Sveego delay(200000);
3167212a830Sveego }
3177212a830Sveego
3187212a830Sveego
RegOnpass(volatile void * ba)3195f1c88d7Sperry static inline void RegOnpass(volatile void *ba) {
3207212a830Sveego extern int ettype;
3217212a830Sveego extern unsigned char pass_toggle;
3227212a830Sveego extern unsigned char Merlin_switch;
3237212a830Sveego
3247212a830Sveego switch (ettype) {
3257212a830Sveego case OMNIBUS:
3267212a830Sveego vgaw(ba, PASS_ADDRESS_W, 0x00);
3277212a830Sveego break;
3287212a830Sveego case DOMINO:
32915088ebfSveego vgaw(ba, PASS_ADDRESS_DOMW, 0x00);
3307212a830Sveego break;
3317212a830Sveego case MERLIN:
3327212a830Sveego Merlin_switch &= 0xfe;
3337212a830Sveego vgaw(ba, MERLIN_SWITCH_REG, Merlin_switch);
3347212a830Sveego break;
3357212a830Sveego }
3367212a830Sveego pass_toggle = 1;
3377212a830Sveego delay(200000);
3387212a830Sveego }
3397212a830Sveego
3407212a830Sveego
RegOffpass(volatile void * ba)3415f1c88d7Sperry static inline void RegOffpass(volatile void *ba) {
3427212a830Sveego extern int ettype;
3437212a830Sveego extern unsigned char pass_toggle;
3447212a830Sveego extern unsigned char Merlin_switch;
3457212a830Sveego
3467212a830Sveego switch (ettype) {
3477212a830Sveego case OMNIBUS:
3487212a830Sveego vgaw(ba, PASS_ADDRESS_W, 0x01);
3497212a830Sveego break;
3507212a830Sveego case DOMINO:
35115088ebfSveego vgaw(ba, PASS_ADDRESS_DOM, 0x00);
3527212a830Sveego break;
3537212a830Sveego case MERLIN:
3547212a830Sveego Merlin_switch |= 0x01;
3557212a830Sveego vgaw(ba, MERLIN_SWITCH_REG, Merlin_switch);
3567212a830Sveego break;
3577212a830Sveego }
3587212a830Sveego pass_toggle = 0;
3597212a830Sveego delay(200000);
3607212a830Sveego }
3617212a830Sveego
RAttr(volatile void * ba,short idx)3625f1c88d7Sperry static inline unsigned char RAttr(volatile void *ba, short idx) {
3637212a830Sveego if(vgar(ba, GREG_STATUS1_R));
3647212a830Sveego vgaw(ba, ACT_ADDRESS_W, idx);
3657212a830Sveego return vgar (ba, ACT_ADDRESS_R);
3667212a830Sveego }
3677212a830Sveego
RSeq(volatile void * ba,short idx)3685f1c88d7Sperry static inline unsigned char RSeq(volatile void *ba, short idx) {
3697212a830Sveego vgaw (ba, SEQ_ADDRESS, idx);
3707212a830Sveego return vgar (ba, SEQ_ADDRESS_R);
3717212a830Sveego }
3727212a830Sveego
RCrt(volatile void * ba,short idx)3735f1c88d7Sperry static inline unsigned char RCrt(volatile void *ba, short idx) {
3747212a830Sveego vgaw (ba, CRT_ADDRESS, idx);
3757212a830Sveego return vgar (ba, CRT_ADDRESS_R);
3767212a830Sveego }
3777212a830Sveego
RGfx(volatile void * ba,short idx)3785f1c88d7Sperry static inline unsigned char RGfx(volatile void *ba, short idx) {
3797212a830Sveego vgaw(ba, GCT_ADDRESS, idx);
3807212a830Sveego return vgar (ba, GCT_ADDRESS_R);
3817212a830Sveego }
3827212a830Sveego
3839382c873Saymeric int et_mode(register struct grf_softc *gp, u_long cmd, void *arg,
3849382c873Saymeric u_long a2, int a3);
3859382c873Saymeric int et_load_mon(struct grf_softc *gp, struct grfettext_mode *gv);
3869382c873Saymeric int grfet_cnprobe(void);
3879382c873Saymeric void grfet_iteinit(struct grf_softc *gp);
3887212a830Sveego
3897212a830Sveego #endif /* _GRF_ETREG_H */
390