xref: /netbsd-src/sys/arch/amiga/dev/cbsc.c (revision b8c616269f5ebf18ab2e35cb8099d683130a177c)
1 /*	$NetBSD: cbsc.c,v 1.16 2002/10/02 04:55:49 thorpej Exp $ */
2 
3 /*
4  * Copyright (c) 1997 Michael L. Hitch
5  * Copyright (c) 1982, 1990 The Regents of the University of California.
6  * All rights reserved.
7  *
8  * Redistribution and use in source and binary forms, with or without
9  * modification, are permitted provided that the following conditions
10  * are met:
11  * 1. Redistributions of source code must retain the above copyright
12  *    notice, this list of conditions and the following disclaimer.
13  * 2. Redistributions in binary form must reproduce the above copyright
14  *    notice, this list of conditions and the following disclaimer in the
15  *    documentation and/or other materials provided with the distribution.
16  * 3. All advertising materials mentioning features or use of this software
17  *    must display the following acknowledgement:
18  *	This product contains software written by Michael L. Hitch for
19  *	the NetBSD project.
20  * 4. Neither the name of the University nor the names of its contributors
21  *    may be used to endorse or promote products derived from this software
22  *    without specific prior written permission.
23  *
24  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34  * SUCH DAMAGE.
35  *
36  */
37 
38 #include <sys/cdefs.h>
39 __KERNEL_RCSID(0, "$NetBSD: cbsc.c,v 1.16 2002/10/02 04:55:49 thorpej Exp $");
40 
41 #include <sys/types.h>
42 #include <sys/param.h>
43 #include <sys/systm.h>
44 #include <sys/kernel.h>
45 #include <sys/errno.h>
46 #include <sys/ioctl.h>
47 #include <sys/device.h>
48 #include <sys/buf.h>
49 #include <sys/proc.h>
50 #include <sys/user.h>
51 #include <sys/queue.h>
52 
53 #include <dev/scsipi/scsi_all.h>
54 #include <dev/scsipi/scsipi_all.h>
55 #include <dev/scsipi/scsiconf.h>
56 #include <dev/scsipi/scsi_message.h>
57 
58 #include <machine/cpu.h>
59 #include <machine/param.h>
60 
61 #include <dev/ic/ncr53c9xreg.h>
62 #include <dev/ic/ncr53c9xvar.h>
63 
64 #include <amiga/amiga/isr.h>
65 #include <amiga/dev/cbscvar.h>
66 #include <amiga/dev/zbusvar.h>
67 
68 void	cbscattach(struct device *, struct device *, void *);
69 int	cbscmatch(struct device *, struct cfdata *, void *);
70 
71 /* Linkup to the rest of the kernel */
72 CFATTACH_DECL(cbsc, sizeof(struct cbsc_softc),
73     cbscmatch, cbscattach, NULL, NULL);
74 
75 /*
76  * Functions and the switch for the MI code.
77  */
78 u_char	cbsc_read_reg(struct ncr53c9x_softc *, int);
79 void	cbsc_write_reg(struct ncr53c9x_softc *, int, u_char);
80 int	cbsc_dma_isintr(struct ncr53c9x_softc *);
81 void	cbsc_dma_reset(struct ncr53c9x_softc *);
82 int	cbsc_dma_intr(struct ncr53c9x_softc *);
83 int	cbsc_dma_setup(struct ncr53c9x_softc *, caddr_t *,
84 	    size_t *, int, size_t *);
85 void	cbsc_dma_go(struct ncr53c9x_softc *);
86 void	cbsc_dma_stop(struct ncr53c9x_softc *);
87 int	cbsc_dma_isactive(struct ncr53c9x_softc *);
88 
89 struct ncr53c9x_glue cbsc_glue = {
90 	cbsc_read_reg,
91 	cbsc_write_reg,
92 	cbsc_dma_isintr,
93 	cbsc_dma_reset,
94 	cbsc_dma_intr,
95 	cbsc_dma_setup,
96 	cbsc_dma_go,
97 	cbsc_dma_stop,
98 	cbsc_dma_isactive,
99 	0,
100 };
101 
102 /* Maximum DMA transfer length to reduce impact on high-speed serial input */
103 u_long cbsc_max_dma = 1024;
104 extern int ser_open_speed;
105 
106 u_long cbsc_cnt_pio = 0;	/* number of PIO transfers */
107 u_long cbsc_cnt_dma = 0;	/* number of DMA transfers */
108 u_long cbsc_cnt_dma2 = 0;	/* number of DMA transfers broken up */
109 u_long cbsc_cnt_dma3 = 0;	/* number of pages combined */
110 
111 #ifdef DEBUG
112 struct {
113 	u_char hardbits;
114 	u_char status;
115 	u_char xx;
116 	u_char yy;
117 } cbsc_trace[128];
118 int cbsc_trace_ptr = 0;
119 int cbsc_trace_enable = 1;
120 void cbsc_dump(void);
121 #endif
122 
123 /*
124  * if we are a Phase5 CyberSCSI [mark I?]
125  */
126 int
127 cbscmatch(struct device *parent, struct cfdata *cf, void *aux)
128 {
129 	struct zbus_args *zap;
130 	volatile u_char *regs;
131 
132 	zap = aux;
133 	if (zap->manid != 0x2140)
134 		return(0);		/* It's not Phase5 */
135 	if (zap->prodid != 12 && zap->prodid != 11)
136 		return(0);		/* Not CyberStorm MKI SCSI */
137 	if (zap->prodid == 11 && iszthreepa(zap->pa))
138 		return(0);		/* Fastlane Z3! */
139 	regs = &((volatile u_char *)zap->va)[0xf400];
140 	if (badaddr((caddr_t)regs))
141 		return(0);
142 	regs[NCR_CFG1 * 4] = 0;
143 	regs[NCR_CFG1 * 4] = NCRCFG1_PARENB | 7;
144 	delay(5);
145 	if (regs[NCR_CFG1 * 4] != (NCRCFG1_PARENB | 7))
146 		return(0);
147 	return(1);
148 }
149 
150 /*
151  * Attach this instance, and then all the sub-devices
152  */
153 void
154 cbscattach(struct device *parent, struct device *self, void *aux)
155 {
156 	struct cbsc_softc *csc = (void *)self;
157 	struct ncr53c9x_softc *sc = &csc->sc_ncr53c9x;
158 	struct zbus_args  *zap;
159 	extern u_long scsi_nosync;
160 	extern int shift_nosync;
161 	extern int ncr53c9x_debug;
162 
163 	/*
164 	 * Set up the glue for MI code early; we use some of it here.
165 	 */
166 	sc->sc_glue = &cbsc_glue;
167 
168 	/*
169 	 * Save the regs
170 	 */
171 	zap = aux;
172 	csc->sc_reg = &((volatile u_char *)zap->va)[0xf400];
173 	csc->sc_dmabase = &csc->sc_reg[0x400];
174 
175 	sc->sc_freq = 40;		/* Clocked at 40Mhz */
176 
177 	printf(": address %p", csc->sc_reg);
178 
179 	sc->sc_id = 7;
180 
181 	/*
182 	 * It is necessary to try to load the 2nd config register here,
183 	 * to find out what rev the FAS chip is, else the ncr53c9x_reset
184 	 * will not set up the defaults correctly.
185 	 */
186 	sc->sc_cfg1 = sc->sc_id | NCRCFG1_PARENB;
187 	sc->sc_cfg2 = NCRCFG2_SCSI2 | NCRCFG2_FE;
188 	sc->sc_cfg3 = 0x08 /*FCLK*/ | NCRESPCFG3_FSCSI | NCRESPCFG3_CDB;
189 	sc->sc_rev = NCR_VARIANT_FAS216;
190 
191 	/*
192 	 * This is the value used to start sync negotiations
193 	 * Note that the NCR register "SYNCTP" is programmed
194 	 * in "clocks per byte", and has a minimum value of 4.
195 	 * The SCSI period used in negotiation is one-fourth
196 	 * of the time (in nanoseconds) needed to transfer one byte.
197 	 * Since the chip's clock is given in MHz, we have the following
198 	 * formula: 4 * period = (1000 / freq) * 4
199 	 */
200 	sc->sc_minsync = 1000 / sc->sc_freq;
201 
202 	/*
203 	 * get flags from -I argument and set cf_flags.
204 	 * NOTE: low 8 bits are to disable disconnect, and the next
205 	 *       8 bits are to disable sync.
206 	 */
207 	sc->sc_dev.dv_cfdata->cf_flags |= (scsi_nosync >> shift_nosync)
208 	    & 0xffff;
209 	shift_nosync += 16;
210 
211 	/* Use next 16 bits of -I argument to set ncr53c9x_debug flags */
212 	ncr53c9x_debug |= (scsi_nosync >> shift_nosync) & 0xffff;
213 	shift_nosync += 16;
214 
215 #if 1
216 	if (((scsi_nosync >> shift_nosync) & 0xff00) == 0xff00)
217 		sc->sc_minsync = 0;
218 #endif
219 
220 	/* Really no limit, but since we want to fit into the TCR... */
221 	sc->sc_maxxfer = 64 * 1024;
222 
223 	/*
224 	 * Configure interrupts.
225 	 */
226 	csc->sc_isr.isr_intr = ncr53c9x_intr;
227 	csc->sc_isr.isr_arg  = sc;
228 	csc->sc_isr.isr_ipl  = 2;
229 	add_isr(&csc->sc_isr);
230 
231 	/*
232 	 * Now try to attach all the sub-devices
233 	 */
234 	sc->sc_adapter.adapt_request = ncr53c9x_scsipi_request;
235 	sc->sc_adapter.adapt_minphys = minphys;
236 	ncr53c9x_attach(sc);
237 }
238 
239 /*
240  * Glue functions.
241  */
242 
243 u_char
244 cbsc_read_reg(struct ncr53c9x_softc *sc, int reg)
245 {
246 	struct cbsc_softc *csc = (struct cbsc_softc *)sc;
247 
248 	return csc->sc_reg[reg * 4];
249 }
250 
251 void
252 cbsc_write_reg(struct ncr53c9x_softc *sc, int reg, u_char val)
253 {
254 	struct cbsc_softc *csc = (struct cbsc_softc *)sc;
255 	u_char v = val;
256 
257 	csc->sc_reg[reg * 4] = v;
258 #ifdef DEBUG
259 if (cbsc_trace_enable/* && sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL*/ &&
260   reg == NCR_CMD/* && csc->sc_active*/) {
261   cbsc_trace[(cbsc_trace_ptr - 1) & 127].yy = v;
262 /*  printf(" cmd %x", v);*/
263 }
264 #endif
265 }
266 
267 int
268 cbsc_dma_isintr(struct ncr53c9x_softc *sc)
269 {
270 	struct cbsc_softc *csc = (struct cbsc_softc *)sc;
271 
272 	if ((csc->sc_reg[NCR_STAT * 4] & NCRSTAT_INT) == 0)
273 		return 0;
274 
275 	if (sc->sc_state == NCR_CONNECTED)
276 		csc->sc_portbits |= CBSC_PB_LED;
277 	else
278 		csc->sc_portbits &= ~CBSC_PB_LED;
279 	csc->sc_reg[0x802] = csc->sc_portbits;
280 
281 	if ((csc->sc_reg[0x802] & CBSC_HB_CREQ) == 0)
282 		return 0;
283 #ifdef DEBUG
284 if (/*sc->sc_nexus && sc->sc_nexus->xs->xs_control & XS_CTL_POLL &&*/ cbsc_trace_enable) {
285   cbsc_trace[cbsc_trace_ptr].status = csc->sc_reg[NCR_STAT * 4];
286   cbsc_trace[cbsc_trace_ptr].xx = csc->sc_reg[NCR_CMD * 4];
287   cbsc_trace[cbsc_trace_ptr].yy = csc->sc_active;
288   cbsc_trace_ptr = (cbsc_trace_ptr + 1) & 127;
289 }
290 #endif
291 	return 1;
292 }
293 
294 void
295 cbsc_dma_reset(struct ncr53c9x_softc *sc)
296 {
297 	struct cbsc_softc *csc = (struct cbsc_softc *)sc;
298 
299 	csc->sc_active = 0;
300 }
301 
302 int
303 cbsc_dma_intr(struct ncr53c9x_softc *sc)
304 {
305 	register struct cbsc_softc *csc = (struct cbsc_softc *)sc;
306 	register int	cnt;
307 
308 	NCR_DMA(("cbsc_dma_intr: cnt %d int %x stat %x fifo %d ",
309 	    csc->sc_dmasize, sc->sc_espintr, sc->sc_espstat,
310 	    csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF));
311 	if (csc->sc_active == 0) {
312 		printf("cbsc_intr--inactive DMA\n");
313 		return -1;
314 	}
315 
316 	/* update sc_dmaaddr and sc_pdmalen */
317 	cnt = csc->sc_reg[NCR_TCL * 4];
318 	cnt += csc->sc_reg[NCR_TCM * 4] << 8;
319 	cnt += csc->sc_reg[NCR_TCH * 4] << 16;
320 	if (!csc->sc_datain) {
321 		cnt += csc->sc_reg[NCR_FFLAG * 4] & NCRFIFO_FF;
322 		csc->sc_reg[NCR_CMD * 4] = NCRCMD_FLUSH;
323 	}
324 	cnt = csc->sc_dmasize - cnt;	/* number of bytes transferred */
325 	NCR_DMA(("DMA xferred %d\n", cnt));
326 	if (csc->sc_xfr_align) {
327 		bcopy(csc->sc_alignbuf, *csc->sc_dmaaddr, cnt);
328 		csc->sc_xfr_align = 0;
329 	}
330 	*csc->sc_dmaaddr += cnt;
331 	*csc->sc_pdmalen -= cnt;
332 	csc->sc_active = 0;
333 	return 0;
334 }
335 
336 int
337 cbsc_dma_setup(struct ncr53c9x_softc *sc, caddr_t *addr, size_t *len,
338                int datain, size_t *dmasize)
339 {
340 	struct cbsc_softc *csc = (struct cbsc_softc *)sc;
341 	paddr_t pa;
342 	u_char *ptr;
343 	size_t xfer;
344 
345 	csc->sc_dmaaddr = addr;
346 	csc->sc_pdmalen = len;
347 	csc->sc_datain = datain;
348 	csc->sc_dmasize = *dmasize;
349 	/*
350 	 * DMA can be nasty for high-speed serial input, so limit the
351 	 * size of this DMA operation if the serial port is running at
352 	 * a high speed (higher than 19200 for now - should be adjusted
353 	 * based on cpu type and speed?).
354 	 * XXX - add serial speed check XXX
355 	 */
356 	if (ser_open_speed > 19200 && cbsc_max_dma != 0 &&
357 	    csc->sc_dmasize > cbsc_max_dma)
358 		csc->sc_dmasize = cbsc_max_dma;
359 	ptr = *addr;			/* Kernel virtual address */
360 	pa = kvtop(ptr);		/* Physical address of DMA */
361 	xfer = min(csc->sc_dmasize, NBPG - (pa & (NBPG - 1)));
362 	csc->sc_xfr_align = 0;
363 	/*
364 	 * If output and unaligned, stuff odd byte into FIFO
365 	 */
366 	if (datain == 0 && (int)ptr & 1) {
367 		NCR_DMA(("cbsc_dma_setup: align byte written to fifo\n"));
368 		pa++;
369 		xfer--;			/* XXXX CHECK THIS !!!! XXXX */
370 		csc->sc_reg[NCR_FIFO * 4] = *ptr++;
371 	}
372 	/*
373 	 * If unaligned address, read unaligned bytes into alignment buffer
374 	 */
375 	else if ((int)ptr & 1) {
376 		pa = kvtop((caddr_t)&csc->sc_alignbuf);
377 		xfer = csc->sc_dmasize = min(xfer, sizeof (csc->sc_alignbuf));
378 		NCR_DMA(("cbsc_dma_setup: align read by %d bytes\n", xfer));
379 		csc->sc_xfr_align = 1;
380 	}
381 ++cbsc_cnt_dma;		/* number of DMA operations */
382 
383 	while (xfer < csc->sc_dmasize) {
384 		if ((pa + xfer) != kvtop(*addr + xfer))
385 			break;
386 		if ((csc->sc_dmasize - xfer) < NBPG)
387 			xfer = csc->sc_dmasize;
388 		else
389 			xfer += NBPG;
390 ++cbsc_cnt_dma3;
391 	}
392 if (xfer != *len)
393   ++cbsc_cnt_dma2;
394 
395 	csc->sc_dmasize = xfer;
396 	*dmasize = csc->sc_dmasize;
397 	csc->sc_pa = pa;
398 #if defined(M68040) || defined(M68060)
399 	if (mmutype == MMU_68040) {
400 		if (csc->sc_xfr_align) {
401 			dma_cachectl(csc->sc_alignbuf,
402 			    sizeof(csc->sc_alignbuf));
403 		}
404 		else
405 			dma_cachectl(*csc->sc_dmaaddr, csc->sc_dmasize);
406 	}
407 #endif
408 
409 	if (csc->sc_datain)
410 		pa &= ~1;
411 	else
412 		pa |= 1;
413 	csc->sc_dmabase[0] = (u_int8_t)(pa >> 24);
414 	csc->sc_dmabase[2] = (u_int8_t)(pa >> 16);
415 	csc->sc_dmabase[4] = (u_int8_t)(pa >> 8);
416 	csc->sc_dmabase[6] = (u_int8_t)(pa);
417 	if (csc->sc_datain)
418 		csc->sc_portbits &= ~CBSC_PB_WRITE;
419 	else
420 		csc->sc_portbits |= CBSC_PB_WRITE;
421 	csc->sc_reg[0x802] = csc->sc_portbits;
422 	csc->sc_active = 1;
423 	return 0;
424 }
425 
426 void
427 cbsc_dma_go(struct ncr53c9x_softc *sc)
428 {
429 }
430 
431 void
432 cbsc_dma_stop(struct ncr53c9x_softc *sc)
433 {
434 }
435 
436 int
437 cbsc_dma_isactive(struct ncr53c9x_softc *sc)
438 {
439 	struct cbsc_softc *csc = (struct cbsc_softc *)sc;
440 
441 	return csc->sc_active;
442 }
443 
444 #ifdef DEBUG
445 void
446 cbsc_dump(void)
447 {
448 	int i;
449 
450 	i = cbsc_trace_ptr;
451 	printf("cbsc_trace dump: ptr %x\n", cbsc_trace_ptr);
452 	do {
453 		if (cbsc_trace[i].hardbits == 0) {
454 			i = (i + 1) & 127;
455 			continue;
456 		}
457 		printf("%02x%02x%02x%02x(", cbsc_trace[i].hardbits,
458 		    cbsc_trace[i].status, cbsc_trace[i].xx, cbsc_trace[i].yy);
459 		if (cbsc_trace[i].status & NCRSTAT_INT)
460 			printf("NCRINT/");
461 		if (cbsc_trace[i].status & NCRSTAT_TC)
462 			printf("NCRTC/");
463 		switch(cbsc_trace[i].status & NCRSTAT_PHASE) {
464 		case 0:
465 			printf("dataout"); break;
466 		case 1:
467 			printf("datain"); break;
468 		case 2:
469 			printf("cmdout"); break;
470 		case 3:
471 			printf("status"); break;
472 		case 6:
473 			printf("msgout"); break;
474 		case 7:
475 			printf("msgin"); break;
476 		default:
477 			printf("phase%d?", cbsc_trace[i].status & NCRSTAT_PHASE);
478 		}
479 		printf(") ");
480 		i = (i + 1) & 127;
481 	} while (i != cbsc_trace_ptr);
482 	printf("\n");
483 }
484 #endif
485