xref: /netbsd-src/sys/arch/alpha/pci/pci_eb164.c (revision abb0f93cd77b67f080613360c65701f85e5f5cfe)
1 /* $NetBSD: pci_eb164.c,v 1.40 2009/03/16 23:11:09 dsl Exp $ */
2 
3 /*-
4  * Copyright (c) 1998 The NetBSD Foundation, Inc.
5  * All rights reserved.
6  *
7  * This code is derived from software contributed to The NetBSD Foundation
8  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9  * NASA Ames Research Center.
10  *
11  * Redistribution and use in source and binary forms, with or without
12  * modification, are permitted provided that the following conditions
13  * are met:
14  * 1. Redistributions of source code must retain the above copyright
15  *    notice, this list of conditions and the following disclaimer.
16  * 2. Redistributions in binary form must reproduce the above copyright
17  *    notice, this list of conditions and the following disclaimer in the
18  *    documentation and/or other materials provided with the distribution.
19  *
20  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30  * POSSIBILITY OF SUCH DAMAGE.
31  */
32 
33 /*
34  * Copyright (c) 1995, 1996 Carnegie-Mellon University.
35  * All rights reserved.
36  *
37  * Author: Chris G. Demetriou
38  *
39  * Permission to use, copy, modify and distribute this software and
40  * its documentation is hereby granted, provided that both the copyright
41  * notice and this permission notice appear in all copies of the
42  * software, derivative works or modified versions, and any portions
43  * thereof, and that both notices appear in supporting documentation.
44  *
45  * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
46  * CONDITION.  CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND
47  * FOR ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
48  *
49  * Carnegie Mellon requests users of this software to return to
50  *
51  *  Software Distribution Coordinator  or  Software.Distribution@CS.CMU.EDU
52  *  School of Computer Science
53  *  Carnegie Mellon University
54  *  Pittsburgh PA 15213-3890
55  *
56  * any improvements or extensions that they make and grant Carnegie the
57  * rights to redistribute these changes.
58  */
59 
60 #include <sys/cdefs.h>			/* RCS ID & Copyright macro defns */
61 
62 __KERNEL_RCSID(0, "$NetBSD: pci_eb164.c,v 1.40 2009/03/16 23:11:09 dsl Exp $");
63 
64 #include <sys/types.h>
65 #include <sys/param.h>
66 #include <sys/time.h>
67 #include <sys/systm.h>
68 #include <sys/errno.h>
69 #include <sys/malloc.h>
70 #include <sys/device.h>
71 #include <sys/syslog.h>
72 
73 #include <uvm/uvm_extern.h>
74 
75 #include <machine/autoconf.h>
76 #include <machine/rpb.h>
77 
78 #include <dev/pci/pcireg.h>
79 #include <dev/pci/pcivar.h>
80 #include <dev/pci/pciidereg.h>
81 #include <dev/pci/pciidevar.h>
82 
83 #include <alpha/pci/ciareg.h>
84 #include <alpha/pci/ciavar.h>
85 
86 #include <alpha/pci/pci_eb164.h>
87 
88 #include "sio.h"
89 #if NSIO
90 #include <alpha/pci/siovar.h>
91 #endif
92 
93 int	dec_eb164_intr_map(struct pci_attach_args *, pci_intr_handle_t *);
94 const char *dec_eb164_intr_string(void *, pci_intr_handle_t);
95 const struct evcnt *dec_eb164_intr_evcnt(void *, pci_intr_handle_t);
96 void	*dec_eb164_intr_establish(void *, pci_intr_handle_t,
97 	    int, int (*func)(void *), void *);
98 void	dec_eb164_intr_disestablish(void *, void *);
99 
100 void	*dec_eb164_pciide_compat_intr_establish(void *, struct device *,
101 	    struct pci_attach_args *, int, int (*)(void *), void *);
102 
103 #define	EB164_SIO_IRQ	4
104 #define	EB164_MAX_IRQ	24
105 #define	PCI_STRAY_MAX	5
106 
107 struct alpha_shared_intr *eb164_pci_intr;
108 
109 bus_space_tag_t eb164_intrgate_iot;
110 bus_space_handle_t eb164_intrgate_ioh;
111 
112 void	eb164_iointr(void *arg, unsigned long vec);
113 extern void	eb164_intr_enable(int irq);	/* pci_eb164_intr.S */
114 extern void	eb164_intr_disable(int irq);	/* pci_eb164_intr.S */
115 
116 void
117 pci_eb164_pickintr(struct cia_config *ccp)
118 {
119 	bus_space_tag_t iot = &ccp->cc_iot;
120 	pci_chipset_tag_t pc = &ccp->cc_pc;
121 	char *cp;
122 	int i;
123 
124         pc->pc_intr_v = ccp;
125         pc->pc_intr_map = dec_eb164_intr_map;
126         pc->pc_intr_string = dec_eb164_intr_string;
127 	pc->pc_intr_evcnt = dec_eb164_intr_evcnt;
128         pc->pc_intr_establish = dec_eb164_intr_establish;
129         pc->pc_intr_disestablish = dec_eb164_intr_disestablish;
130 
131 	pc->pc_pciide_compat_intr_establish =
132 	    dec_eb164_pciide_compat_intr_establish;
133 
134 	eb164_intrgate_iot = iot;
135 	if (bus_space_map(eb164_intrgate_iot, 0x804, 3, 0,
136 	    &eb164_intrgate_ioh) != 0)
137 		panic("pci_eb164_pickintr: couldn't map interrupt PLD");
138 	for (i = 0; i < EB164_MAX_IRQ; i++)
139 		eb164_intr_disable(i);
140 
141 	eb164_pci_intr = alpha_shared_intr_alloc(EB164_MAX_IRQ, 8);
142 	for (i = 0; i < EB164_MAX_IRQ; i++) {
143 		/*
144 		 * Systems with a Pyxis seem to have problems with
145 		 * stray interrupts, so just ignore them.  Sigh,
146 		 * I hate buggy hardware.
147 		 */
148 		alpha_shared_intr_set_maxstrays(eb164_pci_intr, i,
149 			(ccp->cc_flags & CCF_ISPYXIS) ? 0 : PCI_STRAY_MAX);
150 
151 		cp = alpha_shared_intr_string(eb164_pci_intr, i);
152 		sprintf(cp, "irq %d", i);
153 		evcnt_attach_dynamic(alpha_shared_intr_evcnt(
154 		    eb164_pci_intr, i), EVCNT_TYPE_INTR, NULL,
155 		    "eb164", cp);
156 	}
157 
158 #if NSIO
159 	sio_intr_setup(pc, iot);
160 	eb164_intr_enable(EB164_SIO_IRQ);
161 #endif
162 }
163 
164 int
165 dec_eb164_intr_map(struct pci_attach_args *pa, pci_intr_handle_t *ihp)
166 {
167         pcitag_t bustag = pa->pa_intrtag;
168         int buspin = pa->pa_intrpin, line = pa->pa_intrline;
169 	pci_chipset_tag_t pc = pa->pa_pc;
170 	int bus, device, function;
171 	u_int64_t variation;
172 
173 	if (buspin == 0) {
174 		/* No IRQ used. */
175 		return 1;
176 	}
177 	if (buspin > 4) {
178 		printf("dec_eb164_intr_map: bad interrupt pin %d\n", buspin);
179 		return 1;
180 	}
181 
182 	pci_decompose_tag(pc, bustag, &bus, &device, &function);
183 
184 	variation = hwrpb->rpb_variation & SV_ST_MASK;
185 
186 	/*
187 	 *
188 	 * The AlphaPC 164 and AlphaPC 164LX have a CMD PCI IDE controller
189 	 * at bus 0 device 11.  These are wired to compatibility mode,
190 	 * so do not map their interrupts.
191 	 *
192 	 * The AlphaPC 164SX has PCI IDE on functions 1 and 2 of the
193 	 * Cypress PCI-ISA bridge at bus 0 device 8.  These, too, are
194 	 * wired to compatibility mode.
195 	 *
196 	 * Real EB164s have ISA IDE on the Super I/O chip.
197 	 */
198 	if (bus == 0) {
199 		if (variation >= SV_ST_ALPHAPC164_366 &&
200 		    variation <= SV_ST_ALPHAPC164LX_600) {
201 			if (device == 8)
202 				panic("dec_eb164_intr_map: SIO device");
203 			if (device == 11)
204 				return (1);
205 		} else if (variation >= SV_ST_ALPHAPC164SX_400 &&
206 			   variation <= SV_ST_ALPHAPC164SX_600) {
207 			if (device == 8) {
208 				if (function == 0)
209 					panic("dec_eb164_intr_map: SIO device");
210 				return (1);
211 			}
212 		} else {
213 			if (device == 8)
214 				panic("dec_eb164_intr_map: SIO device");
215 		}
216 	}
217 
218 	/*
219 	 * The console places the interrupt mapping in the "line" value.
220 	 * A value of (char)-1 indicates there is no mapping.
221 	 */
222 	if (line == 0xff) {
223 		printf("dec_eb164_intr_map: no mapping for %d/%d/%d\n",
224 		    bus, device, function);
225 		return (1);
226 	}
227 
228 	if (line > EB164_MAX_IRQ)
229 		panic("dec_eb164_intr_map: eb164 irq too large (%d)",
230 		    line);
231 
232 	*ihp = line;
233 	return (0);
234 }
235 
236 const char *
237 dec_eb164_intr_string(void *ccv, pci_intr_handle_t ih)
238 {
239 #if 0
240 	struct cia_config *ccp = ccv;
241 #endif
242         static char irqstr[15];          /* 11 + 2 + NULL + sanity */
243 
244         if (ih > EB164_MAX_IRQ)
245                 panic("dec_eb164_intr_string: bogus eb164 IRQ 0x%lx", ih);
246         sprintf(irqstr, "eb164 irq %ld", ih);
247         return (irqstr);
248 }
249 
250 const struct evcnt *
251 dec_eb164_intr_evcnt(void *ccv, pci_intr_handle_t ih)
252 {
253 #if 0
254 	struct cia_config *ccp = ccv;
255 #endif
256 
257 	if (ih > EB164_MAX_IRQ)
258 		panic("dec_eb164_intr_string: bogus eb164 IRQ 0x%lx", ih);
259 	return (alpha_shared_intr_evcnt(eb164_pci_intr, ih));
260 }
261 
262 void *
263 dec_eb164_intr_establish(void *ccv, pci_intr_handle_t ih, int level, int (*func)(void *), void *arg)
264 {
265 #if 0
266 	struct cia_config *ccp = ccv;
267 #endif
268 	void *cookie;
269 
270 	if (ih > EB164_MAX_IRQ)
271 		panic("dec_eb164_intr_establish: bogus eb164 IRQ 0x%lx", ih);
272 
273 	cookie = alpha_shared_intr_establish(eb164_pci_intr, ih, IST_LEVEL,
274 	    level, func, arg, "eb164 irq");
275 
276 	if (cookie != NULL &&
277 	    alpha_shared_intr_firstactive(eb164_pci_intr, ih)) {
278 		scb_set(0x900 + SCB_IDXTOVEC(ih), eb164_iointr, NULL,
279 		   level);
280 		eb164_intr_enable(ih);
281 	}
282 	return (cookie);
283 }
284 
285 void
286 dec_eb164_intr_disestablish(void *ccv, void *cookie)
287 {
288 #if 0
289 	struct cia_config *ccp = ccv;
290 #endif
291 	struct alpha_shared_intrhand *ih = cookie;
292 	unsigned int irq = ih->ih_num;
293 	int s;
294 
295 	s = splhigh();
296 
297 	alpha_shared_intr_disestablish(eb164_pci_intr, cookie,
298 	    "eb164 irq");
299 	if (alpha_shared_intr_isactive(eb164_pci_intr, irq) == 0) {
300 		eb164_intr_disable(irq);
301 		alpha_shared_intr_set_dfltsharetype(eb164_pci_intr, irq,
302 		    IST_NONE);
303 		scb_free(0x900 + SCB_IDXTOVEC(irq));
304 	}
305 
306 	splx(s);
307 }
308 
309 void *
310 dec_eb164_pciide_compat_intr_establish(void *v, struct device *dev, struct pci_attach_args *pa, int chan, int (*func)(void *), void *arg)
311 {
312 	pci_chipset_tag_t pc = pa->pa_pc;
313 	void *cookie = NULL;
314 	int bus, irq;
315 
316 	pci_decompose_tag(pc, pa->pa_tag, &bus, NULL, NULL);
317 
318 	/*
319 	 * If this isn't PCI bus #0, all bets are off.
320 	 */
321 	if (bus != 0)
322 		return (NULL);
323 
324 	irq = PCIIDE_COMPAT_IRQ(chan);
325 #if NSIO
326 	cookie = sio_intr_establish(NULL /*XXX*/, irq, IST_EDGE, IPL_BIO,
327 	    func, arg);
328 	if (cookie == NULL)
329 		return (NULL);
330 	printf("%s: %s channel interrupting at %s\n", dev->dv_xname,
331 	    PCIIDE_CHANNEL_NAME(chan), sio_intr_string(NULL /*XXX*/, irq));
332 #endif
333 	return (cookie);
334 }
335 
336 void
337 eb164_iointr(void *arg, unsigned long vec)
338 {
339 	int irq;
340 
341 	irq = SCB_VECTOIDX(vec - 0x900);
342 
343 	if (!alpha_shared_intr_dispatch(eb164_pci_intr, irq)) {
344 		alpha_shared_intr_stray(eb164_pci_intr, irq,
345 		    "eb164 irq");
346 		if (ALPHA_SHARED_INTR_DISABLE(eb164_pci_intr, irq))
347 			eb164_intr_disable(irq);
348 	} else
349 		alpha_shared_intr_reset_strays(eb164_pci_intr, irq);
350 }
351 
352 #if 0		/* THIS DOES NOT WORK!  see pci_eb164_intr.S. */
353 u_int8_t eb164_intr_mask[3] = { 0xff, 0xff, 0xff };
354 
355 void
356 eb164_intr_enable(int irq)
357 {
358 	int byte = (irq / 8), bit = (irq % 8);
359 
360 #if 1
361 	printf("eb164_intr_enable: enabling %d (%d:%d)\n", irq, byte, bit);
362 #endif
363 	eb164_intr_mask[byte] &= ~(1 << bit);
364 
365 	bus_space_write_1(eb164_intrgate_iot, eb164_intrgate_ioh, byte,
366 	    eb164_intr_mask[byte]);
367 }
368 
369 void
370 eb164_intr_disable(int irq)
371 {
372 	int byte = (irq / 8), bit = (irq % 8);
373 
374 #if 1
375 	printf("eb164_intr_disable: disabling %d (%d:%d)\n", irq, byte, bit);
376 #endif
377 	eb164_intr_mask[byte] |= (1 << bit);
378 
379 	bus_space_write_1(eb164_intrgate_iot, eb164_intrgate_ioh, byte,
380 	    eb164_intr_mask[byte]);
381 }
382 #endif
383