xref: /netbsd-src/sys/arch/alpha/pci/dwlpx.c (revision dc306354b0b29af51801a7632f1e95265a68cd81)
1 /* $NetBSD: dwlpx.c,v 1.17 1998/06/06 23:11:52 thorpej Exp $ */
2 
3 /*
4  * Copyright (c) 1997 by Matthew Jacob
5  * NASA AMES Research Center.
6  * All rights reserved.
7  *
8  * Redistribution and use in source and binary forms, with or without
9  * modification, are permitted provided that the following conditions
10  * are met:
11  * 1. Redistributions of source code must retain the above copyright
12  *    notice immediately at the beginning of the file, without modification,
13  *    this list of conditions, and the following disclaimer.
14  * 2. Redistributions in binary form must reproduce the above copyright
15  *    notice, this list of conditions and the following disclaimer in the
16  *    documentation and/or other materials provided with the distribution.
17  * 3. The name of the author may not be used to endorse or promote products
18  *    derived from this software without specific prior written permission.
19  *
20  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
21  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR
24  * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
25  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
26  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
27  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
28  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
29  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
30  * SUCH DAMAGE.
31  */
32 
33 #include <sys/cdefs.h>			/* RCS ID & Copyright macro defns */
34 
35 __KERNEL_RCSID(0, "$NetBSD: dwlpx.c,v 1.17 1998/06/06 23:11:52 thorpej Exp $");
36 
37 #include <sys/param.h>
38 #include <sys/systm.h>
39 #include <sys/kernel.h>
40 #include <sys/device.h>
41 
42 #include <vm/vm.h>
43 
44 #include <machine/autoconf.h>
45 
46 #include <dev/pci/pcireg.h>
47 #include <dev/pci/pcivar.h>
48 
49 #include <alpha/tlsb/tlsbreg.h>
50 #include <alpha/tlsb/kftxxvar.h>
51 #include <alpha/tlsb/kftxxreg.h>
52 #include <alpha/pci/dwlpxreg.h>
53 #include <alpha/pci/dwlpxvar.h>
54 #include <alpha/pci/pci_kn8ae.h>
55 
56 #define	KV(_addr)	((caddr_t)ALPHA_PHYS_TO_K0SEG((_addr)))
57 #define	DWLPX_SYSBASE(sc)	\
58 	    ((((unsigned long)((sc)->dwlpx_node - 4))	<< 36) |	\
59 	     (((unsigned long) (sc)->dwlpx_hosenum)	<< 34) |	\
60 	     (1LL					<< 39))
61 
62 
63 static int	dwlpxmatch __P((struct device *, struct cfdata *, void *));
64 static void	dwlpxattach __P((struct device *, struct device *, void *));
65 struct cfattach dwlpx_ca = {
66 	sizeof(struct dwlpx_softc), dwlpxmatch, dwlpxattach
67 };
68 
69 extern struct cfdriver dwlpx_cd;
70 
71 static int	dwlpxprint __P((void *, const char *));
72 static struct dwlpx_softc *dwlps[DWLPX_NIONODE][DWLPX_NHOSE];
73 
74 static int
75 dwlpxprint(aux, pnp)
76 	void *aux;
77 	const char *pnp;
78 {
79 	register struct pcibus_attach_args *pba = aux;
80 	/* only PCIs can attach to DWLPX's; easy. */
81 	if (pnp)
82 		printf("%s at %s", pba->pba_busname, pnp);
83 	printf(" bus %d", pba->pba_bus);
84 	return (UNCONF);
85 }
86 
87 static int
88 dwlpxmatch(parent, cf, aux)
89 	struct device *parent;
90 	struct cfdata *cf;
91 	void *aux;
92 {
93 	struct kft_dev_attach_args *ka = aux;
94 
95 	if (strcmp(ka->ka_name, dwlpx_cd.cd_name) != 0)
96 		return (0);
97 	return (1);
98 }
99 
100 static void
101 dwlpxattach(parent, self, aux)
102 	struct device *parent;
103 	struct device *self;
104 	void *aux;
105 {
106 	static int once = 0;
107 	struct dwlpx_softc *sc = (struct dwlpx_softc *)self;
108 	struct dwlpx_config *ccp = &sc->dwlpx_cc;
109 	struct kft_dev_attach_args *ka = aux;
110 	struct pcibus_attach_args pba;
111 	u_int32_t pcia_present;
112 
113 	sc->dwlpx_node = ka->ka_node;
114 	sc->dwlpx_dtype = ka->ka_dtype;
115 	sc->dwlpx_hosenum = ka->ka_hosenum;
116 	dwlps[sc->dwlpx_node - 4][sc->dwlpx_hosenum] = sc;
117 	dwlpx_init(sc);
118 	dwlpx_dma_init(ccp);
119 
120 	pcia_present = REGVAL(PCIA_PRESENT + ccp->cc_sysbase);
121 	printf(": PCIA rev. %d, STD I/O %spresent, %dK S/G entries\n",
122 	    (pcia_present >> PCIA_PRESENT_REVSHIFT) & PCIA_PRESENT_REVMASK,
123 	    (pcia_present & PCIA_PRESENT_STDIO) == 0 ? "not " : "",
124 	    sc->dwlpx_sgmapsz == DWLPX_SG128K ? 128 : 32);
125 
126 #if 0
127 	{
128 		int hpc, slot, slotval;
129 		const char *str;
130 		for (hpc = 0; hpc < sc->dwlpx_nhpc; hpc++) {
131 			for (slot = 0; slot < 4; slot++) {
132 				slotval = (pcia_present >>
133 				    PCIA_PRESENT_SLOTSHIFT(hpc, slot)) &
134 				    PCIA_PRESENT_SLOT_MASK;
135 				if (slotval == PCIA_PRESENT_SLOT_NONE)
136 					continue;
137 				switch (slotval) {
138 				case PCIA_PRESENT_SLOT_25W:
139 					str = "25";
140 					break;
141 				case PCIA_PRESENT_SLOT_15W:
142 					str = "15";
143 					break;
144 				case PCIA_PRESENT_SLOW_7W:
145 				default:		/* XXX gcc */
146 					str = "7.5";
147 					break;
148 				}
149 				printf("%s: hpc %d slot %d: %s watt module\n",
150 				    sc->dwlpx_dev.dv_xname, hpc, slot, str);
151 			}
152 		}
153 	}
154 #endif
155 
156 	if (once == 0) {
157 		/*
158 		 * Set up interrupts
159 		 */
160 		pci_kn8ae_pickintr(&sc->dwlpx_cc, 1);
161 #ifdef	EVCNT_COUNTERS
162 		evcnt_attach(self, "intr", kn8ae_intr_evcnt);
163 #endif
164 		once++;
165 	} else {
166 		pci_kn8ae_pickintr(&sc->dwlpx_cc, 0);
167 	}
168 
169 	/*
170 	 * Attach PCI bus
171 	 */
172 	pba.pba_busname = "pci";
173 	pba.pba_iot = &sc->dwlpx_cc.cc_iot;
174 	pba.pba_memt = &sc->dwlpx_cc.cc_memt;
175 	pba.pba_dmat =	/* start with direct, may change... */
176 	    alphabus_dma_get_tag(&sc->dwlpx_cc.cc_dmat_direct, ALPHA_BUS_PCI);
177 	pba.pba_pc = &sc->dwlpx_cc.cc_pc;
178 	pba.pba_bus = 0;
179 	pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED;
180 	config_found(self, &pba, dwlpxprint);
181 }
182 
183 void
184 dwlpx_init(sc)
185 	struct dwlpx_softc *sc;
186 {
187 	int i;
188 	u_int32_t ctl;
189 	struct dwlpx_config *ccp = &sc->dwlpx_cc;
190 	unsigned long ls = DWLPX_SYSBASE(sc);
191 
192 	if (ccp->cc_initted == 0) {
193 		/*
194 		 * On reads, you get a fault if you read a nonexisted HPC.
195 		 * We know the internal KFTIA hose (hose 0) has only 2 HPCs,
196 		 * but we can also actually probe for HPCs.
197 		 * Assume at least one.
198 		 */
199 		for (sc->dwlpx_nhpc = 1; sc->dwlpx_nhpc < NHPC;
200 		    sc->dwlpx_nhpc++) {
201 			if (badaddr(KV(PCIA_CTL(sc->dwlpx_nhpc) + ls),
202 			    sizeof (ctl)) != 0) {
203 				break;
204 			}
205 		}
206 		if (sc->dwlpx_nhpc != NHPC) {
207 			/* clear (potential) Illegal CSR Address Error */
208 			REGVAL(PCIA_ERR(0) + DWLPX_SYSBASE(sc)) =
209 				PCIA_ERR_ALLERR;
210 		}
211 
212 		dwlpx_bus_io_init(&ccp->cc_iot, ccp);
213 		dwlpx_bus_mem_init(&ccp->cc_memt, ccp);
214 	}
215 	dwlpx_pci_init(&ccp->cc_pc, ccp);
216 	ccp->cc_sc = sc;
217 
218 	/*
219 	 * Establish a precalculated base for convenience's sake.
220 	 */
221 	ccp->cc_sysbase = ls;
222 
223 	/*
224 	 * If there are only 2 HPCs, then the 'present' register is not
225 	 * implemented, so there will only ever be 32K SG entries. Otherwise
226 	 * any revision greater than zero will have 128K entries.
227 	 */
228 	ctl = REGVAL(PCIA_PRESENT + ccp->cc_sysbase);
229 	if (sc->dwlpx_nhpc == 2) {
230 		sc->dwlpx_sgmapsz = DWLPX_SG32K;
231 #if 0
232 	/*
233 	 * As of 2/25/98- When I enable SG128K, and then have to flip
234 	 * TBIT below, I get bad SGRAM errors. We'll fix this later
235 	 * if this gets important.
236 	 */
237 	} else if ((ctl >> PCIA_PRESENT_REVSHIFT) & PCIA_PRESENT_REVMASK) {
238 		sc->dwlpx_sgmapsz = DWLPX_SG128K;
239 #endif
240 	} else {
241 		sc->dwlpx_sgmapsz = DWLPX_SG32K;
242 	}
243 
244 	/*
245 	 * Set up interrupt stuff for this DWLPX.
246 	 *
247 	 * Note that all PCI interrupt pins are disabled at this time.
248 	 *
249 	 * Do this even for all HPCs- even for the nonexistent
250 	 * one on hose zero of a KFTIA.
251 	 */
252 	for (i = 0; i < NHPC; i++) {
253 		REGVAL(PCIA_IMASK(i) + ccp->cc_sysbase) = DWLPX_IMASK_DFLT;
254 		REGVAL(PCIA_ERRVEC(i) + ccp->cc_sysbase) =
255 		    DWLPX_ERRVEC((sc->dwlpx_node - 4), sc->dwlpx_hosenum);
256 	}
257 	for (i = 0; i < DWLPX_MAXDEV; i++) {
258 		u_int16_t vec;
259 		int ss, hpc;
260 
261 		vec = DWLPX_MVEC((sc->dwlpx_node - 4), sc->dwlpx_hosenum, i);
262 		ss = i;
263 		if (i < 4) {
264 			hpc = 0;
265 		} else if (i < 8) {
266 			ss -= 4;
267 			hpc = 1;
268 		} else {
269 			ss -= 8;
270 			hpc = 2;
271 		}
272 		REGVAL(PCIA_DEVVEC(hpc, ss, 1) + ccp->cc_sysbase) = vec;
273 		REGVAL(PCIA_DEVVEC(hpc, ss, 2) + ccp->cc_sysbase) = vec;
274 		REGVAL(PCIA_DEVVEC(hpc, ss, 3) + ccp->cc_sysbase) = vec;
275 		REGVAL(PCIA_DEVVEC(hpc, ss, 4) + ccp->cc_sysbase) = vec;
276 	}
277 	/*
278 	 * Establish HAE values, as well as make sure of sanity elsewhere.
279 	 */
280 	for (i = 0; i < sc->dwlpx_nhpc; i++) {
281 		ctl = REGVAL(PCIA_CTL(i) + ccp->cc_sysbase);
282 		ctl &= 0x0fffffff;
283 		ctl &= ~(PCIA_CTL_MHAE(0x1f) | PCIA_CTL_IHAE(0x1f));
284 		/*
285 		 * I originally also had it or'ing in 3, which makes no sense.
286 		 */
287 
288 		ctl |= PCIA_CTL_RMMENA | PCIA_CTL_RMMARB;
289 
290 		/*
291 		 * Only valid if we're attached to a KFTIA or a KTHA.
292 		 */
293 		ctl |= PCIA_CTL_3UP;
294 
295 		ctl |= PCIA_CTL_CUTENA;
296 
297 		/*
298 		 * Fit in appropriate S/G Map Ram size.
299 		 */
300 		if (sc->dwlpx_sgmapsz == DWLPX_SG32K)
301 			ctl |= PCIA_CTL_SG32K;
302 		else if (sc->dwlpx_sgmapsz == DWLPX_SG128K)
303 			ctl |= PCIA_CTL_SG128K;
304 		else
305 			ctl |= PCIA_CTL_SG32K;
306 
307 		REGVAL(PCIA_CTL(i) + ccp->cc_sysbase) = ctl;
308 	}
309 	/*
310 	 * Enable TBIT if required
311 	 */
312 	if (sc->dwlpx_sgmapsz == DWLPX_SG128K)
313 		REGVAL(PCIA_TBIT + ccp->cc_sysbase) = 1;
314 	alpha_mb();
315 	ccp->cc_initted = 1;
316 }
317 
318 void
319 dwlpx_iointr(framep, vec)
320 	void *framep;
321 	unsigned long vec;
322 {
323 	struct dwlpx_softc *sc;
324 	struct dwlpx_config *ccp;
325 	int ionode, hosenum, i;
326 	struct {
327 		u_int32_t err;
328 		u_int32_t addr;
329 	} hpcs[NHPC];
330 
331 	ionode = (vec >> 8) & 0xf;
332 	hosenum = (vec >> 4) & 0x7;
333 	if (ionode >= DWLPX_NIONODE || hosenum >= DWLPX_NHOSE) {
334 		panic("dwlpx_iointr: mangled vector %x", vec);
335 		/* NOTREACHED */
336 	}
337 	sc = dwlps[ionode][hosenum];
338 	ccp = &sc->dwlpx_cc;
339 	for (i = 0; i < sc->dwlpx_nhpc; i++) {
340 		hpcs[i].err = REGVAL(PCIA_ERR(i) + ccp->cc_sysbase);
341 		hpcs[i].addr = REGVAL(PCIA_FADR(i) + ccp->cc_sysbase);
342 	}
343 	printf("%s: node %d hose %d error interrupt\n",
344 		sc->dwlpx_dev.dv_xname, ionode + 4, hosenum);
345 
346 	for (i = 0; i < sc->dwlpx_nhpc; i++) {
347 		if ((hpcs[i].err & PCIA_ERR_ERROR) == 0)
348 			continue;
349 		printf("\tHPC %d: ERR=0x%08x; DMA %s Memory, "
350 			"Failing Address 0x%x\n",
351 			i, hpcs[i].err, hpcs[i].addr & 0x1? "write to" :
352 			"read from", hpcs[i].addr & ~3);
353 		if (hpcs[i].err & PCIA_ERR_SERR_L)
354 			printf("\t       PCI device asserted SERR_L\n");
355 		if (hpcs[i].err & PCIA_ERR_ILAT)
356 			printf("\t       Incremental Latency Exceeded\n");
357 		if (hpcs[i].err & PCIA_ERR_SGPRTY)
358 			printf("\t       CPU access of SG RAM Parity Error\n");
359 		if (hpcs[i].err & PCIA_ERR_ILLCSR)
360 			printf("\t       Illegal CSR Address Error\n");
361 		if (hpcs[i].err & PCIA_ERR_PCINXM)
362 			printf("\t       Nonexistent PCI Address Error\n");
363 		if (hpcs[i].err & PCIA_ERR_DSCERR)
364 			printf("\t       PCI Target Disconnect Error\n");
365 		if (hpcs[i].err & PCIA_ERR_ABRT)
366 			printf("\t       PCI Target Abort Error\n");
367 		if (hpcs[i].err & PCIA_ERR_WPRTY)
368 			printf("\t       PCI Write Parity Error\n");
369 		if (hpcs[i].err & PCIA_ERR_DPERR)
370 			printf("\t       PCI Data Parity Error\n");
371 		if (hpcs[i].err & PCIA_ERR_APERR)
372 			printf("\t       PCI Address Parity Error\n");
373 		if (hpcs[i].err & PCIA_ERR_DFLT)
374 			printf("\t       SG Map RAM Invalid Entry Error\n");
375 		if (hpcs[i].err & PCIA_ERR_DPRTY)
376 			printf("\t       DMA access of SG RAM Parity Error\n");
377 		if (hpcs[i].err & PCIA_ERR_DRPERR)
378 			printf("\t       DMA Read Return Parity Error\n");
379 		if (hpcs[i].err & PCIA_ERR_MABRT)
380 			printf("\t       PCI Master Abort Error\n");
381 		if (hpcs[i].err & PCIA_ERR_CPRTY)
382 			printf("\t       CSR Parity Error\n");
383 		if (hpcs[i].err & PCIA_ERR_COVR)
384 			printf("\t       CSR Overrun Error\n");
385 		if (hpcs[i].err & PCIA_ERR_MBPERR)
386 			printf("\t       Mailbox Parity Error\n");
387 		if (hpcs[i].err & PCIA_ERR_MBILI)
388 			printf("\t       Mailbox Illegal Length Error\n");
389 		REGVAL(PCIA_ERR(i) + ccp->cc_sysbase) = hpcs[i].err;
390 	}
391 }
392