1# $NetBSD: Makefile,v 1.38 2021/07/11 20:52:06 mrg Exp $ 2 3# Link the mesa_dri_drivers mega driver. 4 5.include <bsd.own.mk> 6 7.include "../mesa-which.mk" 8 9.if ${MACHINE_ARCH} == "i386" || ${MACHINE_ARCH} == "x86_64" || \ 10 ${MACHINE} == "evbarm" 11 12LIBISMODULE= yes 13LIBISCXX= yes 14 15SHLIB_MAJOR= 0 16 17LIB= mesa_dri_drivers 18DRIDIR= ${X11USRLIBDIR}/modules/dri 19DRIDEBUGDIR= ${DEBUGDIR}${X11USRLIBDIR}/modules/dri 20 21LDFLAGS+= -Wl,--build-id=sha1 22 23# -I${X11SRCDIR.Mesa}/src/mesa/drivers/dri/${MODULE}/server \ 24 25CPPFLAGS+= \ 26 -I${X11SRCDIR.Mesa}/src/egl/main \ 27 -I${X11SRCDIR.Mesa}/src/egl/drivers/dri \ 28 -I${X11SRCDIR.Mesa}/../src/mesa/drivers/dri/common \ 29 -I${DESTDIR}${X11INCDIR}/libdrm \ 30 -I${X11SRCDIR.Mesa}/../src/util 31 32.if ${MACHINE_ARCH} == "i386" 33CPPFLAGS.brw_disk_cache.c+= -march=i586 34.endif 35 36#CPPFLAGS+= -D_NETBSD_SOURCE -DPTHREADS 37 38# We don't actually build this on non-x86/non-evbarm at all, currently. 39# The following if statements are not effective since we only 40# get here for x86 and evbarm 41.if ${MACHINE_ARCH} == "alpha" 42DRIVERS= r200 radeon 43.elif ${MACHINE} == "macppc" || ${MACHINE} == "ofppc" 44DRIVERS= r200 radeon 45.elif ${MACHINE_ARCH} == "sparc64" || ${MACHINE_ARCH} == "sparc" 46DRIVERS= r200 radeon 47.elif ${MACHINE_ARCH} == "i386" || ${MACHINE_ARCH} == "x86_64" 48DRIVERS= i915 i965 r200 radeon 49.elif ${MACHINE} == "prep" || ${MACHINE} == "bebox" 50DRIVERS= r200 radeon 51.elif ${MACHINE} == "evbarm" 52DRIVERS= r200 radeon 53.endif 54 55DRI_SUBDIRS= ${DRIVERS} 56 57DRI_SOURCES.i915+= \ 58 i830_context.c \ 59 i830_state.c \ 60 i830_texblend.c \ 61 i830_texstate.c \ 62 i830_vtbl.c \ 63 i915_context.c \ 64 i915_debug_fp.c \ 65 i915_fragprog.c \ 66 i915_program.c \ 67 i915_state.c \ 68 i915_texstate.c \ 69 i915_vtbl.c \ 70 i915_tex_layout.c 71 72I915_INTEL_FILES = \ 73 intel_batchbuffer.c \ 74 intel_blit.c \ 75 intel_buffer_objects.c \ 76 intel_buffers.c \ 77 intel_clear.c \ 78 intel_context.c \ 79 intel_extensions.c \ 80 intel_fbo.c \ 81 intel_mipmap_tree.c \ 82 intel_pixel.c \ 83 intel_pixel_bitmap.c \ 84 intel_pixel_copy.c \ 85 intel_pixel_draw.c \ 86 intel_pixel_read.c \ 87 intel_regions.c \ 88 intel_render.c \ 89 intel_screen.c \ 90 intel_state.c \ 91 intel_syncobj.c \ 92 intel_tex.c \ 93 intel_tex_copy.c \ 94 intel_tex_image.c \ 95 intel_tex_layout.c \ 96 intel_tex_subimage.c \ 97 intel_tex_validate.c \ 98 intel_tris.c 99 100.for _f in ${I915_INTEL_FILES} 101BUILDSYMLINKS+= ${X11SRCDIR.Mesa}/src/mesa/drivers/dri/i915/${_f} i915_${_f} 102DRI_SOURCES.i915+= i915_${_f} 103CPPFLAGS.i915_${_f}+= -I${X11SRCDIR.Mesa}/src/mesa/drivers/dri/i915 104.endfor 105 106.PATH: ${X11SRCDIR.Mesa}/src/intel/blorp 107.PATH: ${X11SRCDIR.Mesa}/src/intel/common 108.PATH: ${X11SRCDIR.Mesa}/src/intel/compiler 109.PATH: ${X11SRCDIR.Mesa}/src/intel/dev 110.PATH: ${X11SRCDIR.Mesa}/src/intel/isl 111.PATH: ${X11SRCDIR.Mesa}/src/intel/perf 112.PATH: ${X11SRCDIR.Mesa}/../src/intel/ 113.PATH: ${X11SRCDIR.Mesa}/../src/intel/perf 114 115DRI_SOURCES.i965+= \ 116 blorp.c \ 117 blorp_blit.c \ 118 blorp_clear.c \ 119 gen_batch_decoder.c \ 120 gen_debug.c \ 121 gen_decoder.c \ 122 gen_device_info.c \ 123 gen_disasm.c \ 124 gen_l3_config.c \ 125 gen_perf.c \ 126 gen_perf_mdapi.c \ 127 gen_perf_metrics.c \ 128 gen_urb_config.c \ 129 intel_log.c \ 130 brw_binding_tables.c \ 131 brw_blorp.c \ 132 brw_bufmgr.c \ 133 brw_cfg.cpp \ 134 brw_clear.c \ 135 brw_clip.c \ 136 brw_clip_line.c \ 137 brw_clip_point.c \ 138 brw_clip_tri.c \ 139 brw_clip_unfilled.c \ 140 brw_clip_util.c \ 141 brw_compile_clip.c \ 142 brw_compile_sf.c \ 143 brw_compiler.c \ 144 brw_compute.c \ 145 brw_conditional_render.c \ 146 brw_context.c \ 147 brw_cs.c \ 148 brw_curbe.c \ 149 brw_dead_control_flow.cpp \ 150 brw_debug_recompile.c \ 151 brw_disasm.c \ 152 brw_disasm_info.c \ 153 brw_disk_cache.c \ 154 brw_draw.c \ 155 brw_draw_upload.c \ 156 brw_eu.c \ 157 brw_eu_compact.c \ 158 brw_eu_emit.c \ 159 brw_eu_util.c \ 160 brw_eu_validate.c \ 161 brw_ff_gs.c \ 162 brw_ff_gs_emit.c \ 163 brw_formatquery.c \ 164 brw_fs.cpp \ 165 brw_fs_bank_conflicts.cpp \ 166 brw_fs_cmod_propagation.cpp \ 167 brw_fs_combine_constants.cpp \ 168 brw_fs_copy_propagation.cpp \ 169 brw_fs_cse.cpp \ 170 brw_fs_dead_code_eliminate.cpp \ 171 brw_fs_generator.cpp \ 172 brw_fs_live_variables.cpp \ 173 brw_fs_lower_pack.cpp \ 174 brw_fs_lower_regioning.cpp \ 175 brw_fs_nir.cpp \ 176 brw_fs_reg_allocate.cpp \ 177 brw_fs_register_coalesce.cpp \ 178 brw_fs_saturate_propagation.cpp \ 179 brw_fs_sel_peephole.cpp \ 180 brw_fs_validate.cpp \ 181 brw_fs_visitor.cpp \ 182 brw_generate_mipmap.c \ 183 brw_gs.c \ 184 brw_gs_surface_state.c \ 185 brw_interpolation_map.c \ 186 brw_link.cpp \ 187 brw_meta_util.c \ 188 brw_misc_state.c \ 189 brw_nir.c \ 190 brw_nir_analyze_boolean_resolves.c \ 191 brw_nir_analyze_ubo_ranges.c \ 192 brw_nir_attribute_workarounds.c \ 193 brw_nir_lower_conversions.c \ 194 brw_nir_lower_cs_intrinsics.c \ 195 brw_nir_lower_image_load_store.c \ 196 brw_nir_lower_mem_access_bit_sizes.c \ 197 brw_nir_opt_peephole_ffma.c \ 198 brw_nir_tcs_workarounds.c \ 199 brw_nir_trig_workarounds.c \ 200 brw_nir_uniforms.cpp \ 201 brw_object_purgeable.c \ 202 brw_packed_float.c \ 203 brw_performance_query.c \ 204 brw_performance_query_mdapi.c \ 205 brw_pipe_control.c \ 206 brw_predicated_break.cpp \ 207 brw_primitive_restart.c \ 208 brw_program.c \ 209 brw_program_binary.c \ 210 brw_program_cache.c \ 211 brw_queryobj.c \ 212 brw_reg_type.c \ 213 brw_reset.c \ 214 brw_schedule_instructions.cpp \ 215 brw_sf.c \ 216 brw_shader.cpp \ 217 brw_state_upload.c \ 218 brw_surface_formats.c \ 219 brw_sync.c \ 220 brw_tcs.c \ 221 brw_tcs_surface_state.c \ 222 brw_tes.c \ 223 brw_tes_surface_state.c \ 224 brw_urb.c \ 225 brw_util.c \ 226 brw_vec4.cpp \ 227 brw_vec4_cmod_propagation.cpp \ 228 brw_vec4_copy_propagation.cpp \ 229 brw_vec4_cse.cpp \ 230 brw_vec4_dead_code_eliminate.cpp \ 231 brw_vec4_generator.cpp \ 232 brw_vec4_gs_nir.cpp \ 233 brw_vec4_gs_visitor.cpp \ 234 brw_vec4_live_variables.cpp \ 235 brw_vec4_nir.cpp \ 236 brw_vec4_reg_allocate.cpp \ 237 brw_vec4_surface_builder.cpp \ 238 brw_vec4_tcs.cpp \ 239 brw_vec4_tes.cpp \ 240 brw_vec4_visitor.cpp \ 241 brw_vec4_vs_visitor.cpp \ 242 brw_vs.c \ 243 brw_vs_surface_state.c \ 244 brw_vue_map.c \ 245 brw_wm.c \ 246 brw_wm_iz.cpp \ 247 brw_wm_surface_state.c \ 248 gen6_clip_state.c \ 249 gen6_constant_state.c \ 250 gen6_gs_visitor.cpp \ 251 gen6_multisample_state.c \ 252 gen6_queryobj.c \ 253 gen6_sampler_state.c \ 254 gen6_sol.c \ 255 gen6_urb.c \ 256 gen7_l3_state.c \ 257 gen7_sol_state.c \ 258 gen7_urb.c \ 259 gen8_depth_state.c \ 260 gen8_multisample_state.c \ 261 hsw_queryobj.c \ 262 hsw_sol.c \ 263 isl.c \ 264 isl_drm.c \ 265 isl_format.c \ 266 isl_format_layout.c \ 267 isl_gen4.c \ 268 isl_gen6.c \ 269 isl_gen7.c \ 270 isl_gen8.c \ 271 isl_gen9.c \ 272 isl_storage_image.c \ 273 isl_tiled_memcpy.c \ 274 isl_tiled_memcpy_normal.c \ 275 isl_tiled_memcpy_sse41.c 276 277I965_INTEL_FILES = \ 278 intel_batchbuffer.c \ 279 intel_blit.c \ 280 intel_buffer_objects.c \ 281 intel_buffers.c \ 282 intel_copy_image.c \ 283 intel_extensions.c \ 284 intel_fbo.c \ 285 intel_mipmap_tree.c \ 286 intel_pixel.c \ 287 intel_pixel_bitmap.c \ 288 intel_pixel_copy.c \ 289 intel_pixel_draw.c \ 290 intel_pixel_read.c \ 291 intel_screen.c \ 292 intel_state.c \ 293 intel_tex.c \ 294 intel_tex_copy.c \ 295 intel_tex_image.c \ 296 intel_tex_validate.c \ 297 intel_upload.c 298 299 300INTEL_GENS_BLORP= 40 45 50 60 70 75 80 90 100 110 301 302.for _gen in ${INTEL_GENS_BLORP} 303BUILDSYMLINKS+= ${X11SRCDIR.Mesa}/src/mesa/drivers/dri/i965/genX_state_upload.c ${_gen}_state_upload.c 304BUILDSYMLINKS+= ${X11SRCDIR.Mesa}/src/mesa/drivers/dri/i965/genX_blorp_exec.c ${_gen}_blorp_exec.c 305BUILDSYMLINKS+= ${X11SRCDIR.Mesa}/src/mesa/drivers/dri/i965/genX_pipe_control.c ${_gen}_pipe_control.c 306DRI_SOURCES.i965+= ${_gen}_state_upload.c ${_gen}_blorp_exec.c ${_gen}_pipe_control.c 307 308CPPFLAGS.${_gen}_state_upload.c+= -DGEN_VERSIONx10=${_gen} 309CPPFLAGS.${_gen}_blorp_exec.c+= -DGEN_VERSIONx10=${_gen} 310CPPFLAGS.${_gen}_pipe_control.c+= -DGEN_VERSIONx10=${_gen} 311.endfor 312 313INTEL_GENS_ISL= 40 50 60 70 75 80 90 100 110 314 315.for _gen in ${INTEL_GENS_ISL} 316BUILDSYMLINKS+= ${X11SRCDIR.Mesa}/src/intel/isl/isl_emit_depth_stencil.c ${_gen}_isl_emit_depth_stencil.c 317BUILDSYMLINKS+= ${X11SRCDIR.Mesa}/src/intel/isl/isl_surface_state.c ${_gen}_isl_surface_state.c 318DRI_SOURCES.i965+= ${_gen}_isl_emit_depth_stencil.c ${_gen}_isl_surface_state.c 319 320CPPFLAGS.${_gen}_isl_emit_depth_stencil.c+= -DGEN_VERSIONx10=${_gen} -I${X11SRCDIR.Mesa}/src/intel/isl/ 321CPPFLAGS.${_gen}_isl_surface_state.c+= -DGEN_VERSIONx10=${_gen} -I${X11SRCDIR.Mesa}/src/intel/isl/ 322.endfor 323 324.for _f in ${I965_INTEL_FILES} 325BUILDSYMLINKS+= ${X11SRCDIR.Mesa}/src/mesa/drivers/dri/i965/${_f} i965_${_f} 326DRI_SOURCES.i965+= i965_${_f} 327.endfor 328 329.for _f in ${DRI_SOURCES.i965} 330CPPFLAGS.${_f} += -I${X11SRCDIR.Mesa}/src/mesa/drivers/dri/i965 \ 331 -I${X11SRCDIR.Mesa}/src/intel \ 332 -I${X11SRCDIR.Mesa}/src/intel/compiler \ 333 -I${X11SRCDIR.Mesa}/../src/intel \ 334 -I${X11SRCDIR.Mesa}/src/compiler/nir \ 335 -I${X11SRCDIR.Mesa}/../src/compiler/nir 336.endfor 337 338# Needs mfence 339CPPFLAGS.brw_bufmgr.c+= -msse2 340 341DRI_SOURCES.r200 = \ 342 r200_context.c \ 343 r200_ioctl.c \ 344 r200_state.c \ 345 r200_state_init.c \ 346 r200_cmdbuf.c \ 347 r200_tex.c \ 348 r200_texstate.c \ 349 r200_tcl.c \ 350 r200_swtcl.c \ 351 r200_maos.c \ 352 r200_sanity.c \ 353 r200_fragshader.c \ 354 r200_vertprog.c \ 355 r200_blit.c 356 357R200_RADEON_FILES= \ 358 radeon_buffer_objects.c \ 359 radeon_common_context.c \ 360 radeon_common.c \ 361 radeon_dma.c \ 362 radeon_debug.c \ 363 radeon_fbo.c \ 364 radeon_fog.c \ 365 radeon_mipmap_tree.c \ 366 radeon_pixel_read.c \ 367 radeon_queryobj.c \ 368 radeon_span.c \ 369 radeon_texture.c \ 370 radeon_tex_copy.c \ 371 radeon_tile.c \ 372 radeon_screen.c 373 374.for _f in ${R200_RADEON_FILES} 375BUILDSYMLINKS+= ${X11SRCDIR.Mesa}/src/mesa/drivers/dri/radeon/${_f} r200_${_f} 376DRI_SOURCES.r200+= r200_${_f} 377.endfor 378 379.for _f in ${DRI_SOURCES.r200} 380CPPFLAGS.${_f} += -I${X11SRCDIR.Mesa}/src/mesa/drivers/dri/r200/server \ 381 -I${X11SRCDIR.Mesa}/src/mesa/drivers/dri/r200 \ 382 -I${X11SRCDIR.Mesa}/src/mesa/drivers/dri/radeon/server \ 383 -I${X11SRCDIR.Mesa}/src/mesa/drivers/dri/radeon \ 384 -DRADEON_R200 385.endfor 386 387DRI_SOURCES.radeon = \ 388 radeon_buffer_objects.c \ 389 radeon_common_context.c \ 390 radeon_common.c \ 391 radeon_dma.c \ 392 radeon_debug.c \ 393 radeon_fbo.c \ 394 radeon_fog.c \ 395 radeon_mipmap_tree.c \ 396 radeon_pixel_read.c \ 397 radeon_queryobj.c \ 398 radeon_span.c \ 399 radeon_texture.c \ 400 radeon_tex_copy.c \ 401 radeon_tile.c \ 402 radeon_context.c \ 403 radeon_ioctl.c \ 404 radeon_screen.c \ 405 radeon_state.c \ 406 radeon_state_init.c \ 407 radeon_tex.c \ 408 radeon_texstate.c \ 409 radeon_tcl.c \ 410 radeon_swtcl.c \ 411 radeon_maos.c \ 412 radeon_sanity.c \ 413 radeon_blit.c 414 415.for _f in ${DRI_SOURCES.radeon} 416CPPFLAGS.${_f} += -I${X11SRCDIR.Mesa}/src/mesa/drivers/dri/radeon/server \ 417 -I${X11SRCDIR.Mesa}/src/mesa/drivers/dri/radeon \ 418 -DRADEON_R100 419.endfor 420 421.for _d in ${DRI_SUBDIRS} 422SRCS+= ${DRI_SOURCES.${_d}} 423.PATH: ${X11SRCDIR.Mesa}/src/mesa/drivers/dri/${_d} 424.endfor 425 426 427LIBDPLIBS+= expat ${NETBSDSRCDIR}/external/mit/expat/lib/libexpat 428LIBDPLIBS+= m ${NETBSDSRCDIR}/lib/libm 429LIBDPLIBS+= pthread ${NETBSDSRCDIR}/lib/libpthread 430LIBDPLIBS+= glapi ${.CURDIR}/../libglapi${OLD_SUFFIX} 431LIBDPLIBS+= drm ${.CURDIR}/../libdrm 432.if ${MACHINE_ARCH} == "i386" || ${MACHINE_ARCH} == "x86_64" 433LIBDPLIBS+= drm_intel ${.CURDIR}/../libdrm_intel 434.endif 435LIBDPLIBS+= drm_radeon ${.CURDIR}/../libdrm_radeon 436 437MESA_SRC_MODULES= main math math_xform vbo tnl swrast ss common asm_c program asm_s 438.include "../libmesa.mk" 439.include "../libglsl.mk" 440 441.if ${MACHINE_ARCH} == "i386" || ${MACHINE_ARCH} == "x86_64" 442SRCS+= streaming-load-memcpy.c 443CPPFLAGS.streaming-load-memcpy.c+= -msse4.1 444CPPFLAGS.isl_tiled_memcpy_sse41.c+= -msse4.1 445.endif 446 447CFLAGS+= ${${ACTIVE_CC} == "clang":? -Wno-error=atomic-alignment :} 448 449.include "../driver.mk" 450 451.for _d in ${DRIVERS} 452SYMLINKS+= mesa_dri_drivers.so.${SHLIB_MAJOR} ${DRIDIR}/${_d}_dri.so.${SHLIB_MAJOR} 453SYMLINKS+= ${_d}_dri.so.${SHLIB_MAJOR} ${DRIDIR}/${_d}_dri.so 454.if ${MKDEBUG} != "no" 455SYMLINKS+= mesa_dri_drivers.so.${SHLIB_MAJOR}.debug ${DRIDEBUGDIR}/${_d}_dri.so.${SHLIB_MAJOR}.debug 456.endif 457.endfor 458 459.endif 460 461PKGCONFIG= dri 462PKGDIST.dri= ${X11SRCDIR.Mesa}/../src/pkgconfig 463.include "${.CURDIR}/../libGL/mesa-ver.mk" 464PKGCONFIG_VERSION.dri= ${MESA_VER} 465 466# XXX remove these from bsd.x11.mk 467PKGCONFIG_SED_FLAGS= \ 468 -e "s,@DRI_DRIVER_INSTALL_DIR@,${X11USRLIBDIR}/modules/dri,; \ 469 s,@DRI_PC_REQ_PRIV@,," 470 471.PATH: ${X11SRCDIR.Mesa}/src/util 472 473FILESDIR= /etc 474BUILDSYMLINKS+= 00-mesa-defaults.conf drirc 475FILES= drirc 476 477.PATH: ${X11SRCDIR.Mesa}/src/mesa/drivers/dri/common 478 479.include <bsd.x11.mk> 480.if ${MACHINE_ARCH} == "i386" || ${MACHINE_ARCH} == "x86_64" || \ 481 ${MACHINE} == "evbarm" 482LIBDIR= ${X11USRLIBDIR}/modules/dri 483 484CWARNFLAGS.clang+= -Wno-error=initializer-overrides -Wno-error=switch \ 485 -Wno-error=tautological-constant-out-of-range-compare \ 486 -Wno-error=enum-conversion \ 487 -Wno-error=implicit-int-float-conversion \ 488 -Wno-error=tautological-constant-compare \ 489 -Wno-c99-designator -Wno-xor-used-as-pow 490 491COPTS+= -Wno-error=stack-protector 492 493COPTS.u_atomic.c+= ${${ACTIVE_CC} == "gcc" && ${HAVE_GCC:U0} >= 10:? -Wno-builtin-declaration-mismatch :} 494 495.include <bsd.lib.mk> 496.else 497.include <bsd.inc.mk> 498.endif 499# Don't re-build .c files when .y files change 500.y.c: 501