xref: /netbsd-src/external/gpl3/gdb/dist/include/opcode/ChangeLog-0415 (revision ba340e457da88a40806d62ac0f140844ca1436e9)
1*ba340e45Schristos2015-12-24  Thomas Preud'homme  <thomas.preudhomme@arm.com>
2*ba340e45Schristos
3*ba340e45Schristos	* arm.h (ARM_EXT2_V6T2_V8M): New extension bit.
4*ba340e45Schristos	(ARM_AEXT2_V8A): New architecture extension bitfield.
5*ba340e45Schristos	(ARM_AEXT2_V8_1A): Use ARM_AEXT2_V8A instead of ARM_EXT2_ATOMICS.
6*ba340e45Schristos	(ARM_AEXT_V8M_BASE): New architecture extension bitfield.
7*ba340e45Schristos	(ARM_AEXT2_V8M): Add extension bit ARM_EXT2_V6T2_V8M.
8*ba340e45Schristos	(ARM_ARCH_V6T2): Use ARM_EXT2_V6T2_V8M for the second extension
9*ba340e45Schristos	bitfield.
10*ba340e45Schristos	(ARM_ARCH_V6KT2): Likewise.
11*ba340e45Schristos	(ARM_ARCH_V6ZT2): Likewise.
12*ba340e45Schristos	(ARM_ARCH_V6KZT2): Likewise.
13*ba340e45Schristos	(ARM_ARCH_V7): Likewise.
14*ba340e45Schristos	(ARM_ARCH_V7A): Likewise.
15*ba340e45Schristos	(ARM_ARCH_V7VE): Likewise.
16*ba340e45Schristos	(ARM_ARCH_V7R): Likewise.
17*ba340e45Schristos	(ARM_ARCH_V7M): Likewise.
18*ba340e45Schristos	(ARM_ARCH_V7EM): Likewise.
19*ba340e45Schristos	(ARM_ARCH_V8A): Likewise.
20*ba340e45Schristos	(ARM_ARCH_V8M_BASE): New architecture bitfield.
21*ba340e45Schristos	(ARM_ARCH_THUMB2): Include instructions shared by ARMv6t2 and ARMv8-M.
22*ba340e45Schristos	(ARM_ARCH_V7A_SEC): Use ARM_EXT2_V6T2_V8M for the second extension
23*ba340e45Schristos	bitfield and reindent.
24*ba340e45Schristos	(ARM_ARCH_V7A_MP_SEC): Likewise.
25*ba340e45Schristos	(ARM_ARCH_V7R_IDIV): Likewise.
26*ba340e45Schristos	(ARM_ARCH_V8A_FP): Use ARM_AEXT2_V8A instead of ARM_EXT2_ATOMICS.
27*ba340e45Schristos	(ARM_ARCH_V8A_SIMD): Likewise.
28*ba340e45Schristos	(ARM_ARCH_V8A_CRYPTOV1): Likewise.
29*ba340e45Schristos
30*ba340e45Schristos2015-12-24  Thomas Preud'homme  <thomas.preudhomme@arm.com>
31*ba340e45Schristos
32*ba340e45Schristos	* arm.h (ARM_EXT2_ATOMICS): New extension bit.
33*ba340e45Schristos	(ARM_EXT2_V8M): Likewise.
34*ba340e45Schristos	(ARM_EXT_V8): Adjust comment with regards to atomics and remove
35*ba340e45Schristos	mention of legacy use for that bit.
36*ba340e45Schristos	(ARM_AEXT2_V8_1A): New architecture extension bitfield.
37*ba340e45Schristos	(ARM_AEXT2_V8_2A): Likewise.
38*ba340e45Schristos	(ARM_AEXT_V8M_MAIN): Likewise.
39*ba340e45Schristos	(ARM_AEXT2_V8M): Likewise.
40*ba340e45Schristos	(ARM_ARCH_V8A): Use ARM_EXT2_ATOMICS for features in second bitfield.
41*ba340e45Schristos	(ARM_ARCH_V8_1A): Likewise with ARM_AEXT2_V8_1A.
42*ba340e45Schristos	(ARM_ARCH_V8_2A): Likewise with ARM_AEXT2_V8_2A.
43*ba340e45Schristos	(ARM_ARCH_V8M_MAIN): New architecture feature bitfield.
44*ba340e45Schristos	(ARM_ARCH_V8A_FP): Use ARM_EXT2_ATOMICS for features in second bitfield
45*ba340e45Schristos	and reindent.
46*ba340e45Schristos	(ARM_ARCH_V8A_SIMD): Likewise.
47*ba340e45Schristos	(ARM_ARCH_V8A_CRYPTOV1): Likewise.
48*ba340e45Schristos	(ARM_ARCH_V8_1A_FP): Use ARM_AEXT2_V8_1A to set second bitfield of
49*ba340e45Schristos	feature bits.
50*ba340e45Schristos	(ARM_ARCH_V8_1A_SIMD): Likewise.
51*ba340e45Schristos	(ARM_ARCH_V8_1A_CRYPTOV1): Likewise.
52*ba340e45Schristos
53*ba340e45Schristos2015-12-24  Thomas Preud'homme  <thomas.preudhomme@arm.com>
54*ba340e45Schristos
55*ba340e45Schristos	* arm.h (ARM_ARCH_THUMB2): Add comment explaining its meaning and
56*ba340e45Schristos	remove extension bit not including any Thumb-2 instruction.
57*ba340e45Schristos
58*ba340e45Schristos2015-12-15  Matthew Wahab  <matthew.wahab@arm.com>
59*ba340e45Schristos
60*ba340e45Schristos	* arm.h (ARM_ARCH_V8_1A): Add the CRC_EXT_ARMV8 co-processor
61*ba340e45Schristos	feature macro.
62*ba340e45Schristos	(ARM_ARCH_V8_2A): Likewise.
63*ba340e45Schristos
64*ba340e45Schristos2015-12-14  Matthew Wahab  <matthew.wahab@arm.com>
65*ba340e45Schristos
66*ba340e45Schristos	* aarch64.h (enum aarch64_opnd_qualifier): Add
67*ba340e45Schristos	AARCH64_OPND_QLF_V_2H.
68*ba340e45Schristos
69*ba340e45Schristos2015-12-14  Yoshinori Sato <ysato@users.sourceforge.jp>
70*ba340e45Schristos
71*ba340e45Schristos	* rx.h: Add new instructions.
72*ba340e45Schristos
73*ba340e45Schristos2015-12-11  Matthew Wahab  <matthew.wahab@arm.com>
74*ba340e45Schristos
75*ba340e45Schristos	* aarch64.h (aarch64_opnd): Add AARCH64_OPND_BARRIER_PSB.
76*ba340e45Schristos	* aarch64-asm-2.c: Regenerate.
77*ba340e45Schristos	* aarch64-dis-2.c: Regenerate.
78*ba340e45Schristos	* aarch64-opc-2.c: Regenerate.
79*ba340e45Schristos	* aarch64-opc.c (aarch64_hint_options): Add "csync".
80*ba340e45Schristos	(aarch64_print_operands): Handle AARCH64_OPND_BARRIER_PSB.
81*ba340e45Schristos	* aarch64-tbl.h (aarch64_feature_stat_profile): New.
82*ba340e45Schristos	(STAT_PROFILE): New.
83*ba340e45Schristos	(aarch64_opcode_table): Add "psb".
84*ba340e45Schristos	(AARCH64_OPERANDS): Add "BARRIER_PSB".
85*ba340e45Schristos
86*ba340e45Schristos2015-12-11  Matthew Wahab  <matthew.wahab@arm.com>
87*ba340e45Schristos
88*ba340e45Schristos	* aarch64.h (aarch64_hint_options): Declare.
89*ba340e45Schristos	(aarch64_opnd_info): Add field hint_option.
90*ba340e45Schristos
91*ba340e45Schristos2015-12-11  Matthew Wahab  <matthew.wahab@arm.com>
92*ba340e45Schristos
93*ba340e45Schristos	* aarch64.h (AARCH64_FEATURE_PROFILE): New.
94*ba340e45Schristos
95*ba340e45Schristos2015-12-10  Matthew Wahab  <matthew.wahab@arm.com>
96*ba340e45Schristos
97*ba340e45Schristos	* aarch64.h (aarch64_sys_ins_reg_supported_p): Declare.
98*ba340e45Schristos
99*ba340e45Schristos2015-12-10  Matthew Wahab  <matthew.wahab@arm.com>
100*ba340e45Schristos
101*ba340e45Schristos	* aarch64.h (aarch64_sys_ins_reg): Replace has_xt with flags.
102*ba340e45Schristos	(aarch64_sys_ins_reg_has_xt): Declare.
103*ba340e45Schristos
104*ba340e45Schristos2015-12-10  Matthew Wahab  <matthew.wahab@arm.com>
105*ba340e45Schristos
106*ba340e45Schristos	* aarch64.h (AARCH64_FEATURE_RAS): New.
107*ba340e45Schristos	(AARCH64_ARCH_V8_2): Add AARCH64_FEATURE_RAS.
108*ba340e45Schristos
109*ba340e45Schristos2015-12-10  Matthew Wahab  <matthew.wahab@arm.com>
110*ba340e45Schristos
111*ba340e45Schristos	* aarch64.h (AARCH64_FEATURE_F16): Fix clash with
112*ba340e45Schristos	AARCH64_FEATURE_V8_1.
113*ba340e45Schristos	(AARCH64_ARCH_V8_1): Add AARCH64_FEATURE_CRC.
114*ba340e45Schristos	(AARCH64_ARCH_V8_2): Add AARCH64_FEATURE_CRC and
115*ba340e45Schristos	AARCH64_FEATURE_V8_1.
116*ba340e45Schristos
117*ba340e45Schristos2015-12-04  Claudiu Zissulescu  <claziss@synopsys.com>
118*ba340e45Schristos
119*ba340e45Schristos	* arc.h (arc_reloc_equiv_tab): Replace flagcode with flags[32].
120*ba340e45Schristos
121*ba340e45Schristos2015-11-27  Matthew Wahab  <matthew.wahab@arm.com>
122*ba340e45Schristos
123*ba340e45Schristos	* aarch64.h (aarch64_op): Add OP_BFC.
124*ba340e45Schristos
125*ba340e45Schristos2015-11-27  Matthew Wahab  <matthew.wahab@arm.com>
126*ba340e45Schristos
127*ba340e45Schristos	* aarch64.h (AARCH64_FEATURE_F16): New.
128*ba340e45Schristos	(AARCH64_ARCH_V8_2): Add AARCH64_FEATURE_F16 to ARMv8.2
129*ba340e45Schristos	features.
130*ba340e45Schristos
131*ba340e45Schristos2015-11-20  Matthew Wahab  <matthew.wahab@arm.com>
132*ba340e45Schristos
133*ba340e45Schristos	* aarch64.h (AARCH64_FEATURE_V8_1): New.
134*ba340e45Schristos	(AARCH64_ARCH_v8_1): Add AARCH64_FEATURE_V8_1.
135*ba340e45Schristos
136*ba340e45Schristos2015-11-19  Matthew Wahab  <matthew.wahab@arm.com>
137*ba340e45Schristos
138*ba340e45Schristos	* arm.h (ARM_EXT2_V8_2A): New.
139*ba340e45Schristos	(ARM_ARCH_V8_2A): New.
140*ba340e45Schristos
141*ba340e45Schristos2015-11-19  Matthew Wahab  <matthew.wahab@arm.com>
142*ba340e45Schristos
143*ba340e45Schristos	* aarch64.h (AARCH64_FEATURE_V8_2): New.
144*ba340e45Schristos	(AARCH64_ARCH_V8_2): New.
145*ba340e45Schristos
146*ba340e45Schristos2015-11-11  Alan Modra  <amodra@gmail.com>
147*ba340e45Schristos	    Peter Bergner <bergner@vnet.ibm.com>
148*ba340e45Schristos
149*ba340e45Schristos	* ppc.h (PPC_OPCODE_POWER9): New define.
150*ba340e45Schristos	(PPC_OPCODE_VSX3): Likewise.
151*ba340e45Schristos
152*ba340e45Schristos2015-11-02  Nick Clifton  <nickc@redhat.com>
153*ba340e45Schristos
154*ba340e45Schristos	* rx.h (enum RX_Opcode_ID): Add more NOP opcodes.
155*ba340e45Schristos
156*ba340e45Schristos2015-11-02  Nick Clifton  <nickc@redhat.com>
157*ba340e45Schristos
158*ba340e45Schristos	* rx.h (enum RX_Operand_Type): Add RX_Operand_Zero_Indirect.
159*ba340e45Schristos
160*ba340e45Schristos2015-10-28  Yao Qi  <yao.qi@linaro.org>
161*ba340e45Schristos
162*ba340e45Schristos	* aarch64.h (aarch64_decode_insn): Update declaration.
163*ba340e45Schristos
164*ba340e45Schristos2015-10-07  Yao Qi  <yao.qi@linaro.org>
165*ba340e45Schristos
166*ba340e45Schristos	* aarch64.h (aarch64_sys_ins_reg) <template>: Removed.
167*ba340e45Schristos	<name>: New field.
168*ba340e45Schristos
169*ba340e45Schristos2015-10-07  Yao Qi  <yao.qi@linaro.org>
170*ba340e45Schristos
171*ba340e45Schristos	* aarch64.h [__cplusplus]: Wrap in extern "C".
172*ba340e45Schristos
173*ba340e45Schristos2015-10-07  Claudiu Zissulescu  <claziss@synopsys.com>
174*ba340e45Schristos	    Cupertino Miranda  <cmiranda@synopsys.com>
175*ba340e45Schristos
176*ba340e45Schristos	* arc-func.h: New file.
177*ba340e45Schristos	* arc.h: Likewise.
178*ba340e45Schristos
179*ba340e45Schristos2015-10-02  Yao Qi  <yao.qi@linaro.org>
180*ba340e45Schristos
181*ba340e45Schristos	* aarch64.h (aarch64_zero_register_p): Move the declaration
182*ba340e45Schristos	to column one.
183*ba340e45Schristos
184*ba340e45Schristos2015-10-02  Yao Qi  <yao.qi@linaro.org>
185*ba340e45Schristos
186*ba340e45Schristos	* aarch64.h (aarch64_decode_insn): Declare it.
187*ba340e45Schristos
188*ba340e45Schristos2015-09-29  Dominik Vogt  <vogt@linux.vnet.ibm.com>
189*ba340e45Schristos
190*ba340e45Schristos	* s390.h (S390_INSTR_FLAG_HTM): New flag.
191*ba340e45Schristos	(S390_INSTR_FLAG_VX): New flag.
192*ba340e45Schristos	(S390_INSTR_FLAG_FACILITY_MASK): New flag mask.
193*ba340e45Schristos
194*ba340e45Schristos2015-09-26  James Bowman  <james.bowman@ftdichip.com>
195*ba340e45Schristos
196*ba340e45Schristos	* ft32.h: Add instruction macros FT32_*()
197*ba340e45Schristos
198*ba340e45Schristos2015-09-23  Nick Clifton  <nickc@redhat.com>
199*ba340e45Schristos
200*ba340e45Schristos	* ppc.h (PPC_OPSHIFT_INV): Use an unsigned constant when left
201*ba340e45Schristos	shifting.
202*ba340e45Schristos
203*ba340e45Schristos2015-09-22  Nick Clifton  <nickc@redhat.com>
204*ba340e45Schristos
205*ba340e45Schristos	* rx.h (enum RX_Size): Add RX_Bad_Size entry.
206*ba340e45Schristos
207*ba340e45Schristos2015-09-09  Daniel Santos  <daniel.santos@pobox.com>
208*ba340e45Schristos
209*ba340e45Schristos	* visium.h (gen_reg_table): Make static.
210*ba340e45Schristos	(fp_reg_table): Likewise.
211*ba340e45Schristos	(cc_table): Likewise.
212*ba340e45Schristos
213*ba340e45Schristos2015-07-20  Matthew Wahab  <matthew.wahab@arm.com>
214*ba340e45Schristos
215*ba340e45Schristos	* arm.h (ARM_AEXT_V6ZK): Rename to ARM_AEXT_V6KZ.
216*ba340e45Schristos	(ARM_AEXT_V6ZKT2): Rename to ARM_AEXT_V6KZT2.
217*ba340e45Schristos	(ARM_ARCH_V6ZK): Rename to ARM_ARCH_V6KZ.
218*ba340e45Schristos	(ARM_ARCH_V6ZKT2): Rename to ARM_ARCH_V6KZT2.
219*ba340e45Schristos
220*ba340e45Schristos2015-07-03  Alan Modra  <amodra@gmail.com>
221*ba340e45Schristos
222*ba340e45Schristos	* ppc.h (PPC_OPCODE_750, PPC_OPCODE_7450, PPC_OPCODE_860): Define.
223*ba340e45Schristos
224*ba340e45Schristos2015-07-01  Sandra Loosemore  <sandra@codesourcery.com>
225*ba340e45Schristos	    Cesar Philippidis  <cesar@codesourcery.com>
226*ba340e45Schristos
227*ba340e45Schristos	* nios2.h (enum iw_format_type): Add R2 formats.
228*ba340e45Schristos	(enum overflow_type): Add signed_immed12_overflow and
229*ba340e45Schristos	enumeration_overflow for R2.
230*ba340e45Schristos	(struct nios2_opcode): Document new argument letters for R2.
231*ba340e45Schristos	(REG_3BIT, REG_LDWM, REG_POP): Define.
232*ba340e45Schristos	(includes): Include nios2r2.h.
233*ba340e45Schristos	(nios2_r2_opcodes, nios2_num_r2_opcodes): Declare.
234*ba340e45Schristos	(nios2_r2_asi_n_mappings, nios2_num_r2_asi_n_mappings): Declare.
235*ba340e45Schristos	(nios2_r2_shi_n_mappings, nios2_num_r2_shi_n_mappings): Declare.
236*ba340e45Schristos	(nios2_r2_andi_n_mappings, nios2_num_r2_andi_n_mappings): Declare.
237*ba340e45Schristos	(nios2_r2_reg3_mappings, nios2_num_r2_reg3_mappings): Declare.
238*ba340e45Schristos	(nios2_r2_reg_range_mappings, nios2_num_r2_reg_range_mappings):
239*ba340e45Schristos	Declare.
240*ba340e45Schristos	* nios2r2.h: New file.
241*ba340e45Schristos
242*ba340e45Schristos2015-06-19  Peter Bergner <bergner@vnet.ibm.com>
243*ba340e45Schristos
244*ba340e45Schristos	* ppc.h (PPC_OPERAND_OPTIONAL_VALUE): New.
245*ba340e45Schristos	(ppc_optional_operand_value): New inline function.
246*ba340e45Schristos
247*ba340e45Schristos2015-06-04  Matthew Wahab  <matthew.wahab@arm.com>
248*ba340e45Schristos
249*ba340e45Schristos	* aarch64.h (AARCH64_V8_1): New.
250*ba340e45Schristos
251*ba340e45Schristos2015-06-03  Matthew Wahab  <matthew.wahab@arm.com>
252*ba340e45Schristos
253*ba340e45Schristos	* arm.h (FPU_ARCH_CRYPTO_NEON_VFP_ARMV8_1): New.
254*ba340e45Schristos	(ARM_ARCH_V8_1A): New.
255*ba340e45Schristos	(ARM_ARCH_V8_1A_FP): New.
256*ba340e45Schristos	(ARM_ARCH_V8_1A_SIMD): New.
257*ba340e45Schristos	(ARM_ARCH_V8_1A_CRYPTOV1): New.
258*ba340e45Schristos	(ARM_FEATURE_CORE): New.
259*ba340e45Schristos
260*ba340e45Schristos2015-06-02  Matthew Wahab  <matthew.wahab@arm.com>
261*ba340e45Schristos
262*ba340e45Schristos	* arm.h (ARM_EXT2_PAN): New.
263*ba340e45Schristos	(ARM_FEATURE_CORE_HIGH): New.
264*ba340e45Schristos
265*ba340e45Schristos2015-06-02  Matthew Wahab  <matthew.wahab@arm.com>
266*ba340e45Schristos
267*ba340e45Schristos	* arm.h (ARM_FEATURE_ALL): New.
268*ba340e45Schristos
269*ba340e45Schristos2015-06-02  Matthew Wahab  <matthew.wahab@arm.com>
270*ba340e45Schristos
271*ba340e45Schristos	* aarch64.h (AARCH64_FEATURE_RDMA): New.
272*ba340e45Schristos
273*ba340e45Schristos2015-06-02  Matthew Wahab  <matthew.wahab@arm.com>
274*ba340e45Schristos
275*ba340e45Schristos	* aarch64.h (AARCH64_FEATURE_LOR): New.
276*ba340e45Schristos
277*ba340e45Schristos2015-06-01  Matthew Wahab  <matthew.wahab@arm.com>
278*ba340e45Schristos
279*ba340e45Schristos	* aarch64.h (AARCH64_FEATURE_PAN): New.
280*ba340e45Schristos	(aarch64_sys_reg_supported_p): Declare.
281*ba340e45Schristos	(aarch64_pstatefield_supported_p): Declare.
282*ba340e45Schristos
283*ba340e45Schristos2015-04-30  DJ Delorie  <dj@redhat.com>
284*ba340e45Schristos
285*ba340e45Schristos	* rl78.h (RL78_Dis_Isa): New.
286*ba340e45Schristos	(rl78_decode_opcode): Add ISA parameter.
287*ba340e45Schristos
288*ba340e45Schristos2015-03-24  Terry Guo  <terry.guo@arm.com>
289*ba340e45Schristos
290*ba340e45Schristos	* arm.h (arm_feature_set): Extended to provide more available bits.
291*ba340e45Schristos	(ARM_ANY): Updated to follow above new definition.
292*ba340e45Schristos	(ARM_CPU_HAS_FEATURE): Likewise.
293*ba340e45Schristos	(ARM_CPU_IS_ANY): Likewise.
294*ba340e45Schristos	(ARM_MERGE_FEATURE_SETS): Likewise.
295*ba340e45Schristos	(ARM_CLEAR_FEATURE): Likewise.
296*ba340e45Schristos	(ARM_FEATURE): Likewise.
297*ba340e45Schristos	(ARM_FEATURE_COPY): New macro.
298*ba340e45Schristos	(ARM_FEATURE_EQUAL): Likewise.
299*ba340e45Schristos	(ARM_FEATURE_ZERO): Likewise.
300*ba340e45Schristos	(ARM_FEATURE_CORE_EQUAL): Likewise.
301*ba340e45Schristos	(ARM_FEATURE_LOW): Likewise.
302*ba340e45Schristos	(ARM_FEATURE_CORE_LOW): Likewise.
303*ba340e45Schristos	(ARM_FEATURE_CORE_COPROC): Likewise.
304*ba340e45Schristos
305*ba340e45Schristos2015-02-19  Pedro Alves  <palves@redhat.com>
306*ba340e45Schristos
307*ba340e45Schristos	* cgen.h [__cplusplus]: Wrap in extern "C".
308*ba340e45Schristos	* msp430-decode.h [__cplusplus]: Likewise.
309*ba340e45Schristos	* nios2.h [__cplusplus]: Likewise.
310*ba340e45Schristos	* rl78.h [__cplusplus]: Likewise.
311*ba340e45Schristos	* rx.h [__cplusplus]: Likewise.
312*ba340e45Schristos	* tilegx.h [__cplusplus]: Likewise.
313*ba340e45Schristos
314*ba340e45Schristos2015-01-28  James Bowman  <james.bowman@ftdichip.com>
315*ba340e45Schristos
316*ba340e45Schristos	* ft32.h: New file.
317*ba340e45Schristos
318*ba340e45Schristos2015-01-16  Andreas Krebbel  <krebbel@linux.vnet.ibm.com>
319*ba340e45Schristos
320*ba340e45Schristos	* s390.h (s390_opcode_cpu_val): Add S390_OPCODE_Z13.
321*ba340e45Schristos
322*ba340e45Schristos2015-01-01  Alan Modra  <amodra@gmail.com>
323*ba340e45Schristos
324*ba340e45Schristos	Update year range in copyright notice of all files.
325*ba340e45Schristos
326*ba340e45Schristos2014-12-27  Anthony Green  <green@moxielogic.com>
327*ba340e45Schristos
328*ba340e45Schristos	* moxie.h (MOXIE_F1_AiB2, MOXIE_F1_ABi2): Renamed from
329*ba340e45Schristos	MOXIE_F1_AiB4 and MOXIE_F1_ABi2.
330*ba340e45Schristos
331*ba340e45Schristos2014-12-06  Eric Botcazou  <ebotcazou@adacore.com>
332*ba340e45Schristos
333*ba340e45Schristos	* visium.h: New file.
334*ba340e45Schristos
335*ba340e45Schristos2014-11-28  Sandra Loosemore  <sandra@codesourcery.com>
336*ba340e45Schristos
337*ba340e45Schristos	* nios2.h (NIOS2_INSN_ADDI, NIOS2_INSN_ANDI): Delete.
338*ba340e45Schristos	(NIOS2_INSN_ORI, NIOS2_INSN_XORI): Delete.
339*ba340e45Schristos	(NIOS2_INSN_OPTARG): Renumber.
340*ba340e45Schristos
341*ba340e45Schristos2014-11-21  Terry Guo  <terry.guo@arm.com>
342*ba340e45Schristos
343*ba340e45Schristos	* arm.h (FPU_VFP_EXT_ARMV8xD): New macro.
344*ba340e45Schristos	(FPU_VFP_V5D16): Likewise.
345*ba340e45Schristos	(FPU_VFP_V5_SP_D16): Likewise.
346*ba340e45Schristos	(FPU_ARCH_VFP_V5D16): Likewise.
347*ba340e45Schristos	(FPU_ARCH_VFP_V5_SP_D16): Likewise.
348*ba340e45Schristos
349*ba340e45Schristos2014-11-06  Sandra Loosemore  <sandra@codesourcery.com>
350*ba340e45Schristos
351*ba340e45Schristos	* nios2.h (nios2_find_opcode_hash): Add mach parameter to
352*ba340e45Schristos	declaration.  Fix obsolete comment.
353*ba340e45Schristos
354*ba340e45Schristos2014-10-23  Sandra Loosemore  <sandra@codesourcery.com>
355*ba340e45Schristos
356*ba340e45Schristos	* nios2.h (enum iw_format_type): New.
357*ba340e45Schristos	(struct nios2_opcode): Update comments.  Add size and format fields.
358*ba340e45Schristos	(NIOS2_INSN_OPTARG): New.
359*ba340e45Schristos	(REG_NORMAL, REG_CONTROL, REG_COPROCESSOR): New.
360*ba340e45Schristos	(struct nios2_reg): Add regtype field.
361*ba340e45Schristos	(GET_INSN_FIELD, SET_INSN_FIELD): Delete.
362*ba340e45Schristos	(IW_A_LSB, IW_A_MSB, IW_A_SZ, IW_A_MASK): Delete.
363*ba340e45Schristos	(IW_B_LSB, IW_B_MSB, IW_B_SZ, IW_B_MASK): Delete.
364*ba340e45Schristos	(IW_C_LSB, IW_C_MSB, IW_C_SZ, IW_C_MASK): Delete.
365*ba340e45Schristos	(IW_IMM16_LSB, IW_IMM16_MSB, IW_IMM16_SZ, IW_IMM16_MASK): Delete.
366*ba340e45Schristos	(IW_IMM26_LSB, IW_IMM26_MSB, IW_IMM26_SZ, IW_IMM26_MASK): Delete.
367*ba340e45Schristos	(IW_OP_LSB, IW_OP_MSB, IW_OP_SZ, IW_OP_MASK): Delete.
368*ba340e45Schristos	(IW_OPX_LSB, IW_OPX_MSB, IW_OPX_SZ, IW_OPX_MASK): Delete.
369*ba340e45Schristos	(IW_SHIFT_IMM5_LSB, IW_SHIFT_IMM5_MSB): Delete.
370*ba340e45Schristos	(IW_SHIFT_IMM5_SZ, IW_SHIFT_IMM5_MASK): Delete.
371*ba340e45Schristos	(IW_CONTROL_REGNUM_LSB, IW_CONTROL_REGNUM_MSB): Delete.
372*ba340e45Schristos	(IW_CONTROL_REGNUM_SZ, IW_CONTROL_REGNUM_MASK): Delete.
373*ba340e45Schristos	(OP_MASK_OP, OP_SH_OP): Delete.
374*ba340e45Schristos	(OP_MASK_IOP, OP_SH_IOP): Delete.
375*ba340e45Schristos	(OP_MASK_IRD, OP_SH_IRD): Delete.
376*ba340e45Schristos	(OP_MASK_IRT, OP_SH_IRT): Delete.
377*ba340e45Schristos	(OP_MASK_IRS, OP_SH_IRS): Delete.
378*ba340e45Schristos	(OP_MASK_ROP, OP_SH_ROP): Delete.
379*ba340e45Schristos	(OP_MASK_RRD, OP_SH_RRD): Delete.
380*ba340e45Schristos	(OP_MASK_RRT, OP_SH_RRT): Delete.
381*ba340e45Schristos	(OP_MASK_RRS, OP_SH_RRS): Delete.
382*ba340e45Schristos	(OP_MASK_JOP, OP_SH_JOP): Delete.
383*ba340e45Schristos	(OP_MASK_IMM26, OP_SH_IMM26): Delete.
384*ba340e45Schristos	(OP_MASK_RCTL, OP_SH_RCTL): Delete.
385*ba340e45Schristos	(OP_MASK_IMM5, OP_SH_IMM5): Delete.
386*ba340e45Schristos	(OP_MASK_CACHE_OPX, OP_SH_CACHE_OPX): Delete.
387*ba340e45Schristos	(OP_MASK_CACHE_RRS, OP_SH_CACHE_RRS): Delete.
388*ba340e45Schristos	(OP_MASK_CUSTOM_A, OP_SH_CUSTOM_A): Delete.
389*ba340e45Schristos	(OP_MASK_CUSTOM_B, OP_SH_CUSTOM_B): Delete.
390*ba340e45Schristos	(OP_MASK_CUSTOM_C, OP_SH_CUSTOM_C): Delete.
391*ba340e45Schristos	(OP_MASK_CUSTOM_N, OP_SH_CUSTOM_N): Delete.
392*ba340e45Schristos	(OP_<insn>, OPX_<insn>, OP_MATCH_<insn>, OPX_MATCH_<insn>): Delete.
393*ba340e45Schristos	(OP_MASK_<insn>, OP_MASK): Delete.
394*ba340e45Schristos	(GET_IW_A, GET_IW_B, GET_IW_C, GET_IW_CONTROL_REGNUM): Delete.
395*ba340e45Schristos	(GET_IW_IMM16, GET_IW_IMM26, GET_IW_OP, GET_IW_OPX): Delete.
396*ba340e45Schristos	Include nios2r1.h to define new instruction opcode constants
397*ba340e45Schristos	and accessors.
398*ba340e45Schristos	(nios2_builtin_opcodes): Rename to nios2_r1_opcodes.
399*ba340e45Schristos	(bfd_nios2_num_builtin_opcodes): Rename to nios2_num_r1_opcodes.
400*ba340e45Schristos	(bfd_nios2_num_opcodes): Rename to nios2_num_opcodes.
401*ba340e45Schristos	(NUMOPCODES, NUMREGISTERS): Delete.
402*ba340e45Schristos	* nios2r1.h: New file.
403*ba340e45Schristos
404*ba340e45Schristos2014-10-17  Jose E. Marchesi  <jose.marchesi@oracle.com>
405*ba340e45Schristos
406*ba340e45Schristos	* sparc.h (HWCAP2_VIS3B): Documentation improved.
407*ba340e45Schristos
408*ba340e45Schristos2014-10-09  Jose E. Marchesi  <jose.marchesi@oracle.com>
409*ba340e45Schristos
410*ba340e45Schristos	* sparc.h (sparc_opcode): new field `hwcaps2'.
411*ba340e45Schristos	(HWCAP2_FJATHPLUS): New define.
412*ba340e45Schristos	(HWCAP2_VIS3B): Likewise.
413*ba340e45Schristos	(HWCAP2_ADP): Likewise.
414*ba340e45Schristos	(HWCAP2_SPARC5): Likewise.
415*ba340e45Schristos	(HWCAP2_MWAIT): Likewise.
416*ba340e45Schristos	(HWCAP2_XMPMUL): Likewise.
417*ba340e45Schristos	(HWCAP2_XMONT): Likewise.
418*ba340e45Schristos	(HWCAP2_NSEC): Likewise.
419*ba340e45Schristos	(HWCAP2_FJATHHPC): Likewise.
420*ba340e45Schristos	(HWCAP2_FJDES): Likewise.
421*ba340e45Schristos	(HWCAP2_FJAES): Likewise.
422*ba340e45Schristos	Document the new operand kind `{', corresponding to the mcdper
423*ba340e45Schristos	ancillary state register.
424*ba340e45Schristos	Document the new operand kind }, which represents frsd floating
425*ba340e45Schristos	point registers (double precision) which must be the same than
426*ba340e45Schristos	frs1 in its containing instruction.
427*ba340e45Schristos
428*ba340e45Schristos2014-09-16  Kuan-Lin Chen <kuanlinchentw@gmail.com>
429*ba340e45Schristos
430*ba340e45Schristos	* nds32.h: Add new opcode declaration.
431*ba340e45Schristos
432*ba340e45Schristos2014-09-15  Andrew Bennett  <andrew.bennett@imgtec.com>
433*ba340e45Schristos	    Matthew Fortune  <matthew.fortune@imgtec.com>
434*ba340e45Schristos
435*ba340e45Schristos	* mips.h (mips_operand_type): Add new entries: OP_SAME_RS_RT,
436*ba340e45Schristos	OP_CHECK_PREV and OP_NON_ZERO_REG.  Add descriptions for the MIPS R6
437*ba340e45Schristos	instruction arguments: -a, -b, -d, -s, -t, -u, -v, -w, -x, -y, -A, -B,
438*ba340e45Schristos	+I, +O, +R, +:, +\, +", +;
439*ba340e45Schristos	(mips_check_prev_operand): New struct.
440*ba340e45Schristos	(INSN2_FORBIDDEN_SLOT): New define.
441*ba340e45Schristos	(INSN_ISA32R6): New define.
442*ba340e45Schristos	(INSN_ISA64R6): New define.
443*ba340e45Schristos	(INSN_UPTO32R6): New define.
444*ba340e45Schristos	(INSN_UPTO64R6): New define.
445*ba340e45Schristos	(mips_isa_table): Add INSN_UPTO32R6 and INSN_UPTO64R6.
446*ba340e45Schristos	(ISA_MIPS32R6): New define.
447*ba340e45Schristos	(ISA_MIPS64R6): New define.
448*ba340e45Schristos	(CPU_MIPS32R6): New define.
449*ba340e45Schristos	(CPU_MIPS64R6): New define.
450*ba340e45Schristos	(cpu_is_member): Add cases for CPU_MIPS32R6, and CPU_MIPS64R6.
451*ba340e45Schristos
452*ba340e45Schristos2014-09-03  Jiong Wang  <jiong.wang@arm.com>
453*ba340e45Schristos
454*ba340e45Schristos	* aarch64.h (AARCH64_FEATURE_LSE): New feature added.
455*ba340e45Schristos	(aarch64_opnd): Add AARCH64_OPND_PAIRREG.
456*ba340e45Schristos	(aarch64_insn_class): Add lse_atomic.
457*ba340e45Schristos	(F_LSE_SZ): New field added.
458*ba340e45Schristos	(opcode_has_special_coder): Recognize F_LSE_SZ.
459*ba340e45Schristos
460*ba340e45Schristos2014-08-26  Maciej W. Rozycki  <macro@codesourcery.com>
461*ba340e45Schristos
462*ba340e45Schristos	* mips.h: Document the move of `MICROMIPSOP_*_CODE10' from `B'
463*ba340e45Schristos	over to `+J'.
464*ba340e45Schristos
465*ba340e45Schristos2014-07-29  Matthew Fortune  <matthew.fortune@imgtec.com>
466*ba340e45Schristos
467*ba340e45Schristos	* mips.h (INSN_LOAD_COPROC_DELAY): Rename to...
468*ba340e45Schristos	(INSN_LOAD_COPROC): New define.
469*ba340e45Schristos	(INSN_COPROC_MOVE_DELAY): Rename to...
470*ba340e45Schristos	(INSN_COPROC_MOVE): New define.
471*ba340e45Schristos
472*ba340e45Schristos2014-07-01  Barney Stratford   <barney_stratford@fastmail.fm>
473*ba340e45Schristos	    Senthil Kumar Selvaraj  <senthil_kumar.selvaraj@atmel.com>
474*ba340e45Schristos	    Pitchumani Sivanupandi  <pitchumani.s@atmel.com>
475*ba340e45Schristos	    Soundararajan  <Sounderarajan.D@atmel.com>
476*ba340e45Schristos
477*ba340e45Schristos	* avr.h (AVR_ISA_TINY): Define avrtiny specific ISA.
478*ba340e45Schristos	(AVR_ISA_2xxxa): Define ISA without LPM.
479*ba340e45Schristos	(AVR_ISA_AVRTINY): Define avrtiny arch ISA.
480*ba340e45Schristos	Add doc for contraint used in 16 bit lds/sts.
481*ba340e45Schristos	Adjust ISA group for icall, ijmp, pop and push.
482*ba340e45Schristos	Add 16 bit lds/sts encoding and update 32 bit lds/sts constraints.
483*ba340e45Schristos
484*ba340e45Schristos2014-05-19  Nick Clifton  <nickc@redhat.com>
485*ba340e45Schristos
486*ba340e45Schristos	* msp430.h (struct msp430_operand_s): Add vshift field.
487*ba340e45Schristos
488*ba340e45Schristos2014-05-07  Andrew Bennett  <andrew.bennett@imgtec.com>
489*ba340e45Schristos
490*ba340e45Schristos	* mips.h (INSN_ISA_MASK): Updated.
491*ba340e45Schristos	(INSN_ISA32R3): New define.
492*ba340e45Schristos	(INSN_ISA32R5): New define.
493*ba340e45Schristos	(INSN_ISA64R3): New define.
494*ba340e45Schristos	(INSN_ISA64R5): New define.
495*ba340e45Schristos	(INSN_ISA64, INSN_ISA64R2, INSN_ISA3_32, INSN_ISA3_32R2, INSN_ISA4_32
496*ba340e45Schristos	INSN_ISA4_32R2, INSN_ISA5_32R2): Renumbered.
497*ba340e45Schristos	(mips_isa_table): Add entries for mips32r3, mips32r5, mips64r3 and
498*ba340e45Schristos	mips64r5.
499*ba340e45Schristos	(INSN_UPTO32R3): New define.
500*ba340e45Schristos	(INSN_UPTO32R5): New define.
501*ba340e45Schristos	(INSN_UPTO64R3): New define.
502*ba340e45Schristos	(INSN_UPTO64R5): New define.
503*ba340e45Schristos	(ISA_MIPS32R3): New define.
504*ba340e45Schristos	(ISA_MIPS32R5): New define.
505*ba340e45Schristos	(ISA_MIPS64R3): New define.
506*ba340e45Schristos	(ISA_MIPS64R5): New define.
507*ba340e45Schristos	(CPU_MIPS32R3): New define.
508*ba340e45Schristos	(CPU_MIPS32R5): New define.
509*ba340e45Schristos	(CPU_MIPS64R3): New define.
510*ba340e45Schristos	(CPU_MIPS64R5): New define.
511*ba340e45Schristos
512*ba340e45Schristos2014-05-01  Richard Sandiford  <rdsandiford@googlemail.com>
513*ba340e45Schristos
514*ba340e45Schristos	* mips.h (mips_isa_table): Avoid hard-coding INSN_ISA* values.
515*ba340e45Schristos
516*ba340e45Schristos2014-04-23  Andrew Bennett  <andrew.bennett@imgtec.com>
517*ba340e45Schristos
518*ba340e45Schristos	* mips.h (ASE_XPA): New define.
519*ba340e45Schristos
520*ba340e45Schristos2014-04-22  Christian Svensson  <blue@cmd.nu>
521*ba340e45Schristos
522*ba340e45Schristos	* or32.h: Delete.
523*ba340e45Schristos
524*ba340e45Schristos2014-03-05  Alan Modra  <amodra@gmail.com>
525*ba340e45Schristos
526*ba340e45Schristos	Update copyright years.
527*ba340e45Schristos
528*ba340e45Schristos2013-12-16  Andrew Bennett  <andrew.bennett@imgtec.com>
529*ba340e45Schristos
530*ba340e45Schristos	* mips.h: Updated description of +o, +u, +v and +w for MIPS and
531*ba340e45Schristos	microMIPS.
532*ba340e45Schristos
533*ba340e45Schristos2013-12-13  Kuan-Lin Chen  <kuanlinchentw@gmail.com>
534*ba340e45Schristos	    Wei-Cheng Wang  <cole945@gmail.com>
535*ba340e45Schristos
536*ba340e45Schristos	* nds32.h: New file for Andes NDS32.
537*ba340e45Schristos
538*ba340e45Schristos2013-12-07  Mike Frysinger  <vapier@gentoo.org>
539*ba340e45Schristos
540*ba340e45Schristos	* bfin.h: Remove +x file mode.
541*ba340e45Schristos
542*ba340e45Schristos2013-11-20  Yufeng Zhang  <yufeng.zhang@arm.com>
543*ba340e45Schristos
544*ba340e45Schristos	* aarch64.h (aarch64_pstatefields): Change element type to
545*ba340e45Schristos	aarch64_sys_reg.
546*ba340e45Schristos
547*ba340e45Schristos2013-11-18  Renlin Li  <Renlin.Li@arm.com>
548*ba340e45Schristos
549*ba340e45Schristos	* arm.h (ARM_AEXT_V7VE): New define.
550*ba340e45Schristos	(ARM_ARCH_V7VE): New define.
551*ba340e45Schristos	(ARM_ARCH_V7A_IDIV_MP_SEC_VIRT): Removed.
552*ba340e45Schristos
553*ba340e45Schristos2013-11-18  Yufeng Zhang  <yufeng.zhang@arm.com>
554*ba340e45Schristos
555*ba340e45Schristos	Revert
556*ba340e45Schristos
557*ba340e45Schristos	2013-11-15  Yufeng Zhang  <yufeng.zhang@arm.com>
558*ba340e45Schristos
559*ba340e45Schristos	* aarch64.h (aarch64_sys_reg_readonly_p): New declaration.
560*ba340e45Schristos	(aarch64_sys_reg_writeonly_p): Ditto.
561*ba340e45Schristos
562*ba340e45Schristos2013-11-15  Yufeng Zhang  <yufeng.zhang@arm.com>
563*ba340e45Schristos
564*ba340e45Schristos	* aarch64.h (aarch64_sys_reg_readonly_p): New declaration.
565*ba340e45Schristos	(aarch64_sys_reg_writeonly_p): Ditto.
566*ba340e45Schristos
567*ba340e45Schristos2013-11-11  Catherine Moore  <clm@codesourcery.com>
568*ba340e45Schristos
569*ba340e45Schristos	* mips.h (INSN_LOAD_MEMORY_DELAY): Rename to...
570*ba340e45Schristos	(INSN_LOAD_MEMORY): ...this.
571*ba340e45Schristos
572*ba340e45Schristos2013-11-05  Yufeng Zhang  <yufeng.zhang@arm.com>
573*ba340e45Schristos
574*ba340e45Schristos	* aarch64.h (aarch64_sys_reg): New typedef.
575*ba340e45Schristos	(aarch64_sys_regs): Change to define with the new type.
576*ba340e45Schristos	(aarch64_sys_reg_deprecated_p): Declare.
577*ba340e45Schristos
578*ba340e45Schristos2013-11-05  Yufeng Zhang  <yufeng.zhang@arm.com>
579*ba340e45Schristos
580*ba340e45Schristos	* aarch64.h (enum aarch64_operand_class): Add AARCH64_OPND_CLASS_COND.
581*ba340e45Schristos	(enum aarch64_opnd): Add AARCH64_OPND_COND1.
582*ba340e45Schristos
583*ba340e45Schristos2013-10-14  Chao-ying Fu  <Chao-ying.Fu@imgtec.com>
584*ba340e45Schristos
585*ba340e45Schristos	* mips.h (mips_operand_type): Add OP_IMM_INDEX and OP_REG_INDEX.
586*ba340e45Schristos	(mips_reg_operand_type): Add OP_REG_MSA and OP_REG_MSA_CTRL.
587*ba340e45Schristos	For MIPS, add comments for +d, +e, +h, +k, +l, +n, +o, +u, +v, +w,
588*ba340e45Schristos	+T, +U, +V, +W, +~, +!, +@, +#, +$, +%, +^, +&, +*, +|.
589*ba340e45Schristos	For MIPS, update extension character sequences after +.
590*ba340e45Schristos	(ASE_MSA): New define.
591*ba340e45Schristos	(ASE_MSA64): New define.
592*ba340e45Schristos	For microMIPS, add comments for +d, +e, +h, +k, +l, +n, +o, +u, +v, +w,
593*ba340e45Schristos	+x, +T, +U, +V, +W, +~, +!, +@, +#, +$, +%, +^, +&, +*, +|.
594*ba340e45Schristos	For microMIPS, update extension character sequences after +.
595*ba340e45Schristos
596*ba340e45Schristos2013-08-23  Yuri Chornoivan  <yurchor@ukr.net>
597*ba340e45Schristos
598*ba340e45Schristos	PR binutils/15834
599*ba340e45Schristos	* i960.h: Fix typos.
600*ba340e45Schristos
601*ba340e45Schristos2013-08-19  Richard Sandiford  <rdsandiford@googlemail.com>
602*ba340e45Schristos
603*ba340e45Schristos	* mips.h: Remove references to "+I" and imm2_expr.
604*ba340e45Schristos
605*ba340e45Schristos2013-08-19  Richard Sandiford  <rdsandiford@googlemail.com>
606*ba340e45Schristos
607*ba340e45Schristos	* mips.h (M_DEXT, M_DINS): Delete.
608*ba340e45Schristos
609*ba340e45Schristos2013-08-19  Richard Sandiford  <rdsandiford@googlemail.com>
610*ba340e45Schristos
611*ba340e45Schristos	* mips.h (OP_OPTIONAL_REG): New mips_operand_type.
612*ba340e45Schristos	(mips_optional_operand_p): New function.
613*ba340e45Schristos
614*ba340e45Schristos2013-08-05  Eric Botcazou  <ebotcazou@adacore.com>
615*ba340e45Schristos	    Konrad Eisele  <konrad@gaisler.com>
616*ba340e45Schristos
617*ba340e45Schristos	* sparc.h (sparc_opcode_arch_val): Add SPARC_OPCODE_ARCH_LEON.
618*ba340e45Schristos
619*ba340e45Schristos2013-08-04  Jürgen Urban  <JuergenUrban@gmx.de>
620*ba340e45Schristos	    Richard Sandiford  <rdsandiford@googlemail.com>
621*ba340e45Schristos
622*ba340e45Schristos	* mips.h: Document new VU0 operand characters.
623*ba340e45Schristos	(OP_VU0_SUFFIX, OP_VU0_MATCH_SUFFIX): New mips_operand_types.
624*ba340e45Schristos	(OP_REG_VF, OP_REG_VI, OP_REG_R5900_I, OP_REG_R5900_Q, OP_REG_R5900_R)
625*ba340e45Schristos	(OP_REG_R5900_ACC): New mips_reg_operand_types.
626*ba340e45Schristos	(INSN2_VU0_CHANNEL_SUFFIX): New macro.
627*ba340e45Schristos	(mips_vu0_channel_mask): Declare.
628*ba340e45Schristos
629*ba340e45Schristos2013-08-03  Richard Sandiford  <rdsandiford@googlemail.com>
630*ba340e45Schristos
631*ba340e45Schristos	* mips.h (mips_pcrel_operand): Inherit from mips_int_operand.
632*ba340e45Schristos	(mips_int_operand_min, mips_int_operand_max): New functions.
633*ba340e45Schristos	(mips_decode_pcrel_operand): Use mips_decode_int_operand.
634*ba340e45Schristos
635*ba340e45Schristos2013-08-01  Richard Sandiford  <rdsandiford@googlemail.com>
636*ba340e45Schristos
637*ba340e45Schristos	* mips.h (mips_decode_reg_operand): New function.
638*ba340e45Schristos	(INSN_WRITE_SHIFT, INSN_WRITE_1, INSN_WRITE_2, INSN_WRITE_ALL)
639*ba340e45Schristos	(INSN_READ_SHIFT, INSN_READ_1, INSN_READ_2, INSN_READ_3, INSN_READ_4)
640*ba340e45Schristos	(INSN_READ_ALL, INSN_READ_GPR_24, INSN_WRITE_GPR_24, INSN_UDI):
641*ba340e45Schristos	New macros.
642*ba340e45Schristos	(INSN_WRITE_GPR_D, INSN_WRITE_GPR_T, INSN_WRITE_FPR_D)
643*ba340e45Schristos	(INSN_WRITE_FPR_S, INSN_WRITE_FPR_T, INSN_READ_GPR_S, INSN_READ_GPR_T)
644*ba340e45Schristos	(INSN_READ_FPR_S, INSN_READ_FPR_T, INSN_READ_FPR_R, INSN_WRITE_GPR_S)
645*ba340e45Schristos	(INSN2_WRITE_GPR_Z, INSN2_WRITE_FPR_Z, INSN2_READ_GPR_Z)
646*ba340e45Schristos	(INSN2_READ_FPR_Z, INSN2_READ_GPR_D, INSN2_READ_FPR_D)
647*ba340e45Schristos	(INSN2_WRITE_GPR_MB, INSN2_READ_GPR_MC, INSN2_MOD_GPR_MD)
648*ba340e45Schristos	(INSN2_READ_GPR_ME, INSN2_MOD_GPR_MF, INSN2_READ_GPR_MG)
649*ba340e45Schristos	(INSN2_READ_GPR_MJ, INSN2_WRITE_GPR_MJ, INSN2_READ_GPR_MP)
650*ba340e45Schristos	(INSN2_WRITE_GPR_MP, INSN2_READ_GPR_MQ, INSN2_READ_GP)
651*ba340e45Schristos	(INSN2_WRITE_GPR_MH, INSN2_READ_GPR_MMN): Delete.  Renumber other
652*ba340e45Schristos	macros to cover the gaps.
653*ba340e45Schristos	(INSN2_MOD_SP): Replace with...
654*ba340e45Schristos	(INSN2_WRITE_SP, INSN2_READ_SP): ...these new macros.
655*ba340e45Schristos	(MIPS16_INSN_WRITE_X, MIPS16_INSN_WRITE_Y, MIPS16_INSN_WRITE_Z)
656*ba340e45Schristos	(MIPS16_INSN_WRITE_T, MIPS16_INSN_WRITE_31, MIPS16_INSN_WRITE_GPR_Y)
657*ba340e45Schristos	(MIPS16_INSN_READ_X, MIPS16_INSN_READ_Y, MIPS16_INSN_READ_Z)
658*ba340e45Schristos	(MIPS16_INSN_READ_T, MIPS16_INSN_READ_SP, MIPS16_INSN_READ_GPR_X):
659*ba340e45Schristos	Delete.
660*ba340e45Schristos
661*ba340e45Schristos2013-08-01  Richard Sandiford  <rdsandiford@googlemail.com>
662*ba340e45Schristos
663*ba340e45Schristos	* mips.h (MIPS16_INSN_WRITE_SP, MIPS16_INSN_READ_31)
664*ba340e45Schristos	(MIPS16_INSN_READ_PC, MIPS16_INSN_UNCOND_BRANCH)
665*ba340e45Schristos	(MIPS16_INSN_COND_BRANCH): Delete.
666*ba340e45Schristos
667*ba340e45Schristos2013-07-24  Anna Tikhonova  <anna.tikhonova@intel.com>
668*ba340e45Schristos	    Kirill Yukhin  <kirill.yukhin@intel.com>
669*ba340e45Schristos	    Michael Zolotukhin  <michael.v.zolotukhin@intel.com>
670*ba340e45Schristos
671*ba340e45Schristos	* i386.h (BND_PREFIX_OPCODE): New.
672*ba340e45Schristos
673*ba340e45Schristos2013-07-14  Richard Sandiford  <rdsandiford@googlemail.com>
674*ba340e45Schristos
675*ba340e45Schristos	* mips.h (mips_operand_type): Add OP_ENTRY_EXIT_LIST and
676*ba340e45Schristos	OP_SAVE_RESTORE_LIST.
677*ba340e45Schristos	(decode_mips16_operand): Declare.
678*ba340e45Schristos
679*ba340e45Schristos2013-07-14  Richard Sandiford  <rdsandiford@googlemail.com>
680*ba340e45Schristos
681*ba340e45Schristos	* mips.h (mips_operand_type, mips_reg_operand_type): New enums.
682*ba340e45Schristos	(mips_operand, mips_int_operand, mips_mapped_int_operand)
683*ba340e45Schristos	(mips_msb_operand, mips_reg_operand, mips_reg_pair_operand)
684*ba340e45Schristos	(mips_pcrel_operand): New structures.
685*ba340e45Schristos	(mips_insert_operand, mips_extract_operand, mips_signed_operand)
686*ba340e45Schristos	(mips_decode_int_operand, mips_decode_pcrel_operand): New functions.
687*ba340e45Schristos	(decode_mips_operand, decode_micromips_operand): Declare.
688*ba340e45Schristos
689*ba340e45Schristos2013-07-14  Richard Sandiford  <rdsandiford@googlemail.com>
690*ba340e45Schristos
691*ba340e45Schristos	* mips.h: Document MIPS16 "I" opcode.
692*ba340e45Schristos
693*ba340e45Schristos2013-07-07  Richard Sandiford  <rdsandiford@googlemail.com>
694*ba340e45Schristos
695*ba340e45Schristos	* mips.h (M_ACLR_OB, M_ASET_OB, M_CACHE_OB, M_CACHEE_OB, M_L_DOB)
696*ba340e45Schristos	(M_LB_A, M_LBE_OB, M_LBU_A, M_LBUE_OB, M_LD_A, M_LD_OB, M_LDC2_OB)
697*ba340e45Schristos	(M_LDL_OB, M_LDM_OB, M_LDP_OB, M_LDR_OB, M_LH_A, M_LHE_OB, M_LHU_A)
698*ba340e45Schristos	(M_LHUE_OB, M_LL_OB, M_LLD_OB, M_LLE_OB, M_LS_A, M_LW_A, M_LWE_OB)
699*ba340e45Schristos	(M_LWC0_A, M_LWC1_A, M_LWC2_A, M_LWC2_OB, M_LWC3_A, M_LWL_A, M_LWL_OB)
700*ba340e45Schristos	(M_LWLE_OB, M_LWM_OB, M_LWP_OB, M_LWR_A, M_LWR_OB, M_LWRE_OB, M_LWU_OB)
701*ba340e45Schristos	(M_PREF_OB, M_PREFE_OB, M_S_DOB, M_SAA_OB, M_SAAD_OB, M_SC_OB)
702*ba340e45Schristos	(M_SCD_OB, M_SCE_OB, M_SD_A, M_SD_OB, M_SDC2_OB, M_SDL_OB, M_SDM_OB)
703*ba340e45Schristos	(M_SDP_OB, M_SDR_OB, M_SB_A, M_SBE_OB, M_SH_A, M_SHE_OB, M_SW_A)
704*ba340e45Schristos	(M_SWE_OB, M_SWC0_A, M_SWC1_A, M_SWC2_A, M_SWC2_OB, M_SWC3_A, M_SWL_A)
705*ba340e45Schristos	(M_SWL_OB, M_SWLE_OB, M_SWM_OB, M_SWP_OB, M_SWR_A, M_SWR_OB, M_SWRE_OB)
706*ba340e45Schristos	(M_ULD, M_ULH, M_ULHU, M_ULW, M_USH, M_USW, M_USD): Delete.
707*ba340e45Schristos	(M_ULD_A, M_ULH_A, M_ULHU_A, M_ULW_A, M_USH_A, M_USW_A, M_USD_A):
708*ba340e45Schristos	Rename to...
709*ba340e45Schristos	(M_ULD_AB, M_ULH_AB, M_ULHU_AB, M_ULW_AB, M_USH_AB, M_USW_AB)
710*ba340e45Schristos	(M_USD_AB): ...these.
711*ba340e45Schristos
712*ba340e45Schristos2013-07-07  Richard Sandiford  <rdsandiford@googlemail.com>
713*ba340e45Schristos
714*ba340e45Schristos	* mips.h: Remove documentation of "[" and "]".  Update documentation
715*ba340e45Schristos	of "k" and the MDMX formats.
716*ba340e45Schristos
717*ba340e45Schristos2013-07-07  Richard Sandiford  <rdsandiford@googlemail.com>
718*ba340e45Schristos
719*ba340e45Schristos	* mips.h: Update documentation of "+s" and "+S".
720*ba340e45Schristos
721*ba340e45Schristos2013-07-07  Richard Sandiford  <rdsandiford@googlemail.com>
722*ba340e45Schristos
723*ba340e45Schristos	* mips.h: Document "+i".
724*ba340e45Schristos
725*ba340e45Schristos2013-07-07  Richard Sandiford  <rdsandiford@googlemail.com>
726*ba340e45Schristos
727*ba340e45Schristos	* mips.h: Remove "mi" documentation.  Update "mh" documentation.
728*ba340e45Schristos	(OP_MASK_MI, OP_SH_MI, MICROMIPSOP_MASK_MI, MICROMIPSOP_MASK_MI):
729*ba340e45Schristos	Delete.
730*ba340e45Schristos	(INSN2_WRITE_GPR_MHI): Rename to...
731*ba340e45Schristos	(INSN2_WRITE_GPR_MH): ...this.
732*ba340e45Schristos
733*ba340e45Schristos2013-07-07  Richard Sandiford  <rdsandiford@googlemail.com>
734*ba340e45Schristos
735*ba340e45Schristos	* mips.h: Remove documentation of "+D" and "+T".
736*ba340e45Schristos
737*ba340e45Schristos2013-06-26  Richard Sandiford  <rdsandiford@googlemail.com>
738*ba340e45Schristos
739*ba340e45Schristos	* mips.h: Fix comment for "1": it is now STYPE rather than SHAMT.
740*ba340e45Schristos	Use "source" rather than "destination" for microMIPS "G".
741*ba340e45Schristos
742*ba340e45Schristos2013-06-25  Maciej W. Rozycki  <macro@codesourcery.com>
743*ba340e45Schristos
744*ba340e45Schristos	* mips.h: Add M_JRADDIUSP, M_JRC and M_MOVEP anonymous enum
745*ba340e45Schristos	values.
746*ba340e45Schristos
747*ba340e45Schristos2013-06-23  Richard Sandiford  <rdsandiford@googlemail.com>
748*ba340e45Schristos
749*ba340e45Schristos	* mips.h: Fix comment typo: "G" is _RS rather than _RD for microMIPS.
750*ba340e45Schristos
751*ba340e45Schristos2013-06-17  Catherine Moore  <clm@codesourcery.com>
752*ba340e45Schristos	    Maciej W. Rozycki  <macro@codesourcery.com>
753*ba340e45Schristos	    Chao-Ying Fu  <fu@mips.com>
754*ba340e45Schristos
755*ba340e45Schristos	* mips.h (OP_SH_EVAOFFSET): Define.
756*ba340e45Schristos	(OP_MASK_EVAOFFSET): Define.
757*ba340e45Schristos	(INSN_ASE_MASK): Delete.
758*ba340e45Schristos	(ASE_EVA): Define.
759*ba340e45Schristos	(M_CACHEE_AB, M_CACHEE_OB): New.
760*ba340e45Schristos	(M_LBE_OB, M_LBE_AB): New.
761*ba340e45Schristos	(M_LBUE_OB, M_LBUE_AB): New.
762*ba340e45Schristos	(M_LHE_OB, M_LHE_AB): New.
763*ba340e45Schristos	(M_LHUE_OB, M_LHUE_AB): New.
764*ba340e45Schristos	(M_LLE_AB, M_LLE_OB): New.
765*ba340e45Schristos	(M_LWE_OB, M_LWE_AB): New.
766*ba340e45Schristos	(M_LWLE_AB, M_LWLE_OB): New.
767*ba340e45Schristos	(M_LWRE_AB, M_LWRE_OB): New.
768*ba340e45Schristos	(M_PREFE_AB, M_PREFE_OB): New.
769*ba340e45Schristos	(M_SCE_AB, M_SCE_OB): New.
770*ba340e45Schristos	(M_SBE_OB, M_SBE_AB): New.
771*ba340e45Schristos	(M_SHE_OB, M_SHE_AB): New.
772*ba340e45Schristos	(M_SWE_OB, M_SWE_AB): New.
773*ba340e45Schristos	(M_SWLE_AB, M_SWLE_OB): New.
774*ba340e45Schristos	(M_SWRE_AB, M_SWRE_OB): New.
775*ba340e45Schristos	(MICROMIPSOP_SH_EVAOFFSET): Define.
776*ba340e45Schristos	(MICROMIPSOP_MASK_EVAOFFSET): Define.
777*ba340e45Schristos
778*ba340e45Schristos2013-06-12  Sandra Loosemore  <sandra@codesourcery.com>
779*ba340e45Schristos
780*ba340e45Schristos	* nios2.h (OP_MATCH_ERET): Correct eret encoding.
781*ba340e45Schristos
782*ba340e45Schristos2013-06-08  Catherine Moore  <clm@codesourcery.com>
783*ba340e45Schristos
784*ba340e45Schristos	* mips.h (mips_opcode): Add ase field.
785*ba340e45Schristos	(INSN_ASE_MASK): Delete.
786*ba340e45Schristos	(INSN_DSP): Rename to ASE_DSP.  Provide new value.
787*ba340e45Schristos	(INSN_DSPR2): Rename to ASE_DSPR2.  Provide new value.
788*ba340e45Schristos	(INSN_MCU): Rename to ASE_MCU.  Provide new value.
789*ba340e45Schristos	(INSN_MDMX): Rename to ASE_MDMX.  Provide new value.
790*ba340e45Schristos	(INSN_MIPS3d): Rename to ASE_MIPS3D.  Provide new value.
791*ba340e45Schristos	(INSN_MT): Rename to ASE_MT.  Provide new value.
792*ba340e45Schristos	(INSN_SMARTMIPS): Rename to ASE_SMARTMIPS.  Provide new value.
793*ba340e45Schristos	(INSN_VIRT): Rename to ASE_VIRT.  Provide new value.
794*ba340e45Schristos	(INSN_VIRT64): Rename to ASE_VIRT64.  Provide new value.
795*ba340e45Schristos	(opcode_is_member): Add ase argument.  Check ase.
796*ba340e45Schristos
797*ba340e45Schristos2013-05-22  Jürgen Urban  <JuergenUrban@gmx.de>
798*ba340e45Schristos
799*ba340e45Schristos	* mips.h (M_LQC2_AB, M_SQC2_AB): New macros.
800*ba340e45Schristos
801*ba340e45Schristos2013-05-09  Andrew Pinski  <apinski@cavium.com>
802*ba340e45Schristos
803*ba340e45Schristos	* mips.h (OP_MASK_CODE10): Correct definition.
804*ba340e45Schristos	(OP_SH_CODE10): Likewise.
805*ba340e45Schristos	Add a comment that "+J" is used now for OP_*CODE10.
806*ba340e45Schristos	(INSN_ASE_MASK): Update.
807*ba340e45Schristos	(INSN_VIRT): New macro.
808*ba340e45Schristos	(INSN_VIRT64): New macro
809*ba340e45Schristos
810*ba340e45Schristos2013-05-02  Nick Clifton  <nickc@redhat.com>
811*ba340e45Schristos
812*ba340e45Schristos	* msp430.h: Add patterns for MSP430X instructions.
813*ba340e45Schristos
814*ba340e45Schristos2013-04-06  David S. Miller  <davem@davemloft.net>
815*ba340e45Schristos
816*ba340e45Schristos	* sparc.h (F_PREFERRED): Define.
817*ba340e45Schristos	(F_PREF_ALIAS): Define.
818*ba340e45Schristos
819*ba340e45Schristos2013-04-03  Nick Clifton  <nickc@redhat.com>
820*ba340e45Schristos
821*ba340e45Schristos	* v850.h (V850_INVERSE_PCREL): Define.
822*ba340e45Schristos
823*ba340e45Schristos2013-03-27  Alexis Deruelle  <alexis.deruelle@gmail.com>
824*ba340e45Schristos
825*ba340e45Schristos	PR binutils/15068
826*ba340e45Schristos	* tic6x-opcode-table.h: Fix patterns for add, ldnw and xor.
827*ba340e45Schristos
828*ba340e45Schristos2013-03-27  Alexis Deruelle  <alexis.deruelle@gmail.com>
829*ba340e45Schristos
830*ba340e45Schristos	PR binutils/15068
831*ba340e45Schristos	* tic6xc-insn-formats.h (FLD): Add use of bitfield array.
832*ba340e45Schristos	Add 16-bit opcodes.
833*ba340e45Schristos	* tic6xc-opcode-table.h: Add 16-bit insns.
834*ba340e45Schristos	* tic6x.h: Add support for 16-bit insns.
835*ba340e45Schristos
836*ba340e45Schristos2013-03-21  Michael Schewe  <michael.schewe@gmx.net>
837*ba340e45Schristos
838*ba340e45Schristos	* h8300.h: Add MEMRELAX flag for mov.b/w/l @(d:32,ERs),Rd
839*ba340e45Schristos	and mov.b/w/l Rs,@(d:32,ERd).
840*ba340e45Schristos
841*ba340e45Schristos2013-03-20  Alexis Deruelle  <alexis.deruelle@gmail.com>
842*ba340e45Schristos
843*ba340e45Schristos	PR gas/15082
844*ba340e45Schristos	* tic6x-opcode-table.h: Rename mpydp's specific operand type macro
845*ba340e45Schristos	from ORREGD1324 to ORXREGD1324 and make it cross-path-able through
846*ba340e45Schristos	tic6x_operand_xregpair operand coding type.
847*ba340e45Schristos	Make mpydp instruction cross-path-able, ie: remove the FIXed 'x'
848*ba340e45Schristos	opcode field, usu ORXREGD1324 for the src2 operand and remove the
849*ba340e45Schristos	TIC6X_FLAG_NO_CROSS.
850*ba340e45Schristos
851*ba340e45Schristos2013-03-20  Alexis Deruelle  <alexis.deruelle@gmail.com>
852*ba340e45Schristos
853*ba340e45Schristos	PR gas/15095
854*ba340e45Schristos	* tic6x.h (enum tic6x_coding_method): Add
855*ba340e45Schristos	tic6x_coding_dreg_(msb|lsb) field coding type in order to encode
856*ba340e45Schristos	separately the msb and lsb of a register pair.  This is needed to
857*ba340e45Schristos	encode the opcodes in the same way as TI assembler does.
858*ba340e45Schristos	* tic6x-opcode-table.h: Modify absdp, dpint, dpsp, dptrunc, rcpdp
859*ba340e45Schristos	and rsqrdp opcodes to use the new field coding types.
860*ba340e45Schristos
861*ba340e45Schristos2013-03-12  Sebastian Huber <sebastian.huber@embedded-brains.de>
862*ba340e45Schristos
863*ba340e45Schristos	* nios2.h: Edit comment.
864*ba340e45Schristos
865*ba340e45Schristos2013-03-11  Sebastian Huber <sebastian.huber@embedded-brains.de>
866*ba340e45Schristos
867*ba340e45Schristos	* nios2.h (OPX_WRPRS): New define.
868*ba340e45Schristos	(OP_MATCH_WRPRS): Likewise.
869*ba340e45Schristos
870*ba340e45Schristos2013-03-11  Sebastian Huber <sebastian.huber@embedded-brains.de>
871*ba340e45Schristos
872*ba340e45Schristos	* nios2.h (OP_RDPRS): New define.
873*ba340e45Schristos	(OP_MATCH_RDPRS): Likewise.
874*ba340e45Schristos
875*ba340e45Schristos2013-03-11  Kyrylo Tkachov  <kyrylo.tkachov@arm.com>
876*ba340e45Schristos
877*ba340e45Schristos	* arm.h (CRC_EXT_ARMV8): New constant.
878*ba340e45Schristos	(ARCH_CRC_ARMV8): New macro.
879*ba340e45Schristos
880*ba340e45Schristos2013-02-28  Yufeng Zhang  <yufeng.zhang@arm.com>
881*ba340e45Schristos
882*ba340e45Schristos	* aarch64.h (AARCH64_FEATURE_CRC): New macro.
883*ba340e45Schristos
884*ba340e45Schristos2013-02-06  Sandra Loosemore  <sandra@codesourcery.com>
885*ba340e45Schristos	    Andrew Jenner <andrew@codesourcery.com>
886*ba340e45Schristos
887*ba340e45Schristos	Based on patches from Altera Corporation.
888*ba340e45Schristos
889*ba340e45Schristos	* nios2.h: New file.
890*ba340e45Schristos
891*ba340e45Schristos2013-01-30  Yufeng Zhang  <yufeng.zhang@arm.com>
892*ba340e45Schristos
893*ba340e45Schristos	* aarch64.h (aarch64_op): Add OP_SXTL, OP_SXTL2, OP_UXTL and OP_UXTL2.
894*ba340e45Schristos
895*ba340e45Schristos2013-01-28  Alexis Deruelle  <alexis.deruelle@gmail.com>
896*ba340e45Schristos
897*ba340e45Schristos	PR gas/15069
898*ba340e45Schristos	* tic6x-opcode-table.h: Fix encoding of BNOP instruction.
899*ba340e45Schristos
900*ba340e45Schristos2013-01-24  Nick Clifton  <nickc@redhat.com>
901*ba340e45Schristos
902*ba340e45Schristos	* v850.h: Add e3v5 support.
903*ba340e45Schristos
904*ba340e45Schristos2013-01-17  Yufeng Zhang  <yufeng.zhang@arm.com>
905*ba340e45Schristos
906*ba340e45Schristos	* aarch64.h (aarch64_op): Remove OP_V_MOVI_B.
907*ba340e45Schristos
908*ba340e45Schristos2013-01-10  Peter Bergner <bergner@vnet.ibm.com>
909*ba340e45Schristos
910*ba340e45Schristos	* ppc.h (PPC_OPCODE_POWER8): New define.
911*ba340e45Schristos	(PPC_OPCODE_HTM): Likewise.
912*ba340e45Schristos
913*ba340e45Schristos2013-01-10  Will Newton <will.newton@imgtec.com>
914*ba340e45Schristos
915*ba340e45Schristos	* metag.h: New file.
916*ba340e45Schristos
917*ba340e45Schristos2013-01-07  Kaushik Phatak  <kaushik.phatak@kpitcummins.com>
918*ba340e45Schristos
919*ba340e45Schristos	* cr16.h (make_instruction): Rename to cr16_make_instruction.
920*ba340e45Schristos	(match_opcode): Rename to cr16_match_opcode.
921*ba340e45Schristos
922*ba340e45Schristos2013-01-04  Juergen Urban <JuergenUrban@gmx.de>
923*ba340e45Schristos
924*ba340e45Schristos	* mips.h: Add support for r5900 instructions including lq and sq.
925*ba340e45Schristos
926*ba340e45Schristos2013-01-02  Kaushik Phatak  <kaushik.phatak@kpitcummins.com>
927*ba340e45Schristos
928*ba340e45Schristos	* cr16.h (dwordU,wordU): Moved typedefs from cr16-dis.c
929*ba340e45Schristos	(make_instruction,match_opcode): Added function prototypes.
930*ba340e45Schristos	(cr16_words,cr16_allWords,cr16_currInsn): Declare as extern.
931*ba340e45Schristos
932*ba340e45Schristos2012-12-17  Nick Clifton  <nickc@redhat.com>
933*ba340e45Schristos
934*ba340e45Schristos	* tahoe.h: Add copyright notice.
935*ba340e45Schristos
936*ba340e45Schristos2012-11-23  Alan Modra  <amodra@gmail.com>
937*ba340e45Schristos
938*ba340e45Schristos	* ppc.h (ppc_parse_cpu): Update prototype.
939*ba340e45Schristos
940*ba340e45Schristos2012-10-14  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
941*ba340e45Schristos
942*ba340e45Schristos	* hppa.h (pa_opcodes): Use "cX" completer instead of "cx" in fstqx
943*ba340e45Schristos	opcodes.  Likewise, use "cM" instead of "cm" in fstqs opcodes.
944*ba340e45Schristos
945*ba340e45Schristos2012-10-04  Andreas Krebbel  <Andreas.Krebbel@de.ibm.com>
946*ba340e45Schristos
947*ba340e45Schristos	* s390.h (s390_opcode_cpu_val): Add S390_OPCODE_ZEC12.
948*ba340e45Schristos
949*ba340e45Schristos2012-09-27  Anthony Green  <green@moxielogic.com>
950*ba340e45Schristos
951*ba340e45Schristos	* moxie.h (MOXIE_BAD): New define.
952*ba340e45Schristos
953*ba340e45Schristos2012-09-04  Sergey A. Guriev <sergey.a.guriev@intel.com>
954*ba340e45Schristos
955*ba340e45Schristos	* ia64.h (ia64_opnd): Add new operand types.
956*ba340e45Schristos
957*ba340e45Schristos2012-08-24  Matthew Gretton-Dann  <matthew.gretton-dann@arm.com>
958*ba340e45Schristos
959*ba340e45Schristos	* arm.h (ARM_CPU_IS_ANY): New define.
960*ba340e45Schristos
961*ba340e45Schristos2012-08-24  Matthew Gretton-Dann  <matthew.gretton-dann@arm.com>
962*ba340e45Schristos
963*ba340e45Schristos	* arm.h (ARM_EXT_V8): New define.
964*ba340e45Schristos	(FPU_VFP_EXT_ARMV8): Likewise.
965*ba340e45Schristos	(FPU_NEON_EXT_ARMV8): Likewise.
966*ba340e45Schristos	(FPU_CRYPTO_EXT_ARMV8): Likewise.
967*ba340e45Schristos	(ARM_AEXT_V8A): Likewise.
968*ba340e45Schristos	(FPU_VFP_ARMV8): Likwise.
969*ba340e45Schristos	(FPU_NEON_ARMV8): Likewise.
970*ba340e45Schristos	(FPU_CRYPTO_ARMV8): Likewise.
971*ba340e45Schristos	(FPU_ARCH_VFP_ARMV8): Likewise.
972*ba340e45Schristos	(FPU_ARCH_NEON_VFP_ARMV8): Likewise.
973*ba340e45Schristos	(FPU_ARCH_CRYPTO_NEON_VFP_ARMV8): Likewise.
974*ba340e45Schristos	(ARM_ARCH_V8A): Likwise.
975*ba340e45Schristos	(ARM_ARCH_V8A_FP): Likewise.
976*ba340e45Schristos	(ARM_ARCH_V8A_SIMD): Likewise.
977*ba340e45Schristos	(ARM_ARCH_V8A_CRYPTO): Likewise.
978*ba340e45Schristos
979*ba340e45Schristos2012-08-21  David S. Miller  <davem@davemloft.net>
980*ba340e45Schristos
981*ba340e45Schristos	* sparc.h (F3F4): New macro.
982*ba340e45Schristos
983*ba340e45Schristos2012-08-13  Ian Bolton  <ian.bolton@arm.com>
984*ba340e45Schristos	    Laurent Desnogues  <laurent.desnogues@arm.com>
985*ba340e45Schristos	    Jim MacArthur  <jim.macarthur@arm.com>
986*ba340e45Schristos	    Marcus Shawcroft  <marcus.shawcroft@arm.com>
987*ba340e45Schristos	    Nigel Stephens  <nigel.stephens@arm.com>
988*ba340e45Schristos	    Ramana Radhakrishnan  <ramana.radhakrishnan@arm.com>
989*ba340e45Schristos	    Richard Earnshaw  <rearnsha@arm.com>
990*ba340e45Schristos	    Sofiane Naci  <sofiane.naci@arm.com>
991*ba340e45Schristos	    Tejas Belagod  <tejas.belagod@arm.com>
992*ba340e45Schristos	    Yufeng Zhang  <yufeng.zhang@arm.com>
993*ba340e45Schristos
994*ba340e45Schristos	* aarch64.h: New file.
995*ba340e45Schristos
996*ba340e45Schristos2012-08-13  Richard Sandiford  <rdsandiford@googlemail.com>
997*ba340e45Schristos	    Maciej W. Rozycki  <macro@codesourcery.com>
998*ba340e45Schristos
999*ba340e45Schristos	* mips.h (mips_opcode): Add the exclusions field.
1000*ba340e45Schristos	(OPCODE_IS_MEMBER): Remove macro.
1001*ba340e45Schristos	(cpu_is_member): New inline function.
1002*ba340e45Schristos	(opcode_is_member): Likewise.
1003*ba340e45Schristos
1004*ba340e45Schristos2012-07-31  Chao-Ying Fu  <fu@mips.com>
1005*ba340e45Schristos	    Catherine Moore  <clm@codesourcery.com>
1006*ba340e45Schristos	    Maciej W. Rozycki  <macro@codesourcery.com>
1007*ba340e45Schristos
1008*ba340e45Schristos	* mips.h: Document microMIPS DSP ASE usage.
1009*ba340e45Schristos	(MICROMIPSOP_MASK_DSPACC, MICROMIPSOP_SH_DSPACC): Update for
1010*ba340e45Schristos	microMIPS DSP ASE support.
1011*ba340e45Schristos	(MICROMIPSOP_MASK_DSPSFT, MICROMIPSOP_SH_DSPSFT): Likewise.
1012*ba340e45Schristos	(MICROMIPSOP_MASK_SA3, MICROMIPSOP_SH_SA3): Likewise.
1013*ba340e45Schristos	(MICROMIPSOP_MASK_SA4, MICROMIPSOP_SH_SA4): Likewise.
1014*ba340e45Schristos	(MICROMIPSOP_MASK_IMM8, MICROMIPSOP_SH_IMM8): Likewise.
1015*ba340e45Schristos	(MICROMIPSOP_MASK_IMM10, MICROMIPSOP_SH_IMM10): Likewise.
1016*ba340e45Schristos	(MICROMIPSOP_MASK_WRDSP, MICROMIPSOP_SH_WRDSP): Likewise.
1017*ba340e45Schristos	(MICROMIPSOP_MASK_BP, MICROMIPSOP_SH_BP): Likewise.
1018*ba340e45Schristos
1019*ba340e45Schristos2012-07-06  Maciej W. Rozycki  <macro@codesourcery.com>
1020*ba340e45Schristos
1021*ba340e45Schristos	* mips.h: Fix a typo in description.
1022*ba340e45Schristos
1023*ba340e45Schristos2012-07-05  Sean Keys  <skeys@ipdatasys.com>
1024*ba340e45Schristos
1025*ba340e45Schristos	* xgate.h: Changed the format string for mode XGATE_OP_DYA_MON.
1026*ba340e45Schristos
1027*ba340e45Schristos2012-06-07  Georg-Johann Lay  <avr@gjlay.de>
1028*ba340e45Schristos
1029*ba340e45Schristos	* avr.h: (AVR_ISA_XCH): New define.
1030*ba340e45Schristos	(AVR_ISA_XMEGA): Use it.
1031*ba340e45Schristos	(XCH, LAS, LAT, LAC): New XMEGA opcodes.
1032*ba340e45Schristos
1033*ba340e45Schristos2012-05-15  James Murray <jsm@jsm-net.demon.co.uk>
1034*ba340e45Schristos
1035*ba340e45Schristos	* m68hc11.h: Add XGate definitions.
1036*ba340e45Schristos	(struct m68hc11_opcode): Add xg_mask field.
1037*ba340e45Schristos
1038*ba340e45Schristos2012-05-14  Catherine Moore  <clm@codesourcery.com>
1039*ba340e45Schristos	    Maciej W. Rozycki  <macro@codesourcery.com>
1040*ba340e45Schristos	    Rhonda Wittels  <rhonda@codesourcery.com>
1041*ba340e45Schristos
1042*ba340e45Schristos	* ppc.h (PPC_OPCODE_VLE): New definition.
1043*ba340e45Schristos	(PPC_OP_SA): New macro.
1044*ba340e45Schristos	(PPC_OP_SE_VLE): New macro.
1045*ba340e45Schristos	(PPC_OP): Use a variable shift amount.
1046*ba340e45Schristos	(powerpc_operand): Update comments.
1047*ba340e45Schristos	(PPC_OPSHIFT_INV): New macro.
1048*ba340e45Schristos	(PPC_OPERAND_CR): Replace with...
1049*ba340e45Schristos	(PPC_OPERAND_CR_BIT): ...this and
1050*ba340e45Schristos	(PPC_OPERAND_CR_REG): ...this.
1051*ba340e45Schristos
1052*ba340e45Schristos
1053*ba340e45Schristos2012-05-03  Sean Keys  <skeys@ipdatasys.com>
1054*ba340e45Schristos
1055*ba340e45Schristos	* xgate.h: Header file for XGATE assembler.
1056*ba340e45Schristos
1057*ba340e45Schristos2012-04-27  David S. Miller  <davem@davemloft.net>
1058*ba340e45Schristos
1059*ba340e45Schristos	* sparc.h: Document new arg code' )' for crypto RS3
1060*ba340e45Schristos	immediates.
1061*ba340e45Schristos
1062*ba340e45Schristos	* sparc.h (struct sparc_opcode): New field 'hwcaps'.
1063*ba340e45Schristos	F_MUL32, F_DIV32, F_FDMULD, F_V8PLUS, F_POPC, F_VIS, F_VIS2,
1064*ba340e45Schristos	F_ASI_BLK_INIT, F_FMAF, F_VIS3, F_HPC, F_RANDOM, F_TRANS,
1065*ba340e45Schristos	F_FJFMAU, F_IMA, F_ASI_CACHE_SPARING, F_HWCAP_MASK): Delete.
1066*ba340e45Schristos	(HWCAP_MUL32, HWCAP_DIV32, HWCAP_FSMULD, HWCAP_V8PLUS, HWCAP_POPC,
1067*ba340e45Schristos	HWCAP_VIS, HWCAP_VIS2, HWCAP_ASI_BLK_INIT, HWCAP_FMAF,
1068*ba340e45Schristos	HWCAP_VIS3, HWCAP_HPC, HWCAP_RANDOM, HWCAP_TRANS, HWCAP_FJFMAU,
1069*ba340e45Schristos	HWCAP_IMA, HWCAP_ASI_CACHE_SPARING, HWCAP_AES, HWCAP_DES,
1070*ba340e45Schristos	HWCAP_KASUMI, HWCAP_CAMELLIA, HWCAP_MD5, HWCAP_SHA1,
1071*ba340e45Schristos	HWCAP_SHA256, HWCAP_SHA512, HWCAP_MPMUL, HWCAP_MONT, HWCAP_PAUSE,
1072*ba340e45Schristos	HWCAP_CBCOND, HWCAP_CRC32): New defines.
1073*ba340e45Schristos
1074*ba340e45Schristos2012-04-12  David S. Miller  <davem@davemloft.net>
1075*ba340e45Schristos
1076*ba340e45Schristos	* sparc.h: Define '=' as generating R_SPARC_WDISP10.
1077*ba340e45Schristos
1078*ba340e45Schristos2012-03-10  Edmar Wienskoski  <edmar@freescale.com>
1079*ba340e45Schristos
1080*ba340e45Schristos	* ppc.h: Add PPC_OPCODE_ALTIVEC2, PPC_OPCODE_E6500, PPC_OPCODE_TMR.
1081*ba340e45Schristos
1082*ba340e45Schristos2012-02-27  Alan Modra  <amodra@gmail.com>
1083*ba340e45Schristos
1084*ba340e45Schristos	* crx.h (cst4_map): Update declaration.
1085*ba340e45Schristos
1086*ba340e45Schristos2012-02-25  Walter Lee  <walt@tilera.com>
1087*ba340e45Schristos
1088*ba340e45Schristos	* tilegx.h (tilegx_mnemonic): Add TILEGX_OPC_LD4S_TLS,
1089*ba340e45Schristos	TILEGX_OPC_LD_TLS.
1090*ba340e45Schristos	* tilepro.h (tilepro_mnemonic): Add TILEPRO_OPC_LW_TLS,
1091*ba340e45Schristos	TILEPRO_OPC_LW_TLS_SN.
1092*ba340e45Schristos
1093*ba340e45Schristos2012-02-08  H.J. Lu  <hongjiu.lu@intel.com>
1094*ba340e45Schristos
1095*ba340e45Schristos	* i386.h (XACQUIRE_PREFIX_OPCODE): New.
1096*ba340e45Schristos	(XRELEASE_PREFIX_OPCODE): Likewise.
1097*ba340e45Schristos
1098*ba340e45Schristos2011-12-08  Andrew Pinski  <apinski@cavium.com>
1099*ba340e45Schristos	    Adam Nemet  <anemet@caviumnetworks.com>
1100*ba340e45Schristos
1101*ba340e45Schristos	* mips.h (INSN_CHIP_MASK): Update according to INSN_OCTEON2.
1102*ba340e45Schristos	(INSN_OCTEON2): New macro.
1103*ba340e45Schristos	(CPU_OCTEON2): New macro.
1104*ba340e45Schristos	(OPCODE_IS_MEMBER): Add Octeon2.
1105*ba340e45Schristos
1106*ba340e45Schristos2011-11-29  Andrew Pinski  <apinski@cavium.com>
1107*ba340e45Schristos
1108*ba340e45Schristos	* mips.h (INSN_CHIP_MASK): Update according to INSN_OCTEONP.
1109*ba340e45Schristos	(INSN_OCTEONP): New macro.
1110*ba340e45Schristos	(CPU_OCTEONP): New macro.
1111*ba340e45Schristos	(OPCODE_IS_MEMBER): Add Octeon+.
1112*ba340e45Schristos	(M_SAA_AB, M_SAAD_AB, M_SAA_OB, M_SAAD_OB): New enum values.
1113*ba340e45Schristos
1114*ba340e45Schristos2011-11-01  DJ Delorie  <dj@redhat.com>
1115*ba340e45Schristos
1116*ba340e45Schristos	* rl78.h: New file.
1117*ba340e45Schristos
1118*ba340e45Schristos2011-10-24  Maciej W. Rozycki  <macro@codesourcery.com>
1119*ba340e45Schristos
1120*ba340e45Schristos	* mips.h: Fix a typo in description.
1121*ba340e45Schristos
1122*ba340e45Schristos2011-09-21  David S. Miller  <davem@davemloft.net>
1123*ba340e45Schristos
1124*ba340e45Schristos	* sparc.h (struct sparc_opcode): Expand 'flags' to unsigned int.
1125*ba340e45Schristos	(F_MUL32, F_DIV32, F_FSMULD, F_V8PLUS, F_POPC, F_VIS, F_VIS2,
1126*ba340e45Schristos	F_ASI_BLK_INIT, F_FMAF, F_VIS3, F_HPC, F_RANDOM, F_TRANS,
1127*ba340e45Schristos	F_FJFMAU, F_IMA, F_ASI_CACHE_SPARING): New flag bits.
1128*ba340e45Schristos
1129*ba340e45Schristos2011-08-09  Chao-ying Fu  <fu@mips.com>
1130*ba340e45Schristos	    Maciej W. Rozycki  <macro@codesourcery.com>
1131*ba340e45Schristos
1132*ba340e45Schristos	* mips.h (OP_MASK_3BITPOS, OP_SH_3BITPOS): New macros.
1133*ba340e45Schristos	(OP_MASK_OFFSET12, OP_SH_OFFSET12): Redefine.
1134*ba340e45Schristos	(INSN_ASE_MASK): Add the MCU bit.
1135*ba340e45Schristos	(INSN_MCU): New macro.
1136*ba340e45Schristos	(M_ACLR_AB, M_ACLR_OB, M_ASET_AB, M_ASET_OB): New enum values.
1137*ba340e45Schristos	(MICROMIPSOP_MASK_3BITPOS, MICROMIPSOP_SH_3BITPOS): New macros.
1138*ba340e45Schristos
1139*ba340e45Schristos2011-08-09  Maciej W. Rozycki  <macro@codesourcery.com>
1140*ba340e45Schristos
1141*ba340e45Schristos	* mips.h (INSN_WRITE_GPR_S, INSN2_WRITE_GPR_MB): New macros.
1142*ba340e45Schristos	(INSN2_READ_GPR_MC, INSN2_READ_GPR_ME): Likewise.
1143*ba340e45Schristos	(INSN2_WRITE_GPR_MF, INSN2_READ_GPR_MG): Likewise.
1144*ba340e45Schristos	(INSN2_READ_GPR_MJ, INSN2_WRITE_GPR_MJ): Likewise.
1145*ba340e45Schristos	(INSN2_READ_GPR_MP, INSN2_WRITE_GPR_MP): Likewise.
1146*ba340e45Schristos	(INSN2_READ_GPR_MQ, INSN2_WRITE_GPR_MHI): Likewise.
1147*ba340e45Schristos	(INSN2_READ_GPR_MMN): Likewise.
1148*ba340e45Schristos	(INSN2_READ_FPR_D): Change the bit used.
1149*ba340e45Schristos	(INSN2_MOD_GPR_MD, INSN2_MOD_GPR_MF): Likewise.
1150*ba340e45Schristos	(INSN2_MOD_SP, INSN2_READ_GPR_31, INSN2_READ_GP): Likewise.
1151*ba340e45Schristos	(INSN2_READ_PC, INSN2_UNCOND_BRANCH): Likewise.
1152*ba340e45Schristos	(INSN2_COND_BRANCH): Likewise.
1153*ba340e45Schristos	(INSN2_WRITE_GPR_S, INSN2_MOD_GPR_MB): Remove macros.
1154*ba340e45Schristos	(INSN2_MOD_GPR_MC, INSN2_MOD_GPR_ME, INSN2_MOD_GPR_MG): Likewise.
1155*ba340e45Schristos	(INSN2_MOD_GPR_MJ, INSN2_MOD_GPR_MP, INSN2_MOD_GPR_MQ): Likewise.
1156*ba340e45Schristos	(INSN2_MOD_GPR_MHI, INSN2_MOD_GPR_MM): Likewise.
1157*ba340e45Schristos	(INSN2_MOD_GPR_MN): Likewise.
1158*ba340e45Schristos
1159*ba340e45Schristos2011-08-05  David S. Miller  <davem@davemloft.net>
1160*ba340e45Schristos
1161*ba340e45Schristos	* sparc.h: Document new format codes '4', '5', and '('.
1162*ba340e45Schristos	(OPF_LOW4, RS3): New macros.
1163*ba340e45Schristos
1164*ba340e45Schristos2011-08-03  Maciej W. Rozycki  <macro@codesourcery.com>
1165*ba340e45Schristos
1166*ba340e45Schristos	* mips.h: Document the use of FP_D in MIPS16 mode.  Adjust the
1167*ba340e45Schristos	order of flags documented.
1168*ba340e45Schristos
1169*ba340e45Schristos2011-07-29  Maciej W. Rozycki  <macro@codesourcery.com>
1170*ba340e45Schristos
1171*ba340e45Schristos	* mips.h: Clarify the description of microMIPS instruction
1172*ba340e45Schristos	manipulation macros.
1173*ba340e45Schristos	(MICROMIPSOP_MASK_MAJOR, MICROMIPSOP_SH_MAJOR): Remove macros.
1174*ba340e45Schristos
1175*ba340e45Schristos2011-07-24  Chao-ying Fu  <fu@mips.com>
1176*ba340e45Schristos	    Maciej W. Rozycki  <macro@codesourcery.com>
1177*ba340e45Schristos
1178*ba340e45Schristos	* mips.h (OP_MASK_EXTLSB, OP_SH_EXTLSB): New macros.
1179*ba340e45Schristos	(OP_MASK_STYPE, OP_SH_STYPE): Likewise.
1180*ba340e45Schristos	(OP_MASK_CODE10, OP_SH_CODE10): Likewise.
1181*ba340e45Schristos	(OP_MASK_TRAP, OP_SH_TRAP): Likewise.
1182*ba340e45Schristos	(OP_MASK_OFFSET12, OP_SH_OFFSET12): Likewise.
1183*ba340e45Schristos	(OP_MASK_OFFSET10, OP_SH_OFFSET10): Likewise.
1184*ba340e45Schristos	(OP_MASK_RS3, OP_SH_RS3): Likewise.
1185*ba340e45Schristos	(OP_MASK_MB, OP_SH_MB, OP_MASK_MC, OP_SH_MC): Likewise.
1186*ba340e45Schristos	(OP_MASK_MD, OP_SH_MD, OP_MASK_ME, OP_SH_ME): Likewise.
1187*ba340e45Schristos	(OP_MASK_MF, OP_SH_MF, OP_MASK_MG, OP_SH_MG): Likewise.
1188*ba340e45Schristos	(OP_MASK_MJ, OP_SH_MJ, OP_MASK_ML, OP_SH_ML): Likewise.
1189*ba340e45Schristos	(OP_MASK_MP, OP_SH_MP, OP_MASK_MQ, OP_SH_MQ): Likewise.
1190*ba340e45Schristos	(OP_MASK_IMMA, OP_SH_IMMA, OP_MASK_IMMB, OP_SH_IMMB): Likewise.
1191*ba340e45Schristos	(OP_MASK_IMMC, OP_SH_IMMC, OP_MASK_IMMF, OP_SH_IMMF): Likewise.
1192*ba340e45Schristos	(OP_MASK_IMMG, OP_SH_IMMG, OP_MASK_IMMH, OP_SH_IMMH): Likewise.
1193*ba340e45Schristos	(OP_MASK_IMMI, OP_SH_IMMI, OP_MASK_IMMJ, OP_SH_IMMJ): Likewise.
1194*ba340e45Schristos	(OP_MASK_IMML, OP_SH_IMML, OP_MASK_IMMM, OP_SH_IMMM): Likewise.
1195*ba340e45Schristos	(OP_MASK_IMMN, OP_SH_IMMN, OP_MASK_IMMO, OP_SH_IMMO): Likewise.
1196*ba340e45Schristos	(OP_MASK_IMMP, OP_SH_IMMP, OP_MASK_IMMQ, OP_SH_IMMQ): Likewise.
1197*ba340e45Schristos	(OP_MASK_IMMU, OP_SH_IMMU, OP_MASK_IMMW, OP_SH_IMMW): Likewise.
1198*ba340e45Schristos	(OP_MASK_IMMX, OP_SH_IMMX, OP_MASK_IMMY, OP_SH_IMMY): Likewise.
1199*ba340e45Schristos	(INSN_WRITE_GPR_S): New macro.
1200*ba340e45Schristos	(INSN2_BRANCH_DELAY_16BIT, INSN2_BRANCH_DELAY_32BIT): Likewise.
1201*ba340e45Schristos	(INSN2_READ_FPR_D): Likewise.
1202*ba340e45Schristos	(INSN2_MOD_GPR_MB, INSN2_MOD_GPR_MC): Likewise.
1203*ba340e45Schristos	(INSN2_MOD_GPR_MD, INSN2_MOD_GPR_ME): Likewise.
1204*ba340e45Schristos	(INSN2_MOD_GPR_MF, INSN2_MOD_GPR_MG): Likewise.
1205*ba340e45Schristos	(INSN2_MOD_GPR_MJ, INSN2_MOD_GPR_MP): Likewise.
1206*ba340e45Schristos	(INSN2_MOD_GPR_MQ, INSN2_MOD_SP): Likewise.
1207*ba340e45Schristos	(INSN2_READ_GPR_31, INSN2_READ_GP, INSN2_READ_PC): Likewise.
1208*ba340e45Schristos	(INSN2_UNCOND_BRANCH, INSN2_COND_BRANCH): Likewise.
1209*ba340e45Schristos	(INSN2_MOD_GPR_MHI, INSN2_MOD_GPR_MM, INSN2_MOD_GPR_MN): Likewise.
1210*ba340e45Schristos	(CPU_MICROMIPS): New macro.
1211*ba340e45Schristos	(M_BC1FL, M_BC1TL, M_BC2FL, M_BC2TL): New enum values.
1212*ba340e45Schristos	(M_BEQL, M_BGEZ, M_BGEZL, M_BGEZALL, M_BGTZ, M_BGTZL): Likewise.
1213*ba340e45Schristos	(M_BLEZ, M_BLEZL, M_BLTZ, M_BLTZL, M_BLTZALL, M_BNEL): Likewise.
1214*ba340e45Schristos	(M_CACHE_OB, M_JALS_1, M_JALS_2, M_JALS_A): Likewise.
1215*ba340e45Schristos	(M_LDC2_OB, M_LDL_OB, M_LDM_AB, M_LDM_OB): Likewise.
1216*ba340e45Schristos	(M_LDP_AB, M_LDP_OB, M_LDR_OB, M_LL_OB, M_LLD_OB): Likewise.
1217*ba340e45Schristos	(M_LWC2_OB, M_LWL_OB, M_LWM_AB, M_LWM_OB): Likewise.
1218*ba340e45Schristos	(M_LWP_AB, M_LWP_OB, M_LWR_OB): Likewise.
1219*ba340e45Schristos	(M_LWU_OB, M_PREF_OB, M_SC_OB, M_SCD_OB): Likewise.
1220*ba340e45Schristos	(M_SDC2_OB, M_SDL_OB, M_SDM_AB, M_SDM_OB): Likewise.
1221*ba340e45Schristos	(M_SDP_AB, M_SDP_OB, M_SDR_OB): Likewise.
1222*ba340e45Schristos	(M_SWC2_OB, M_SWL_OB, M_SWM_AB, M_SWM_OB): Likewise.
1223*ba340e45Schristos	(M_SWP_AB, M_SWP_OB, M_SWR_OB): Likewise.
1224*ba340e45Schristos	(MICROMIPSOP_MASK_MAJOR, MICROMIPSOP_SH_MAJOR): New macros.
1225*ba340e45Schristos	(MICROMIPSOP_MASK_IMMEDIATE, MICROMIPSOP_SH_IMMEDIATE): Likewise.
1226*ba340e45Schristos	(MICROMIPSOP_MASK_DELTA, MICROMIPSOP_SH_DELTA): Likewise.
1227*ba340e45Schristos	(MICROMIPSOP_MASK_CODE10, MICROMIPSOP_SH_CODE10): Likewise.
1228*ba340e45Schristos	(MICROMIPSOP_MASK_TRAP, MICROMIPSOP_SH_TRAP): Likewise.
1229*ba340e45Schristos	(MICROMIPSOP_MASK_SHAMT, MICROMIPSOP_SH_SHAMT): Likewise.
1230*ba340e45Schristos	(MICROMIPSOP_MASK_TARGET, MICROMIPSOP_SH_TARGET): Likewise.
1231*ba340e45Schristos	(MICROMIPSOP_MASK_EXTLSB, MICROMIPSOP_SH_EXTLSB): Likewise.
1232*ba340e45Schristos	(MICROMIPSOP_MASK_EXTMSBD, MICROMIPSOP_SH_EXTMSBD): Likewise.
1233*ba340e45Schristos	(MICROMIPSOP_MASK_INSMSB, MICROMIPSOP_SH_INSMSB): Likewise.
1234*ba340e45Schristos	(MICROMIPSOP_MASK_CODE, MICROMIPSOP_SH_CODE): Likewise.
1235*ba340e45Schristos	(MICROMIPSOP_MASK_CODE2, MICROMIPSOP_SH_CODE2): Likewise.
1236*ba340e45Schristos	(MICROMIPSOP_MASK_CACHE, MICROMIPSOP_SH_CACHE): Likewise.
1237*ba340e45Schristos	(MICROMIPSOP_MASK_SEL, MICROMIPSOP_SH_SEL): Likewise.
1238*ba340e45Schristos	(MICROMIPSOP_MASK_OFFSET12, MICROMIPSOP_SH_OFFSET12): Likewise.
1239*ba340e45Schristos	(MICROMIPSOP_MASK_3BITPOS, MICROMIPSOP_SH_3BITPOS): Likewise.
1240*ba340e45Schristos	(MICROMIPSOP_MASK_STYPE, MICROMIPSOP_SH_STYPE): Likewise.
1241*ba340e45Schristos	(MICROMIPSOP_MASK_OFFSET10, MICROMIPSOP_SH_OFFSET10): Likewise.
1242*ba340e45Schristos	(MICROMIPSOP_MASK_RS, MICROMIPSOP_SH_RS): Likewise.
1243*ba340e45Schristos	(MICROMIPSOP_MASK_RT, MICROMIPSOP_SH_RT): Likewise.
1244*ba340e45Schristos	(MICROMIPSOP_MASK_RD, MICROMIPSOP_SH_RD): Likewise.
1245*ba340e45Schristos	(MICROMIPSOP_MASK_FS, MICROMIPSOP_SH_FS): Likewise.
1246*ba340e45Schristos	(MICROMIPSOP_MASK_FT, MICROMIPSOP_SH_FT): Likewise.
1247*ba340e45Schristos	(MICROMIPSOP_MASK_FD, MICROMIPSOP_SH_FD): Likewise.
1248*ba340e45Schristos	(MICROMIPSOP_MASK_FR, MICROMIPSOP_SH_FR): Likewise.
1249*ba340e45Schristos	(MICROMIPSOP_MASK_RS3, MICROMIPSOP_SH_RS3): Likewise.
1250*ba340e45Schristos	(MICROMIPSOP_MASK_PREFX, MICROMIPSOP_SH_PREFX): Likewise.
1251*ba340e45Schristos	(MICROMIPSOP_MASK_BCC, MICROMIPSOP_SH_BCC): Likewise.
1252*ba340e45Schristos	(MICROMIPSOP_MASK_CCC, MICROMIPSOP_SH_CCC): Likewise.
1253*ba340e45Schristos	(MICROMIPSOP_MASK_COPZ, MICROMIPSOP_SH_COPZ): Likewise.
1254*ba340e45Schristos	(MICROMIPSOP_MASK_MB, MICROMIPSOP_SH_MB): Likewise.
1255*ba340e45Schristos	(MICROMIPSOP_MASK_MC, MICROMIPSOP_SH_MC): Likewise.
1256*ba340e45Schristos	(MICROMIPSOP_MASK_MD, MICROMIPSOP_SH_MD): Likewise.
1257*ba340e45Schristos	(MICROMIPSOP_MASK_ME, MICROMIPSOP_SH_ME): Likewise.
1258*ba340e45Schristos	(MICROMIPSOP_MASK_MF, MICROMIPSOP_SH_MF): Likewise.
1259*ba340e45Schristos	(MICROMIPSOP_MASK_MG, MICROMIPSOP_SH_MG): Likewise.
1260*ba340e45Schristos	(MICROMIPSOP_MASK_MH, MICROMIPSOP_SH_MH): Likewise.
1261*ba340e45Schristos	(MICROMIPSOP_MASK_MI, MICROMIPSOP_SH_MI): Likewise.
1262*ba340e45Schristos	(MICROMIPSOP_MASK_MJ, MICROMIPSOP_SH_MJ): Likewise.
1263*ba340e45Schristos	(MICROMIPSOP_MASK_ML, MICROMIPSOP_SH_ML): Likewise.
1264*ba340e45Schristos	(MICROMIPSOP_MASK_MM, MICROMIPSOP_SH_MM): Likewise.
1265*ba340e45Schristos	(MICROMIPSOP_MASK_MN, MICROMIPSOP_SH_MN): Likewise.
1266*ba340e45Schristos	(MICROMIPSOP_MASK_MP, MICROMIPSOP_SH_MP): Likewise.
1267*ba340e45Schristos	(MICROMIPSOP_MASK_MQ, MICROMIPSOP_SH_MQ): Likewise.
1268*ba340e45Schristos	(MICROMIPSOP_MASK_IMMA, MICROMIPSOP_SH_IMMA): Likewise.
1269*ba340e45Schristos	(MICROMIPSOP_MASK_IMMB, MICROMIPSOP_SH_IMMB): Likewise.
1270*ba340e45Schristos	(MICROMIPSOP_MASK_IMMC, MICROMIPSOP_SH_IMMC): Likewise.
1271*ba340e45Schristos	(MICROMIPSOP_MASK_IMMD, MICROMIPSOP_SH_IMMD): Likewise.
1272*ba340e45Schristos	(MICROMIPSOP_MASK_IMME, MICROMIPSOP_SH_IMME): Likewise.
1273*ba340e45Schristos	(MICROMIPSOP_MASK_IMMF, MICROMIPSOP_SH_IMMF): Likewise.
1274*ba340e45Schristos	(MICROMIPSOP_MASK_IMMG, MICROMIPSOP_SH_IMMG): Likewise.
1275*ba340e45Schristos	(MICROMIPSOP_MASK_IMMH, MICROMIPSOP_SH_IMMH): Likewise.
1276*ba340e45Schristos	(MICROMIPSOP_MASK_IMMI, MICROMIPSOP_SH_IMMI): Likewise.
1277*ba340e45Schristos	(MICROMIPSOP_MASK_IMMJ, MICROMIPSOP_SH_IMMJ): Likewise.
1278*ba340e45Schristos	(MICROMIPSOP_MASK_IMML, MICROMIPSOP_SH_IMML): Likewise.
1279*ba340e45Schristos	(MICROMIPSOP_MASK_IMMM, MICROMIPSOP_SH_IMMM): Likewise.
1280*ba340e45Schristos	(MICROMIPSOP_MASK_IMMN, MICROMIPSOP_SH_IMMN): Likewise.
1281*ba340e45Schristos	(MICROMIPSOP_MASK_IMMO, MICROMIPSOP_SH_IMMO): Likewise.
1282*ba340e45Schristos	(MICROMIPSOP_MASK_IMMP, MICROMIPSOP_SH_IMMP): Likewise.
1283*ba340e45Schristos	(MICROMIPSOP_MASK_IMMQ, MICROMIPSOP_SH_IMMQ): Likewise.
1284*ba340e45Schristos	(MICROMIPSOP_MASK_IMMU, MICROMIPSOP_SH_IMMU): Likewise.
1285*ba340e45Schristos	(MICROMIPSOP_MASK_IMMW, MICROMIPSOP_SH_IMMW): Likewise.
1286*ba340e45Schristos	(MICROMIPSOP_MASK_IMMX, MICROMIPSOP_SH_IMMX): Likewise.
1287*ba340e45Schristos	(MICROMIPSOP_MASK_IMMY, MICROMIPSOP_SH_IMMY): Likewise.
1288*ba340e45Schristos	(MICROMIPSOP_MASK_CODE, MICROMIPSOP_SH_CODE): Likewise.
1289*ba340e45Schristos	(MICROMIPSOP_MASK_CODE2, MICROMIPSOP_SH_CODE2): Likewise.
1290*ba340e45Schristos	(MICROMIPSOP_MASK_CACHE, MICROMIPSOP_SH_CACHE): Likewise.
1291*ba340e45Schristos	(MICROMIPSOP_MASK_CODE20, MICROMIPSOP_SH_CODE20): Likewise.
1292*ba340e45Schristos	(MICROMIPSOP_MASK_PERFREG, MICROMIPSOP_SH_PERFREG): Likewise.
1293*ba340e45Schristos	(MICROMIPSOP_MASK_CODE19, MICROMIPSOP_SH_CODE19): Likewise.
1294*ba340e45Schristos	(MICROMIPSOP_MASK_ALN, MICROMIPSOP_SH_ALN): Likewise.
1295*ba340e45Schristos	(MICROMIPSOP_MASK_VECBYTE, MICROMIPSOP_SH_VECBYTE): Likewise.
1296*ba340e45Schristos	(MICROMIPSOP_MASK_VECALIGN, MICROMIPSOP_SH_VECALIGN): Likewise.
1297*ba340e45Schristos	(MICROMIPSOP_MASK_DSPACC, MICROMIPSOP_SH_DSPACC): Likewise.
1298*ba340e45Schristos	(MICROMIPSOP_MASK_DSPACC_S, MICROMIPSOP_SH_DSPACC_S): Likewise.
1299*ba340e45Schristos	(MICROMIPSOP_MASK_DSPSFT, MICROMIPSOP_SH_DSPSFT): Likewise.
1300*ba340e45Schristos	(MICROMIPSOP_MASK_DSPSFT_7, MICROMIPSOP_SH_DSPSFT_7): Likewise.
1301*ba340e45Schristos	(MICROMIPSOP_MASK_SA3, MICROMIPSOP_SH_SA3): Likewise.
1302*ba340e45Schristos	(MICROMIPSOP_MASK_SA4, MICROMIPSOP_SH_SA4): Likewise.
1303*ba340e45Schristos	(MICROMIPSOP_MASK_IMM8, MICROMIPSOP_SH_IMM8): Likewise.
1304*ba340e45Schristos	(MICROMIPSOP_MASK_IMM10, MICROMIPSOP_SH_IMM10): Likewise.
1305*ba340e45Schristos	(MICROMIPSOP_MASK_WRDSP, MICROMIPSOP_SH_WRDSP): Likewise.
1306*ba340e45Schristos	(MICROMIPSOP_MASK_RDDSP, MICROMIPSOP_SH_RDDSP): Likewise.
1307*ba340e45Schristos	(MICROMIPSOP_MASK_BP, MICROMIPSOP_SH_BP): Likewise.
1308*ba340e45Schristos	(MICROMIPSOP_MASK_MT_U, MICROMIPSOP_SH_MT_U): Likewise.
1309*ba340e45Schristos	(MICROMIPSOP_MASK_MT_H, MICROMIPSOP_SH_MT_H): Likewise.
1310*ba340e45Schristos	(MICROMIPSOP_MASK_MTACC_T, MICROMIPSOP_SH_MTACC_T): Likewise.
1311*ba340e45Schristos	(MICROMIPSOP_MASK_MTACC_D, MICROMIPSOP_SH_MTACC_D): Likewise.
1312*ba340e45Schristos	(MICROMIPSOP_MASK_BBITIND, MICROMIPSOP_SH_BBITIND): Likewise.
1313*ba340e45Schristos	(MICROMIPSOP_MASK_CINSPOS, MICROMIPSOP_SH_CINSPOS): Likewise.
1314*ba340e45Schristos	(MICROMIPSOP_MASK_CINSLM1, MICROMIPSOP_SH_CINSLM1): Likewise.
1315*ba340e45Schristos	(MICROMIPSOP_MASK_SEQI, MICROMIPSOP_SH_SEQI): Likewise.
1316*ba340e45Schristos	(micromips_opcodes): New declaration.
1317*ba340e45Schristos	(bfd_micromips_num_opcodes): Likewise.
1318*ba340e45Schristos
1319*ba340e45Schristos2011-07-24  Maciej W. Rozycki  <macro@codesourcery.com>
1320*ba340e45Schristos
1321*ba340e45Schristos	* mips.h (INSN_TRAP): Rename to...
1322*ba340e45Schristos	(INSN_NO_DELAY_SLOT): ... this.
1323*ba340e45Schristos	(INSN_SYNC): Remove macro.
1324*ba340e45Schristos
1325*ba340e45Schristos2011-07-01  Eric B. Weddington  <eric.weddington@atmel.com>
1326*ba340e45Schristos
1327*ba340e45Schristos	* avr.h (AVR_ISA_AVR6): Remove AVR_ISA_SPMX as it was actually
1328*ba340e45Schristos	a duplicate of AVR_ISA_SPM.
1329*ba340e45Schristos
1330*ba340e45Schristos2011-07-01  Nick Clifton  <nickc@redhat.com>
1331*ba340e45Schristos
1332*ba340e45Schristos	* avr.h (AVR_ISA_AVR6): Fix typo, adding AVR_ISA_SPMX.
1333*ba340e45Schristos
1334*ba340e45Schristos2011-06-18  Robin Getz  <robin.getz@analog.com>
1335*ba340e45Schristos
1336*ba340e45Schristos	* bfin.h (is_macmod_signed): New func
1337*ba340e45Schristos
1338*ba340e45Schristos2011-06-18  Mike Frysinger  <vapier@gentoo.org>
1339*ba340e45Schristos
1340*ba340e45Schristos	* bfin.h (is_macmod_pmove): Add missing space before func args.
1341*ba340e45Schristos	(is_macmod_hmove): Likewise.
1342*ba340e45Schristos
1343*ba340e45Schristos2011-06-13  Walter Lee  <walt@tilera.com>
1344*ba340e45Schristos
1345*ba340e45Schristos	* tilegx.h: New file.
1346*ba340e45Schristos	* tilepro.h: New file.
1347*ba340e45Schristos
1348*ba340e45Schristos2011-05-31  Paul Brook  <paul@codesourcery.com>
1349*ba340e45Schristos
1350*ba340e45Schristos	* arm.h (ARM_ARCH_V7R_IDIV): Define.
1351*ba340e45Schristos
1352*ba340e45Schristos2011-05-24  Andreas Krebbel  <Andreas.Krebbel@de.ibm.com>
1353*ba340e45Schristos
1354*ba340e45Schristos	* s390.h: Replace S390_OPERAND_REG_EVEN with
1355*ba340e45Schristos	S390_OPERAND_REG_PAIR.
1356*ba340e45Schristos
1357*ba340e45Schristos2011-05-24  Andreas Krebbel  <Andreas.Krebbel@de.ibm.com>
1358*ba340e45Schristos
1359*ba340e45Schristos	* s390.h: Add S390_OPCODE_REG_EVEN flag.
1360*ba340e45Schristos
1361*ba340e45Schristos2011-04-18  Julian Brown  <julian@codesourcery.com>
1362*ba340e45Schristos
1363*ba340e45Schristos	* arm.h (ARM_AEXT_V7_ARM): Remove ARM_EXT_OS from bitmask.
1364*ba340e45Schristos
1365*ba340e45Schristos2011-04-11  Dan McDonald  <dan@wellkeeper.com>
1366*ba340e45Schristos
1367*ba340e45Schristos	PR gas/12296
1368*ba340e45Schristos	* arm.h (ARM_AEXT_V7_ARM): Add ARM_EXT_OS.
1369*ba340e45Schristos
1370*ba340e45Schristos2011-03-22  Eric B. Weddington  <eric.weddington@atmel.com>
1371*ba340e45Schristos
1372*ba340e45Schristos	* avr.h (AVR_ISA_SPMX,AVR_ISA_DES,AVR_ISA_M256,AVR_ISA_XMEGA):
1373*ba340e45Schristos	New instruction set flags.
1374*ba340e45Schristos	(AVR_INSN): Add new instructions for SPM Z+, DES for XMEGA.
1375*ba340e45Schristos
1376*ba340e45Schristos2011-02-28  Maciej W. Rozycki  <macro@codesourcery.com>
1377*ba340e45Schristos
1378*ba340e45Schristos	* mips.h (M_PREF_AB): New enum value.
1379*ba340e45Schristos
1380*ba340e45Schristos2011-02-12  Mike Frysinger  <vapier@gentoo.org>
1381*ba340e45Schristos
1382*ba340e45Schristos	* bfin.h (M_S2RND, M_T, M_W32, M_FU, M_TFU, M_IS, M_ISS2, M_IH,
1383*ba340e45Schristos	M_IU): Define.
1384*ba340e45Schristos	(is_macmod_pmove, is_macmod_hmove): New functions.
1385*ba340e45Schristos
1386*ba340e45Schristos2011-02-11  Mike Frysinger  <vapier@gentoo.org>
1387*ba340e45Schristos
1388*ba340e45Schristos	* bfin.h: Add OPCODE_BFIN_H ifdef multiple include protection.
1389*ba340e45Schristos
1390*ba340e45Schristos2011-02-04  Bernd Schmidt  <bernds@codesourcery.com>
1391*ba340e45Schristos
1392*ba340e45Schristos	* tic6x-opcode-table.h (cmtl, ll, sl): Available on C64XP.
1393*ba340e45Schristos	* tic6x.h (TIC6X_INSN_ATOMIC): Remove.
1394*ba340e45Schristos
1395*ba340e45Schristos2010-12-31  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
1396*ba340e45Schristos
1397*ba340e45Schristos	PR gas/11395
1398*ba340e45Schristos	* hppa.h (pa_opcodes): Revert last change.  Exchange 32 and 64-bit
1399*ba340e45Schristos	"bb" entries.
1400*ba340e45Schristos
1401*ba340e45Schristos2010-12-26  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
1402*ba340e45Schristos
1403*ba340e45Schristos	PR gas/11395
1404*ba340e45Schristos	* hppa.h: Clear "d" bit in "add" and "sub" patterns.
1405*ba340e45Schristos
1406*ba340e45Schristos2010-12-18  Richard Sandiford  <rdsandiford@googlemail.com>
1407*ba340e45Schristos
1408*ba340e45Schristos	* mips.h: Update commentary after last commit.
1409*ba340e45Schristos
1410*ba340e45Schristos2010-12-18  Mingjie Xing  <mingjie.xing@gmail.com>
1411*ba340e45Schristos
1412*ba340e45Schristos	* mips.h (OP_*_OFFSET_A, OP_*_OFFSET_B, OP_*_OFFSET_C)
1413*ba340e45Schristos	(OP_*_RZ, OP_*_FZ, INSN2_M_FP_D, INSN2_WRITE_GPR_Z, INSN2_WRITE_FPR_Z)
1414*ba340e45Schristos	(INSN2_READ_GPR_Z, INSN2_READ_FPR_Z, INSN2_READ_GPR_D): Define.
1415*ba340e45Schristos
1416*ba340e45Schristos2010-11-25  Andreas Krebbel  <Andreas.Krebbel@de.ibm.com>
1417*ba340e45Schristos
1418*ba340e45Schristos	* s390.h (enum s390_opcode_cpu_val): Add S390_OPCODE_MAXCPU.
1419*ba340e45Schristos
1420*ba340e45Schristos2010-11-23  Richard Sandiford  <rdsandiford@googlemail.com>
1421*ba340e45Schristos
1422*ba340e45Schristos	* mips.h: Fix previous commit.
1423*ba340e45Schristos
1424*ba340e45Schristos2010-11-23  Maciej W. Rozycki  <macro@linux-mips.org>
1425*ba340e45Schristos
1426*ba340e45Schristos	* mips.h (INSN_CHIP_MASK): Update according to INSN_LOONGSON_3A.
1427*ba340e45Schristos	(INSN_LOONGSON_3A): Clear bit 31.
1428*ba340e45Schristos
1429*ba340e45Schristos2010-11-15  Matthew Gretton-Dann  <matthew.gretton-dann@arm.com>
1430*ba340e45Schristos
1431*ba340e45Schristos	PR gas/12198
1432*ba340e45Schristos	* arm.h (ARM_AEXT_V6M_ONLY): New define.
1433*ba340e45Schristos	(ARM_AEXT_V6M): Rewrite in terms of ARM_AEXT_V6M_ONLY.
1434*ba340e45Schristos	(ARM_ARCH_V6M_ONLY): New define.
1435*ba340e45Schristos
1436*ba340e45Schristos2010-11-11  Mingming Sun  <mingm.sun@gmail.com>
1437*ba340e45Schristos
1438*ba340e45Schristos	* mips.h (INSN_LOONGSON_3A): Defined.
1439*ba340e45Schristos	(CPU_LOONGSON_3A): Defined.
1440*ba340e45Schristos	(OPCODE_IS_MEMBER): Add LOONGSON_3A.
1441*ba340e45Schristos
1442*ba340e45Schristos2010-10-09  Matt Rice  <ratmice@gmail.com>
1443*ba340e45Schristos
1444*ba340e45Schristos	* cgen.h (CGEN_ATTR, CGEN_ATTR_TYPE): Rename bool attribute to bool_.
1445*ba340e45Schristos	(CGEN_ATTR_BOOLS, CGEN_ATTR_CGEN_INSN_ALIAS_VALUE): Likewise.
1446*ba340e45Schristos
1447*ba340e45Schristos2010-09-29  Bernd Schmidt  <bernds@codesourcery.com>
1448*ba340e45Schristos
1449*ba340e45Schristos	* tic6x-control-registers.h (tscl): Now read_write.
1450*ba340e45Schristos
1451*ba340e45Schristos2010-09-27  Andreas Krebbel  <Andreas.Krebbel@de.ibm.com>
1452*ba340e45Schristos
1453*ba340e45Schristos	* s390.h: Add S390_OPCODE_Z196 to enum s390_opcode_cpu_val.
1454*ba340e45Schristos
1455*ba340e45Schristos2010-09-23  Matthew Gretton-Dann  <matthew.gretton-dann@arm.com>
1456*ba340e45Schristos
1457*ba340e45Schristos	* arm.h (ARM_EXT_VIRT): New define.
1458*ba340e45Schristos	(ARM_ARCH_V7A_IDIV_MP_SEC): Rename...
1459*ba340e45Schristos	(ARM_ARCH_V7A_IDIV_MP_SEC_VIRT): ...to this and include Virtualization
1460*ba340e45Schristos	Extensions.
1461*ba340e45Schristos
1462*ba340e45Schristos2010-09-23  Matthew Gretton-Dann  <matthew.gretton-dann@arm.com>
1463*ba340e45Schristos
1464*ba340e45Schristos	* arm.h (ARM_AEXT_ADIV): New define.
1465*ba340e45Schristos	(ARM_ARCH_V7A_IDIV_MP_SEC): Likewise.
1466*ba340e45Schristos
1467*ba340e45Schristos2010-09-23  Matthew Gretton-Dann  <matthew.gretton-dann@arm.com>
1468*ba340e45Schristos
1469*ba340e45Schristos	* arm.h (ARM_EXT_OS): New define.
1470*ba340e45Schristos	(ARM_AEXT_V6SM): Likewise.
1471*ba340e45Schristos	(ARM_ARCH_V6SM): Likewise.
1472*ba340e45Schristos
1473*ba340e45Schristos2010-09-23  Matthew Gretton-Dann  <matthew.gretton-dann@arm.com>
1474*ba340e45Schristos
1475*ba340e45Schristos	* arm.h (ARM_EXT_MP): Add.
1476*ba340e45Schristos	(ARM_ARCH_V7A_MP): Likewise.
1477*ba340e45Schristos
1478*ba340e45Schristos2010-09-22  Mike Frysinger  <vapier@gentoo.org>
1479*ba340e45Schristos
1480*ba340e45Schristos	* bfin.h: Declare pseudoChr structs/defines.
1481*ba340e45Schristos
1482*ba340e45Schristos2010-09-21  Mike Frysinger  <vapier@gentoo.org>
1483*ba340e45Schristos
1484*ba340e45Schristos	* bfin.h: Strip trailing whitespace.
1485*ba340e45Schristos
1486*ba340e45Schristos2009-09-04  Jie Zhang  <jie.zhang@analog.com>
1487*ba340e45Schristos
1488*ba340e45Schristos	* bfin.h (PseudoDbg_Assert): Add bits_grp and mask_grp.
1489*ba340e45Schristos	(PseudoDbg_Assert_grp_bits, PseudoDbg_Assert_grp_mask): Define.
1490*ba340e45Schristos	(PseudoDbg_Assert_dbgop_bits, PseudoDbg_Assert_dbgop_mask,
1491*ba340e45Schristos	PseudoDbg_Assert_dontcare_bits, PseudoDbg_Assert_dontcare_mask):
1492*ba340e45Schristos	Adjust accordingly.
1493*ba340e45Schristos	(init_PseudoDbg_Assert): Add PseudoDbg_Assert_grp_bits and
1494*ba340e45Schristos	PseudoDbg_Assert_grp_mask.
1495*ba340e45Schristos
1496*ba340e45Schristos2010-07-29  DJ Delorie  <dj@redhat.com>
1497*ba340e45Schristos
1498*ba340e45Schristos	* rx.h (RX_Operand_Type): Add TwoReg.
1499*ba340e45Schristos	(RX_Opcode_ID): Remove ediv and ediv2.
1500*ba340e45Schristos
1501*ba340e45Schristos2010-07-27  DJ Delorie  <dj@redhat.com>
1502*ba340e45Schristos
1503*ba340e45Schristos	* rx.h (RX_Opcode_ID): Add nop2 and nop3 for statistics.
1504*ba340e45Schristos
1505*ba340e45Schristos2010-07-23  Naveen.H.S  <naveen.S@kpitcummins.com>
1506*ba340e45Schristos	    Ina Pandit  <ina.pandit@kpitcummins.com>
1507*ba340e45Schristos
1508*ba340e45Schristos	* v850.h: Define PROCESSOR_MASK, PROCESSOR_OPTION_EXTENSION,
1509*ba340e45Schristos	PROCESSOR_OPTION_ALIAS, PROCESSOR_V850E2, PROCESSOR_V850E2V3 and
1510*ba340e45Schristos	PROCESSOR_V850E2_ALL.
1511*ba340e45Schristos	Remove PROCESSOR_V850EA support.
1512*ba340e45Schristos	(v850_operand): Define V850_OPERAND_EP, V850_OPERAND_FLOAT_CC,
1513*ba340e45Schristos	V850_OPERAND_VREG, V850E_IMMEDIATE16, V850E_IMMEDIATE16HI,
1514*ba340e45Schristos	V850E_IMMEDIATE23, V850E_IMMEDIATE32, V850_OPERAND_SIGNED,
1515*ba340e45Schristos	V850_OPERAND_DISP, V850_PCREL, V850_REG_EVEN, V850E_PUSH_POP,
1516*ba340e45Schristos	V850_NOT_IMM0, V850_NOT_SA, V850_OPERAND_BANG and
1517*ba340e45Schristos	V850_OPERAND_PERCENT.
1518*ba340e45Schristos	Update V850_OPERAND_SRG, V850_OPERAND_CC, V850_OPERAND_RELAX and
1519*ba340e45Schristos	V850_NOT_R0.
1520*ba340e45Schristos	Remove V850_OPERAND_SIGNED, V850_OPERAND_EP, V850_OPERAND_DISP
1521*ba340e45Schristos	and V850E_PUSH_POP
1522*ba340e45Schristos
1523*ba340e45Schristos2010-07-06  Maciej W. Rozycki  <macro@codesourcery.com>
1524*ba340e45Schristos
1525*ba340e45Schristos	* mips.h (MIPS16_INSN_UNCOND_BRANCH): New macro.
1526*ba340e45Schristos	(MIPS16_INSN_BRANCH): Rename to...
1527*ba340e45Schristos	(MIPS16_INSN_COND_BRANCH): ... this.
1528*ba340e45Schristos
1529*ba340e45Schristos2010-07-03  Alan Modra  <amodra@gmail.com>
1530*ba340e45Schristos
1531*ba340e45Schristos	* ppc.h (PPC_OPCODE_32, PPC_OPCODE_BOOKE64, PPC_OPCODE_CLASSIC): Delete.
1532*ba340e45Schristos	Renumber other PPC_OPCODE defines.
1533*ba340e45Schristos
1534*ba340e45Schristos2010-07-03  Alan Modra  <amodra@gmail.com>
1535*ba340e45Schristos
1536*ba340e45Schristos	* ppc.h (PPC_OPCODE_COMMON): Expand comment.
1537*ba340e45Schristos
1538*ba340e45Schristos2010-06-29  Alan Modra  <amodra@gmail.com>
1539*ba340e45Schristos
1540*ba340e45Schristos	* maxq.h: Delete file.
1541*ba340e45Schristos
1542*ba340e45Schristos2010-06-14  Sebastian Andrzej Siewior  <bigeasy@linutronix.de>
1543*ba340e45Schristos
1544*ba340e45Schristos	* ppc.h (PPC_OPCODE_E500): Define.
1545*ba340e45Schristos
1546*ba340e45Schristos2010-05-26  Catherine Moore  <clm@codesourcery.com>
1547*ba340e45Schristos
1548*ba340e45Schristos	* mips.h (INSN_MIPS16): Remove.
1549*ba340e45Schristos
1550*ba340e45Schristos2010-04-21  Joseph Myers  <joseph@codesourcery.com>
1551*ba340e45Schristos
1552*ba340e45Schristos	* tic6x-insn-formats.h (s_branch): Correct typo in bitmask.
1553*ba340e45Schristos
1554*ba340e45Schristos2010-04-15  Nick Clifton  <nickc@redhat.com>
1555*ba340e45Schristos
1556*ba340e45Schristos	* alpha.h: Update copyright notice to use GPLv3.
1557*ba340e45Schristos	* arc.h: Likewise.
1558*ba340e45Schristos	* arm.h: Likewise.
1559*ba340e45Schristos	* avr.h: Likewise.
1560*ba340e45Schristos	* bfin.h: Likewise.
1561*ba340e45Schristos	* cgen.h: Likewise.
1562*ba340e45Schristos	* convex.h: Likewise.
1563*ba340e45Schristos	* cr16.h: Likewise.
1564*ba340e45Schristos	* cris.h: Likewise.
1565*ba340e45Schristos	* crx.h: Likewise.
1566*ba340e45Schristos	* d10v.h: Likewise.
1567*ba340e45Schristos	* d30v.h: Likewise.
1568*ba340e45Schristos	* dlx.h: Likewise.
1569*ba340e45Schristos	* h8300.h: Likewise.
1570*ba340e45Schristos	* hppa.h: Likewise.
1571*ba340e45Schristos	* i370.h: Likewise.
1572*ba340e45Schristos	* i386.h: Likewise.
1573*ba340e45Schristos	* i860.h: Likewise.
1574*ba340e45Schristos	* i960.h: Likewise.
1575*ba340e45Schristos	* ia64.h: Likewise.
1576*ba340e45Schristos	* m68hc11.h: Likewise.
1577*ba340e45Schristos	* m68k.h: Likewise.
1578*ba340e45Schristos	* m88k.h: Likewise.
1579*ba340e45Schristos	* maxq.h: Likewise.
1580*ba340e45Schristos	* mips.h: Likewise.
1581*ba340e45Schristos	* mmix.h: Likewise.
1582*ba340e45Schristos	* mn10200.h: Likewise.
1583*ba340e45Schristos	* mn10300.h: Likewise.
1584*ba340e45Schristos	* msp430.h: Likewise.
1585*ba340e45Schristos	* np1.h: Likewise.
1586*ba340e45Schristos	* ns32k.h: Likewise.
1587*ba340e45Schristos	* or32.h: Likewise.
1588*ba340e45Schristos	* pdp11.h: Likewise.
1589*ba340e45Schristos	* pj.h: Likewise.
1590*ba340e45Schristos	* pn.h: Likewise.
1591*ba340e45Schristos	* ppc.h: Likewise.
1592*ba340e45Schristos	* pyr.h: Likewise.
1593*ba340e45Schristos	* rx.h: Likewise.
1594*ba340e45Schristos	* s390.h: Likewise.
1595*ba340e45Schristos	* score-datadep.h: Likewise.
1596*ba340e45Schristos	* score-inst.h: Likewise.
1597*ba340e45Schristos	* sparc.h: Likewise.
1598*ba340e45Schristos	* spu-insns.h: Likewise.
1599*ba340e45Schristos	* spu.h: Likewise.
1600*ba340e45Schristos	* tic30.h: Likewise.
1601*ba340e45Schristos	* tic4x.h: Likewise.
1602*ba340e45Schristos	* tic54x.h: Likewise.
1603*ba340e45Schristos	* tic80.h: Likewise.
1604*ba340e45Schristos	* v850.h: Likewise.
1605*ba340e45Schristos	* vax.h: Likewise.
1606*ba340e45Schristos
1607*ba340e45Schristos2010-03-25  Joseph Myers  <joseph@codesourcery.com>
1608*ba340e45Schristos
1609*ba340e45Schristos	* tic6x-control-registers.h, tic6x-insn-formats.h,
1610*ba340e45Schristos	tic6x-opcode-table.h, tic6x.h: New.
1611*ba340e45Schristos
1612*ba340e45Schristos2010-02-25  Wu Zhangjin  <wuzhangjin@gmail.com>
1613*ba340e45Schristos
1614*ba340e45Schristos	* mips.h: (LOONGSON2F_NOP_INSN): New macro.
1615*ba340e45Schristos
1616*ba340e45Schristos2010-02-08  Philipp Tomsich  <philipp.tomsich@theobroma-systems.com>
1617*ba340e45Schristos
1618*ba340e45Schristos	* ppc.h (PPC_OPCODE_TITAN): Define.
1619*ba340e45Schristos
1620*ba340e45Schristos2010-01-14  H.J. Lu  <hongjiu.lu@intel.com>
1621*ba340e45Schristos
1622*ba340e45Schristos	* ia64.h (ia64_find_opcode): Remove argument name.
1623*ba340e45Schristos	(ia64_find_next_opcode): Likewise.
1624*ba340e45Schristos	(ia64_dis_opcode): Likewise.
1625*ba340e45Schristos	(ia64_free_opcode): Likewise.
1626*ba340e45Schristos	(ia64_find_dependency): Likewise.
1627*ba340e45Schristos
1628*ba340e45Schristos2009-11-22  Doug Evans  <dje@sebabeach.org>
1629*ba340e45Schristos
1630*ba340e45Schristos	* cgen.h: Include bfd_stdint.h.
1631*ba340e45Schristos	(CGEN_INSN_LGSINT, CGEN_INSN_LGUINT): New types.
1632*ba340e45Schristos
1633*ba340e45Schristos2009-11-18  Paul Brook  <paul@codesourcery.com>
1634*ba340e45Schristos
1635*ba340e45Schristos	* arm.h (FPU_VFP_V4_SP_D16, FPU_ARCH_VFP_V4_SP_D16): Define.
1636*ba340e45Schristos
1637*ba340e45Schristos2009-11-17  Paul Brook  <paul@codesourcery.com>
1638*ba340e45Schristos	Daniel Jacobowitz  <dan@codesourcery.com>
1639*ba340e45Schristos
1640*ba340e45Schristos	* arm.h (ARM_EXT_V6_DSP): Define.
1641*ba340e45Schristos	(ARM_AEXT_V6T2, ARM_AEXT_NOTM): Include ARM_EXT_V6_DSP.
1642*ba340e45Schristos	(ARM_AEXT_V7EM, ARM_ARCH_V7EM): Define.
1643*ba340e45Schristos
1644*ba340e45Schristos2009-11-04  DJ Delorie  <dj@redhat.com>
1645*ba340e45Schristos
1646*ba340e45Schristos	* rx.h (rx_decode_opcode) (mvtipl): Add.
1647*ba340e45Schristos	(mvtcp, mvfcp, opecp): Remove.
1648*ba340e45Schristos
1649*ba340e45Schristos2009-11-02  Paul Brook  <paul@codesourcery.com>
1650*ba340e45Schristos
1651*ba340e45Schristos	* arm.h (FPU_VFP_EXT_V3xD, FPU_VFP_EXT_FP16, FPU_NEON_EXT_FMA,
1652*ba340e45Schristos	FPU_VFP_EXT_FMA, FPU_VFP_V3xD, FPU_VFP_V4D16, FPU_VFP_V4): Define.
1653*ba340e45Schristos	(FPU_ARCH_VFP_V3D16_FP16, FPU_ARCH_VFP_V3_FP16, FPU_ARCH_VFP_V3xD,
1654*ba340e45Schristos	FPU_ARCH_VFP_V3xD_FP16, FPU_ARCH_VFP_V4, FPU_ARCH_VFP_V4D16,
1655*ba340e45Schristos	FPU_ARCH_NEON_VFP_V4): Define.
1656*ba340e45Schristos
1657*ba340e45Schristos2009-10-23  Doug Evans  <dje@sebabeach.org>
1658*ba340e45Schristos
1659*ba340e45Schristos	* cgen-bitset.h: Delete, moved to ../cgen/bitset.h.
1660*ba340e45Schristos	* cgen.h: Update.  Improve multi-inclusion macro name.
1661*ba340e45Schristos
1662*ba340e45Schristos2009-10-02  Peter Bergner  <bergner@vnet.ibm.com>
1663*ba340e45Schristos
1664*ba340e45Schristos	* ppc.h (PPC_OPCODE_476): Define.
1665*ba340e45Schristos
1666*ba340e45Schristos2009-10-01  Peter Bergner  <bergner@vnet.ibm.com>
1667*ba340e45Schristos
1668*ba340e45Schristos	* ppc.h (PPC_OPCODE_A2): Rename from PPC_OPCODE_PPCA2.
1669*ba340e45Schristos
1670*ba340e45Schristos2009-09-29  DJ Delorie  <dj@redhat.com>
1671*ba340e45Schristos
1672*ba340e45Schristos	* rx.h: New file.
1673*ba340e45Schristos
1674*ba340e45Schristos2009-09-22  Peter Bergner  <bergner@vnet.ibm.com>
1675*ba340e45Schristos
1676*ba340e45Schristos	* ppc.h (ppc_cpu_t): Typedef to uint64_t.
1677*ba340e45Schristos
1678*ba340e45Schristos2009-09-21  Ben Elliston  <bje@au.ibm.com>
1679*ba340e45Schristos
1680*ba340e45Schristos	* ppc.h (PPC_OPCODE_PPCA2): New.
1681*ba340e45Schristos
1682*ba340e45Schristos2009-09-05  Martin Thuresson  <martin@mtme.org>
1683*ba340e45Schristos
1684*ba340e45Schristos	* ia64.h (struct ia64_operand): Renamed member class to op_class.
1685*ba340e45Schristos
1686*ba340e45Schristos2009-08-29  Martin Thuresson  <martin@mtme.org>
1687*ba340e45Schristos
1688*ba340e45Schristos	* tic30.h (template): Rename type template to
1689*ba340e45Schristos	insn_template. Updated code to use new name.
1690*ba340e45Schristos	* tic54x.h (template): Rename type template to
1691*ba340e45Schristos	insn_template.
1692*ba340e45Schristos
1693*ba340e45Schristos2009-08-20  Nick Hudson  <nick.hudson@gmx.co.uk>
1694*ba340e45Schristos
1695*ba340e45Schristos	* hppa.h (pa_opcodes): Add a pa10 bb without FLAG_STRICT.
1696*ba340e45Schristos
1697*ba340e45Schristos2009-06-11  Anthony Green  <green@moxielogic.com>
1698*ba340e45Schristos
1699*ba340e45Schristos	* moxie.h (MOXIE_F3_PCREL): Define.
1700*ba340e45Schristos	(moxie_form3_opc_info): Grow.
1701*ba340e45Schristos
1702*ba340e45Schristos2009-06-06  Anthony Green  <green@moxielogic.com>
1703*ba340e45Schristos
1704*ba340e45Schristos	* moxie.h (MOXIE_F1_M): Define.
1705*ba340e45Schristos
1706*ba340e45Schristos2009-04-15  Anthony Green  <green@moxielogic.com>
1707*ba340e45Schristos
1708*ba340e45Schristos	* moxie.h: Created.
1709*ba340e45Schristos
1710*ba340e45Schristos2009-04-06  DJ Delorie  <dj@redhat.com>
1711*ba340e45Schristos
1712*ba340e45Schristos	* h8300.h: Add relaxation attributes to MOVA opcodes.
1713*ba340e45Schristos
1714*ba340e45Schristos2009-03-10  Alan Modra  <amodra@bigpond.net.au>
1715*ba340e45Schristos
1716*ba340e45Schristos	* ppc.h (ppc_parse_cpu): Declare.
1717*ba340e45Schristos
1718*ba340e45Schristos2009-03-02  Qinwei  <qinwei@sunnorth.com.cn>
1719*ba340e45Schristos
1720*ba340e45Schristos	* score-inst.h (score_insn_type, score_data_type): Add Ra_I9_I5
1721*ba340e45Schristos	and _IMM11 for mbitclr and mbitset.
1722*ba340e45Schristos	* score-datadep.h: Update dependency information.
1723*ba340e45Schristos
1724*ba340e45Schristos2009-02-26  Peter Bergner  <bergner@vnet.ibm.com>
1725*ba340e45Schristos
1726*ba340e45Schristos	* ppc.h (PPC_OPCODE_POWER7): New.
1727*ba340e45Schristos
1728*ba340e45Schristos2009-02-06  Doug Evans  <dje@google.com>
1729*ba340e45Schristos
1730*ba340e45Schristos	* i386.h: Add comment regarding sse* insns and prefixes.
1731*ba340e45Schristos
1732*ba340e45Schristos2009-02-03  Sandip Matte  <sandip@rmicorp.com>
1733*ba340e45Schristos
1734*ba340e45Schristos	* mips.h (INSN_XLR): Define.
1735*ba340e45Schristos	(INSN_CHIP_MASK): Update.
1736*ba340e45Schristos	(CPU_XLR): Define.
1737*ba340e45Schristos	(OPCODE_IS_MEMBER): Update.
1738*ba340e45Schristos	(M_MSGSND, M_MSGLD, M_MSGLD_T, M_MSGWAIT, M_MSGWAIT_T): Define.
1739*ba340e45Schristos
1740*ba340e45Schristos2009-01-28  Doug Evans  <dje@google.com>
1741*ba340e45Schristos
1742*ba340e45Schristos	* i386.h: Add multiple inclusion protection.
1743*ba340e45Schristos	(EAX_REG_NUM,ECX_REG_NUM,EDX_REGNUM,EBX_REG_NUM,ESI_REG_NUM)
1744*ba340e45Schristos	(EDI_REG_NUM): New macros.
1745*ba340e45Schristos	(MODRM_MOD_FIELD,MODRM_REG_FIELD,MODRM_RM_FIELD): New macros.
1746*ba340e45Schristos	(SIB_SCALE_FIELD,SIB_INDEX_FIELD,SIB_BASE_FIELD): New macros.
1747*ba340e45Schristos	(REX_PREFIX_P): New macro.
1748*ba340e45Schristos
1749*ba340e45Schristos2009-01-09  Peter Bergner  <bergner@vnet.ibm.com>
1750*ba340e45Schristos
1751*ba340e45Schristos	* ppc.h (struct powerpc_opcode): New field "deprecated".
1752*ba340e45Schristos	(PPC_OPCODE_NOPOWER4): Delete.
1753*ba340e45Schristos
1754*ba340e45Schristos2008-11-28  Joshua Kinard  <kumba@gentoo.org>
1755*ba340e45Schristos
1756*ba340e45Schristos	* mips.h: Define CPU_R14000, CPU_R16000.
1757*ba340e45Schristos	(OPCODE_IS_MEMBER): Include R14000, R16000 in test.
1758*ba340e45Schristos
1759*ba340e45Schristos2008-11-18  Catherine Moore  <clm@codesourcery.com>
1760*ba340e45Schristos
1761*ba340e45Schristos	* arm.h (FPU_NEON_FP16): New.
1762*ba340e45Schristos	(FPU_ARCH_NEON_FP16): New.
1763*ba340e45Schristos
1764*ba340e45Schristos2008-11-06  Chao-ying Fu  <fu@mips.com>
1765*ba340e45Schristos
1766*ba340e45Schristos	* mips.h: Doucument '1' for 5-bit sync type.
1767*ba340e45Schristos
1768*ba340e45Schristos2008-08-28  H.J. Lu  <hongjiu.lu@intel.com>
1769*ba340e45Schristos
1770*ba340e45Schristos	* ia64.h (ia64_resource_specifier): Add IA64_RS_CR_IIB.  Update
1771*ba340e45Schristos	IA64_RS_CR.
1772*ba340e45Schristos
1773*ba340e45Schristos2008-08-08  Anatoly Sokolov  <aesok@post.ru>
1774*ba340e45Schristos
1775*ba340e45Schristos	* avr.h (AVR_ISA_TINY3, AVR_ISA_ALL, AVR_ISA_USB162): Remove.
1776*ba340e45Schristos	(AVR_ISA_AVR3): Redefine.
1777*ba340e45Schristos	(AVR_ISA_AVR1, AVR_ISA_AVR2, AVR_ISA_AVR31, AVR_ISA_AVR35,
1778*ba340e45Schristos	AVR_ISA_AVR3_ALL, AVR_ISA_AVR4, AVR_ISA_AVR5, AVR_ISA_AVR51,
1779*ba340e45Schristos	AVR_ISA_AVR6): Define.
1780*ba340e45Schristos
1781*ba340e45Schristos2008-08-01  Peter Bergner  <bergner@vnet.ibm.com>
1782*ba340e45Schristos
1783*ba340e45Schristos	* ppc.h (PPC_OPCODE_VSX, PPC_OPERAND_VSR): New.
1784*ba340e45Schristos
1785*ba340e45Schristos2008-07-30  Michael J. Eager  <eager@eagercon.com>
1786*ba340e45Schristos
1787*ba340e45Schristos	* ppc.h (PPC_OPCODE_405): Define.
1788*ba340e45Schristos	(PPC_OPERAND_FSL, PPC_OPERAND_FCR, PPC_OPERAND_UDI): Define.
1789*ba340e45Schristos
1790*ba340e45Schristos2008-06-13  Peter Bergner  <bergner@vnet.ibm.com>
1791*ba340e45Schristos
1792*ba340e45Schristos	* ppc.h (ppc_cpu_t): New typedef.
1793*ba340e45Schristos	(struct powerpc_opcode <flags>): Use it.
1794*ba340e45Schristos	(struct powerpc_operand <insert, extract>): Likewise.
1795*ba340e45Schristos	(struct powerpc_macro <flags>): Likewise.
1796*ba340e45Schristos
1797*ba340e45Schristos2008-06-12  Adam Nemet  <anemet@caviumnetworks.com>
1798*ba340e45Schristos
1799*ba340e45Schristos	* mips.h: Document new field descriptors +x, +X, +p, +P, +s, +S.
1800*ba340e45Schristos	Update comment before MIPS16 field descriptors to mention MIPS16.
1801*ba340e45Schristos	(OP_SH_BBITIND, OP_MASK_BBITIND): New bit mask and shift count for
1802*ba340e45Schristos	BBIT.
1803*ba340e45Schristos	(OP_SH_CINSPOS, OP_MASK_CINSPOS, OP_SH_CINSLM1, OP_MASK_CINSLM1):
1804*ba340e45Schristos	New bit masks and shift counts for cins and exts.
1805*ba340e45Schristos
1806*ba340e45Schristos	* mips.h: Document new field descriptors +Q.
1807*ba340e45Schristos	(OP_SH_SEQI, OP_MASK_SEQI): New bit mask and shift count for SEQI.
1808*ba340e45Schristos
1809*ba340e45Schristos2008-04-28  Adam Nemet  <anemet@caviumnetworks.com>
1810*ba340e45Schristos
1811*ba340e45Schristos	* mips.h (INSN_MACRO): Move it up to the pinfo macros.
1812*ba340e45Schristos	(INSN2_M_FP_S, INSN2_M_FP_D): New pinfo2 macros.
1813*ba340e45Schristos
1814*ba340e45Schristos2008-04-14  Edmar Wienskoski  <edmar@freescale.com>
1815*ba340e45Schristos
1816*ba340e45Schristos	* ppc.h: (PPC_OPCODE_E500MC): New.
1817*ba340e45Schristos
1818*ba340e45Schristos2008-04-03  H.J. Lu  <hongjiu.lu@intel.com>
1819*ba340e45Schristos
1820*ba340e45Schristos	* i386.h (MAX_OPERANDS): Set to 5.
1821*ba340e45Schristos	(MAX_MNEM_SIZE): Changed to 20.
1822*ba340e45Schristos
1823*ba340e45Schristos2008-03-28  Eric B. Weddington  <eric.weddington@atmel.com>
1824*ba340e45Schristos
1825*ba340e45Schristos	* avr.h (AVR_ISA_TINY3): Define new opcode set for attiny167.
1826*ba340e45Schristos
1827*ba340e45Schristos2008-03-09  Paul Brook  <paul@codesourcery.com>
1828*ba340e45Schristos
1829*ba340e45Schristos	* arm.h (FPU_VFP_EXT_D32, FPU_VFP_V3D16, FPU_ARCH_VFP_V3D16): Define.
1830*ba340e45Schristos
1831*ba340e45Schristos2008-03-04  Paul Brook  <paul@codesourcery.com>
1832*ba340e45Schristos
1833*ba340e45Schristos	* arm.h (ARM_EXT_V6M, ARM_EXT_BARRIER, ARM_EXT_THUMB_MSR): Define.
1834*ba340e45Schristos	(ARM_AEXT_V6T2, ARM_AEXT_V7_ARM, ARM_AEXT_V7M): Use new flags.
1835*ba340e45Schristos	(ARM_AEXT_V6M, ARM_ARCH_V6M): Define.
1836*ba340e45Schristos
1837*ba340e45Schristos2008-02-27  Denis Vlasenko  <vda.linux@googlemail.com>
1838*ba340e45Schristos	    Nick Clifton  <nickc@redhat.com>
1839*ba340e45Schristos
1840*ba340e45Schristos	PR 3134
1841*ba340e45Schristos	* h8300.h (h8_opcodes): Add an encoding for a mov.l instruction
1842*ba340e45Schristos	with a 32-bit displacement but without the top bit of the 4th byte
1843*ba340e45Schristos	set.
1844*ba340e45Schristos
1845*ba340e45Schristos2008-02-18  M R Swami Reddy <MR.Swami.Reddy@nsc.com>
1846*ba340e45Schristos
1847*ba340e45Schristos	* cr16.h (cr16_num_optab): Declared.
1848*ba340e45Schristos
1849*ba340e45Schristos2008-02-14  Hakan Ardo  <hakan@debian.org>
1850*ba340e45Schristos
1851*ba340e45Schristos	PR gas/2626
1852*ba340e45Schristos	* avr.h (AVR_ISA_2xxe): Define.
1853*ba340e45Schristos
1854*ba340e45Schristos2008-02-04  Adam Nemet  <anemet@caviumnetworks.com>
1855*ba340e45Schristos
1856*ba340e45Schristos	* mips.h: Update copyright.
1857*ba340e45Schristos	(INSN_CHIP_MASK): New macro.
1858*ba340e45Schristos	(INSN_OCTEON): New macro.
1859*ba340e45Schristos	(CPU_OCTEON): New macro.
1860*ba340e45Schristos	(OPCODE_IS_MEMBER): Handle Octeon instructions.
1861*ba340e45Schristos
1862*ba340e45Schristos2008-01-23  Eric B. Weddington  <eric.weddington@atmel.com>
1863*ba340e45Schristos
1864*ba340e45Schristos	* avr.h (AVR_ISA_RF401): Add new opcode set for at86rf401.
1865*ba340e45Schristos
1866*ba340e45Schristos2008-01-03  Eric B. Weddington  <eric.weddington@atmel.com>
1867*ba340e45Schristos
1868*ba340e45Schristos	* avr.h (AVR_ISA_USB162): Add new opcode set.
1869*ba340e45Schristos	(AVR_ISA_AVR3): Likewise.
1870*ba340e45Schristos
1871*ba340e45Schristos2007-11-29  Mark Shinwell  <shinwell@codesourcery.com>
1872*ba340e45Schristos
1873*ba340e45Schristos	* mips.h (INSN_LOONGSON_2E): New.
1874*ba340e45Schristos	(INSN_LOONGSON_2F): New.
1875*ba340e45Schristos	(CPU_LOONGSON_2E): New.
1876*ba340e45Schristos	(CPU_LOONGSON_2F): New.
1877*ba340e45Schristos	(OPCODE_IS_MEMBER): Update for Loongson-2E and -2F flags.
1878*ba340e45Schristos
1879*ba340e45Schristos2007-11-29  Mark Shinwell  <shinwell@codesourcery.com>
1880*ba340e45Schristos
1881*ba340e45Schristos	* mips.h (INSN_ISA*): Redefine certain values as an
1882*ba340e45Schristos	enumeration.  Update comments.
1883*ba340e45Schristos	(mips_isa_table): New.
1884*ba340e45Schristos	(ISA_MIPS*): Redefine to match enumeration.
1885*ba340e45Schristos	(OPCODE_IS_MEMBER): Modify to correctly test new INSN_ISA*
1886*ba340e45Schristos	values.
1887*ba340e45Schristos
1888*ba340e45Schristos2007-08-08  Ben Elliston  <bje@au.ibm.com>
1889*ba340e45Schristos
1890*ba340e45Schristos	* ppc.h (PPC_OPCODE_PPCPS): New.
1891*ba340e45Schristos
1892*ba340e45Schristos2007-07-03  Nathan Sidwell  <nathan@codesourcery.com>
1893*ba340e45Schristos
1894*ba340e45Schristos	* m68k.h: Document j K & E.
1895*ba340e45Schristos
1896*ba340e45Schristos2007-06-29  M R Swami Reddy  <MR.Swami.Reddy@nsc.com>
1897*ba340e45Schristos
1898*ba340e45Schristos	* cr16.h: New file for CR16 target.
1899*ba340e45Schristos
1900*ba340e45Schristos2007-05-02  Alan Modra  <amodra@bigpond.net.au>
1901*ba340e45Schristos
1902*ba340e45Schristos	* ppc.h (PPC_OPERAND_PLUS1): Update comment.
1903*ba340e45Schristos
1904*ba340e45Schristos2007-04-23  Nathan Sidwell  <nathan@codesourcery.com>
1905*ba340e45Schristos
1906*ba340e45Schristos	* m68k.h (mcfisa_c): New.
1907*ba340e45Schristos	(mcfusp, mcf_mask): Adjust.
1908*ba340e45Schristos
1909*ba340e45Schristos2007-04-20  Alan Modra  <amodra@bigpond.net.au>
1910*ba340e45Schristos
1911*ba340e45Schristos	* ppc.h (struct powerpc_operand): Replace "bits" with "bitm".
1912*ba340e45Schristos	(num_powerpc_operands): Declare.
1913*ba340e45Schristos	(PPC_OPERAND_SIGNED et al): Redefine as hex.
1914*ba340e45Schristos	(PPC_OPERAND_PLUS1): Define.
1915*ba340e45Schristos
1916*ba340e45Schristos2007-03-21  H.J. Lu  <hongjiu.lu@intel.com>
1917*ba340e45Schristos
1918*ba340e45Schristos	* i386.h (REX_MODE64): Renamed to ...
1919*ba340e45Schristos	(REX_W): This.
1920*ba340e45Schristos	(REX_EXTX): Renamed to ...
1921*ba340e45Schristos	(REX_R): This.
1922*ba340e45Schristos	(REX_EXTY): Renamed to ...
1923*ba340e45Schristos	(REX_X): This.
1924*ba340e45Schristos	(REX_EXTZ): Renamed to ...
1925*ba340e45Schristos	(REX_B): This.
1926*ba340e45Schristos
1927*ba340e45Schristos2007-03-15  H.J. Lu  <hongjiu.lu@intel.com>
1928*ba340e45Schristos
1929*ba340e45Schristos	* i386.h: Add entries from config/tc-i386.h and move tables
1930*ba340e45Schristos	to opcodes/i386-opc.h.
1931*ba340e45Schristos
1932*ba340e45Schristos2007-03-13  H.J. Lu  <hongjiu.lu@intel.com>
1933*ba340e45Schristos
1934*ba340e45Schristos	* i386.h (FloatDR): Removed.
1935*ba340e45Schristos	(i386_optab): Use FloatD and FloatD|FloatR instead of FloatDR.
1936*ba340e45Schristos
1937*ba340e45Schristos2007-03-01  Alan Modra  <amodra@bigpond.net.au>
1938*ba340e45Schristos
1939*ba340e45Schristos	* spu-insns.h: Add soma double-float insns.
1940*ba340e45Schristos
1941*ba340e45Schristos2007-02-20  Thiemo Seufer  <ths@mips.com>
1942*ba340e45Schristos	    Chao-Ying Fu  <fu@mips.com>
1943*ba340e45Schristos
1944*ba340e45Schristos	* mips.h (OP_SH_BP, OP_MASK_BP): Add support for balign instruction.
1945*ba340e45Schristos	(INSN_DSPR2): Add flag for DSP R2 instructions.
1946*ba340e45Schristos	(M_BALIGN): New macro.
1947*ba340e45Schristos
1948*ba340e45Schristos2007-02-14  Alan Modra  <amodra@bigpond.net.au>
1949*ba340e45Schristos
1950*ba340e45Schristos	* i386.h (i386_optab): Replace all occurrences of Seg2ShortForm
1951*ba340e45Schristos	and Seg3ShortFrom with Shortform.
1952*ba340e45Schristos
1953*ba340e45Schristos2007-02-11  H.J. Lu  <hongjiu.lu@intel.com>
1954*ba340e45Schristos
1955*ba340e45Schristos	PR gas/4027
1956*ba340e45Schristos	* i386.h (i386_optab): Put the real "test" before the pseudo
1957*ba340e45Schristos	one.
1958*ba340e45Schristos
1959*ba340e45Schristos2007-01-08  Kazu Hirata  <kazu@codesourcery.com>
1960*ba340e45Schristos
1961*ba340e45Schristos	* m68k.h (m68010up): OR fido_a.
1962*ba340e45Schristos
1963*ba340e45Schristos2006-12-25  Kazu Hirata  <kazu@codesourcery.com>
1964*ba340e45Schristos
1965*ba340e45Schristos	* m68k.h (fido_a): New.
1966*ba340e45Schristos
1967*ba340e45Schristos2006-12-24  Kazu Hirata  <kazu@codesourcery.com>
1968*ba340e45Schristos
1969*ba340e45Schristos	* m68k.h (mcfmac, mcfemac, cfloat, mcfhwdiv, mcfisa_a,
1970*ba340e45Schristos	mcfisa_aa, mcfisa_b, mcfusp, mcf_mask): Double the defined
1971*ba340e45Schristos	values.
1972*ba340e45Schristos
1973*ba340e45Schristos2006-11-08  H.J. Lu  <hongjiu.lu@intel.com>
1974*ba340e45Schristos
1975*ba340e45Schristos	* i386.h (i386_optab): Replace CpuPNI with CpuSSE3.
1976*ba340e45Schristos
1977*ba340e45Schristos2006-10-31  Mei Ligang  <ligang@sunnorth.com.cn>
1978*ba340e45Schristos
1979*ba340e45Schristos	* score-inst.h (enum score_insn_type): Add Insn_internal.
1980*ba340e45Schristos
1981*ba340e45Schristos2006-10-25  Trevor Smigiel  <Trevor_Smigiel@playstation.sony.com>
1982*ba340e45Schristos	    Yukishige Shibata  <shibata@rd.scei.sony.co.jp>
1983*ba340e45Schristos	    Nobuhisa Fujinami  <fnami@rd.scei.sony.co.jp>
1984*ba340e45Schristos	    Takeaki Fukuoka  <fukuoka@rd.scei.sony.co.jp>
1985*ba340e45Schristos	    Alan Modra  <amodra@bigpond.net.au>
1986*ba340e45Schristos
1987*ba340e45Schristos	* spu-insns.h: New file.
1988*ba340e45Schristos	* spu.h: New file.
1989*ba340e45Schristos
1990*ba340e45Schristos2006-10-24  Andrew Pinski  <andrew_pinski@playstation.sony.com>
1991*ba340e45Schristos
1992*ba340e45Schristos	* ppc.h (PPC_OPCODE_CELL): Define.
1993*ba340e45Schristos
1994*ba340e45Schristos2006-10-23  Dwarakanath Rajagopal  <dwarak.rajagopal@amd.com>
1995*ba340e45Schristos
1996*ba340e45Schristos	* i386.h :  Modify opcode to support for the change in POPCNT opcode
1997*ba340e45Schristos	in amdfam10 architecture.
1998*ba340e45Schristos
1999*ba340e45Schristos2006-09-28  H.J. Lu  <hongjiu.lu@intel.com>
2000*ba340e45Schristos
2001*ba340e45Schristos	* i386.h: Replace CpuMNI with CpuSSSE3.
2002*ba340e45Schristos
2003*ba340e45Schristos2006-09-26  Mark Shinwell  <shinwell@codesourcery.com>
2004*ba340e45Schristos	    Joseph Myers  <joseph@codesourcery.com>
2005*ba340e45Schristos	    Ian Lance Taylor  <ian@wasabisystems.com>
2006*ba340e45Schristos	    Ben Elliston  <bje@wasabisystems.com>
2007*ba340e45Schristos
2008*ba340e45Schristos	* arm.h (ARM_CEXT_IWMMXT2, ARM_ARCH_IWMMXT2): Define.
2009*ba340e45Schristos
2010*ba340e45Schristos2006-09-17  Mei Ligang  <ligang@sunnorth.com.cn>
2011*ba340e45Schristos
2012*ba340e45Schristos	* score-datadep.h: New file.
2013*ba340e45Schristos	* score-inst.h: New file.
2014*ba340e45Schristos
2015*ba340e45Schristos2006-07-14  H.J. Lu  <hongjiu.lu@intel.com>
2016*ba340e45Schristos
2017*ba340e45Schristos	* i386.h (i386_optab): Remove InvMem from maskmovq, movhlps,
2018*ba340e45Schristos	movlhps, movmskps, pextrw, pmovmskb, movmskpd, maskmovdqu,
2019*ba340e45Schristos	movdq2q and movq2dq.
2020*ba340e45Schristos
2021*ba340e45Schristos2006-07-10 Dwarakanath Rajagopal	<dwarak.rajagopal@amd.com>
2022*ba340e45Schristos	   Michael Meissner		<michael.meissner@amd.com>
2023*ba340e45Schristos
2024*ba340e45Schristos	* i386.h: Add amdfam10 new instructions (SSE4a and ABM instructions).
2025*ba340e45Schristos
2026*ba340e45Schristos2006-06-12  H.J. Lu  <hongjiu.lu@intel.com>
2027*ba340e45Schristos
2028*ba340e45Schristos	* i386.h (i386_optab): Add "nop" with memory reference.
2029*ba340e45Schristos
2030*ba340e45Schristos2006-06-12  H.J. Lu  <hongjiu.lu@intel.com>
2031*ba340e45Schristos
2032*ba340e45Schristos	* i386.h (i386_optab): Update comment for 64bit NOP.
2033*ba340e45Schristos
2034*ba340e45Schristos2006-06-06  Ben Elliston  <bje@au.ibm.com>
2035*ba340e45Schristos	    Anton Blanchard  <anton@samba.org>
2036*ba340e45Schristos
2037*ba340e45Schristos	* ppc.h (PPC_OPCODE_POWER6): Define.
2038*ba340e45Schristos	Adjust whitespace.
2039*ba340e45Schristos
2040*ba340e45Schristos2006-06-05  Thiemo Seufer  <ths@mips.com>
2041*ba340e45Schristos
2042*ba340e45Schristos	* mips.h: Improve description of MT flags.
2043*ba340e45Schristos
2044*ba340e45Schristos2006-05-25  Richard Sandiford  <richard@codesourcery.com>
2045*ba340e45Schristos
2046*ba340e45Schristos	* m68k.h (mcf_mask): Define.
2047*ba340e45Schristos
2048*ba340e45Schristos2006-05-05  Thiemo Seufer  <ths@mips.com>
2049*ba340e45Schristos	    David Ung  <davidu@mips.com>
2050*ba340e45Schristos
2051*ba340e45Schristos	* mips.h (enum): Add macro M_CACHE_AB.
2052*ba340e45Schristos
2053*ba340e45Schristos2006-05-04  Thiemo Seufer  <ths@mips.com>
2054*ba340e45Schristos	    Nigel Stephens  <nigel@mips.com>
2055*ba340e45Schristos	    David Ung  <davidu@mips.com>
2056*ba340e45Schristos
2057*ba340e45Schristos	* mips.h: Add INSN_SMARTMIPS define.
2058*ba340e45Schristos
2059*ba340e45Schristos2006-04-30  Thiemo Seufer  <ths@mips.com>
2060*ba340e45Schristos	    David Ung  <davidu@mips.com>
2061*ba340e45Schristos
2062*ba340e45Schristos	* mips.h: Defines udi bits and masks.  Add description of
2063*ba340e45Schristos	characters which may appear in the args field of udi
2064*ba340e45Schristos	instructions.
2065*ba340e45Schristos
2066*ba340e45Schristos2006-04-26  Thiemo Seufer  <ths@networkno.de>
2067*ba340e45Schristos
2068*ba340e45Schristos	* mips.h: Improve comments describing the bitfield instruction
2069*ba340e45Schristos	fields.
2070*ba340e45Schristos
2071*ba340e45Schristos2006-04-26  Julian Brown  <julian@codesourcery.com>
2072*ba340e45Schristos
2073*ba340e45Schristos	* arm.h (FPU_VFP_EXT_V3): Define constant.
2074*ba340e45Schristos	(FPU_NEON_EXT_V1): Likewise.
2075*ba340e45Schristos	(FPU_VFP_HARD): Update.
2076*ba340e45Schristos	(FPU_VFP_V3): Define macro.
2077*ba340e45Schristos	(FPU_ARCH_VFP_V3, FPU_ARCH_VFP_V3_PLUS_NEON_V1): Define macros.
2078*ba340e45Schristos
2079*ba340e45Schristos2006-04-07  Joerg Wunsch  <j.gnu@uriah.heep.sax.de>
2080*ba340e45Schristos
2081*ba340e45Schristos	* avr.h (AVR_ISA_PWMx): New.
2082*ba340e45Schristos
2083*ba340e45Schristos2006-03-28  Nathan Sidwell  <nathan@codesourcery.com>
2084*ba340e45Schristos
2085*ba340e45Schristos	* m68k.h (cpu_m68k, cpu_cf, cpu_m68000, cpu_m68008, cpu_m68010,
2086*ba340e45Schristos	cpu_m68020, cpu_m68ec030, cpu_m68040, cpu_m68060, cpu_m68851,
2087*ba340e45Schristos	cpu_m68881, cpu_m68882, cpu_cpu32, cpu_cf5200, cpu_cf5206e,
2088*ba340e45Schristos	cpu_cf5208, cpu_cf521x, cpu_cf5213, cpu_cf5249, cpu_cf528x,
2089*ba340e45Schristos	cpu_cf5307, cpu_cf5329, cpu_cf5407, cpu_cf547x, cpu_cf548x): Remove.
2090*ba340e45Schristos
2091*ba340e45Schristos2006-03-10  Paul Brook  <paul@codesourcery.com>
2092*ba340e45Schristos
2093*ba340e45Schristos	* arm.h (ARM_AEXT_V7_ARM): Include v6ZK extensions.
2094*ba340e45Schristos
2095*ba340e45Schristos2006-03-04  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
2096*ba340e45Schristos
2097*ba340e45Schristos	* hppa.h (pa_opcodes): Reorder bb opcodes so that pa10 opcodes come
2098*ba340e45Schristos	first.  Correct mask of bb "B" opcode.
2099*ba340e45Schristos
2100*ba340e45Schristos2006-02-27  H.J. Lu <hongjiu.lu@intel.com>
2101*ba340e45Schristos
2102*ba340e45Schristos	* i386.h (i386_optab): Support Intel Merom New Instructions.
2103*ba340e45Schristos
2104*ba340e45Schristos2006-02-24  Paul Brook  <paul@codesourcery.com>
2105*ba340e45Schristos
2106*ba340e45Schristos	* arm.h: Add V7 feature bits.
2107*ba340e45Schristos
2108*ba340e45Schristos2006-02-23  H.J. Lu  <hongjiu.lu@intel.com>
2109*ba340e45Schristos
2110*ba340e45Schristos	* ia64.h (ia64_opnd): Add IA64_OPND_IMMU5b.
2111*ba340e45Schristos
2112*ba340e45Schristos2006-01-31  Paul Brook  <paul@codesourcery.com>
2113*ba340e45Schristos	Richard Earnshaw <rearnsha@arm.com>
2114*ba340e45Schristos
2115*ba340e45Schristos	* arm.h: Use ARM_CPU_FEATURE.
2116*ba340e45Schristos	(ARM_AEXT_*, FPU_ENDIAN_PURE, FPU_VFP_HARD): New.
2117*ba340e45Schristos	(arm_feature_set): Change to a structure.
2118*ba340e45Schristos	(ARM_CPU_HAS_FEATURE, ARM_MERGE_FEATURE_SETS, ARM_CLEAR_FEATURE,
2119*ba340e45Schristos	ARM_FEATURE): New macros.
2120*ba340e45Schristos
2121*ba340e45Schristos2005-12-07  Hans-Peter Nilsson  <hp@axis.com>
2122*ba340e45Schristos
2123*ba340e45Schristos	* cris.h (MOVE_M_TO_PREG_OPCODE, MOVE_M_TO_PREG_ZBITS)
2124*ba340e45Schristos	(MOVE_PC_INCR_OPCODE_PREFIX, MOVE_PC_INCR_OPCODE_SUFFIX): New macros.
2125*ba340e45Schristos	(ADD_PC_INCR_OPCODE): Don't define.
2126*ba340e45Schristos
2127*ba340e45Schristos2005-12-06  H.J. Lu  <hongjiu.lu@intel.com>
2128*ba340e45Schristos
2129*ba340e45Schristos	PR gas/1874
2130*ba340e45Schristos	* i386.h (i386_optab): Add 64bit support for monitor and mwait.
2131*ba340e45Schristos
2132*ba340e45Schristos2005-11-14  David Ung  <davidu@mips.com>
2133*ba340e45Schristos
2134*ba340e45Schristos	* mips.h: Assign 'm'/'M' codes to MIPS16e save/restore
2135*ba340e45Schristos	instructions.  Define MIPS16_ALL_ARGS and MIPS16_ALL_STATICS for
2136*ba340e45Schristos	save/restore encoding of the args field.
2137*ba340e45Schristos
2138*ba340e45Schristos2005-10-28  Dave Brolley  <brolley@redhat.com>
2139*ba340e45Schristos
2140*ba340e45Schristos	Contribute the following changes:
2141*ba340e45Schristos	2005-02-16  Dave Brolley  <brolley@redhat.com>
2142*ba340e45Schristos
2143*ba340e45Schristos	* cgen-bitset.h: Rename CGEN_ISA_MASK to CGEN_BITSET. Rename
2144*ba340e45Schristos	cgen_isa_mask_* to cgen_bitset_*.
2145*ba340e45Schristos	* cgen.h: Likewise.
2146*ba340e45Schristos
2147*ba340e45Schristos	2003-10-21  Richard Sandiford  <rsandifo@redhat.com>
2148*ba340e45Schristos
2149*ba340e45Schristos	* cgen.h (CGEN_BITSET_ATTR_VALUE): Fix definition.
2150*ba340e45Schristos	(CGEN_ATTR_ENTRY): Change "value" to type "unsigned".
2151*ba340e45Schristos	(CGEN_CPU_TABLE): Make isas a ponter.
2152*ba340e45Schristos
2153*ba340e45Schristos	2003-09-29  Dave Brolley  <brolley@redhat.com>
2154*ba340e45Schristos
2155*ba340e45Schristos	* cgen.h (CGEN_ATTR_VALUE_BITSET_TYPE): New typedef.
2156*ba340e45Schristos	(CGEN_ATTR_VALUE_ENUM_TYPE): Ditto.
2157*ba340e45Schristos	(CGEN_ATTR_VALUE_TYPE): Use these new typedefs.
2158*ba340e45Schristos
2159*ba340e45Schristos	2002-12-13  Dave Brolley  <brolley@redhat.com>
2160*ba340e45Schristos
2161*ba340e45Schristos	* cgen.h (symcat.h): #include it.
2162*ba340e45Schristos	(cgen-bitset.h): #include it.
2163*ba340e45Schristos	(CGEN_ATTR_VALUE_TYPE): Now a union.
2164*ba340e45Schristos	(CGEN_ATTR_VALUE): Reference macros generated in opcodes/<arch>-desc.h.
2165*ba340e45Schristos	(CGEN_ATTR_ENTRY): 'value' now unsigned.
2166*ba340e45Schristos	(cgen_cpu_desc): 'isas' now (CGEN_ISA_MASK*).
2167*ba340e45Schristos	* cgen-bitset.h: New file.
2168*ba340e45Schristos
2169*ba340e45Schristos2005-09-30  Catherine Moore  <clm@cm00re.com>
2170*ba340e45Schristos
2171*ba340e45Schristos	* bfin.h: New file.
2172*ba340e45Schristos
2173*ba340e45Schristos2005-10-24  Jan Beulich  <jbeulich@novell.com>
2174*ba340e45Schristos
2175*ba340e45Schristos	* ia64.h (enum ia64_opnd): Move memory operand out of set of
2176*ba340e45Schristos	indirect operands.
2177*ba340e45Schristos
2178*ba340e45Schristos2005-10-16  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
2179*ba340e45Schristos
2180*ba340e45Schristos	* hppa.h (pa_opcodes): Add two fcmp opcodes.  Reorder ftest opcodes.
2181*ba340e45Schristos	Add FLAG_STRICT to pa10 ftest opcode.
2182*ba340e45Schristos
2183*ba340e45Schristos2005-10-12  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
2184*ba340e45Schristos
2185*ba340e45Schristos	* hppa.h (pa_opcodes): Remove lha entries.
2186*ba340e45Schristos
2187*ba340e45Schristos2005-10-08  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
2188*ba340e45Schristos
2189*ba340e45Schristos	* hppa.h (FLAG_STRICT): Revise comment.
2190*ba340e45Schristos	(pa_opcode): Revise ordering rules.  Add/move strict pa10 variants
2191*ba340e45Schristos	before corresponding pa11 opcodes.  Add strict pa10 register-immediate
2192*ba340e45Schristos	entries for "fdc".
2193*ba340e45Schristos
2194*ba340e45Schristos2005-09-30  Catherine Moore  <clm@cm00re.com>
2195*ba340e45Schristos
2196*ba340e45Schristos	* bfin.h: New file.
2197*ba340e45Schristos
2198*ba340e45Schristos2005-09-24  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
2199*ba340e45Schristos
2200*ba340e45Schristos	* hppa.h (pa_opcodes): Add new "fdc" and "fic" opcode entries.
2201*ba340e45Schristos
2202*ba340e45Schristos2005-09-06  Chao-ying Fu  <fu@mips.com>
2203*ba340e45Schristos
2204*ba340e45Schristos	* mips.h (OP_SH_MT_U, OP_MASK_MT_U, OP_SH_MT_H, OP_MASK_MT_H,
2205*ba340e45Schristos	OP_SH_MTACC_T, OP_MASK_MTACC_T, OP_SH_MTACC_D, OP_MASK_MTACC_D): New
2206*ba340e45Schristos	define.
2207*ba340e45Schristos	Document !, $, *, &, g, +t, +T operand formats for MT instructions.
2208*ba340e45Schristos	(INSN_ASE_MASK): Update to include INSN_MT.
2209*ba340e45Schristos	(INSN_MT): New define for MT ASE.
2210*ba340e45Schristos
2211*ba340e45Schristos2005-08-25  Chao-ying Fu  <fu@mips.com>
2212*ba340e45Schristos
2213*ba340e45Schristos	* mips.h (OP_SH_DSPACC, OP_MASK_DSPACC, OP_SH_DSPACC_S,
2214*ba340e45Schristos	OP_MASK_DSPACC_S, OP_SH_DSPSFT, OP_MASK_DSPSFT, OP_SH_DSPSFT_7,
2215*ba340e45Schristos	OP_MASK_DSPSFT_7, OP_SH_SA3, OP_MASK_SA3, OP_SH_SA4, OP_MASK_SA4,
2216*ba340e45Schristos	OP_SH_IMM8, OP_MASK_IMM8, OP_SH_IMM10, OP_MASK_IMM10, OP_SH_WRDSP,
2217*ba340e45Schristos	OP_MASK_WRDSP, OP_SH_RDDSP, OP_MASK_RDDSP): New define.
2218*ba340e45Schristos	Document 3, 4, 5, 6, 7, 8, 9, 0, :, ', @ operand formats for DSP
2219*ba340e45Schristos	instructions.
2220*ba340e45Schristos	(INSN_DSP): New define for DSP ASE.
2221*ba340e45Schristos
2222*ba340e45Schristos2005-08-18  Alan Modra  <amodra@bigpond.net.au>
2223*ba340e45Schristos
2224*ba340e45Schristos	* a29k.h: Delete.
2225*ba340e45Schristos
2226*ba340e45Schristos2005-08-15  Daniel Jacobowitz  <dan@codesourcery.com>
2227*ba340e45Schristos
2228*ba340e45Schristos	* ppc.h (PPC_OPCODE_E300): Define.
2229*ba340e45Schristos
2230*ba340e45Schristos2005-08-12 Martin Schwidefsky  <schwidefsky@de.ibm.com>
2231*ba340e45Schristos
2232*ba340e45Schristos	* s390.h (s390_opcode_cpu_val): Add enum for cpu type z9-109.
2233*ba340e45Schristos
2234*ba340e45Schristos2005-07-28  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
2235*ba340e45Schristos
2236*ba340e45Schristos	PR gas/336
2237*ba340e45Schristos	* hppa.h (pa_opcodes): Allow 0 immediates in PA 2.0 variants of pdtlb
2238*ba340e45Schristos	and pitlb.
2239*ba340e45Schristos
2240*ba340e45Schristos2005-07-27  Jan Beulich  <jbeulich@novell.com>
2241*ba340e45Schristos
2242*ba340e45Schristos	* i386.h (i386_optab): Add comment to movd. Use LongMem for all
2243*ba340e45Schristos	movd-s. Add NoRex64 to movq-s dealing only with mmx or xmm registers.
2244*ba340e45Schristos	Add movq-s as 64-bit variants of movd-s.
2245*ba340e45Schristos
2246*ba340e45Schristos2005-07-18  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
2247*ba340e45Schristos
2248*ba340e45Schristos	* hppa.h: Fix punctuation in comment.
2249*ba340e45Schristos
2250*ba340e45Schristos	* hppa.h (pa_opcode):  Add rules for opcode ordering.  Check first for
2251*ba340e45Schristos	implicit space-register addressing.  Set space-register bits on opcodes
2252*ba340e45Schristos	using implicit space-register addressing.  Add various missing pa20
2253*ba340e45Schristos	long-immediate opcodes.  Remove various opcodes using implicit 3-bit
2254*ba340e45Schristos	space-register addressing.  Use "fE" instead of "fe" in various
2255*ba340e45Schristos	fstw opcodes.
2256*ba340e45Schristos
2257*ba340e45Schristos2005-07-18  Jan Beulich  <jbeulich@novell.com>
2258*ba340e45Schristos
2259*ba340e45Schristos	* i386.h (i386_optab): Operands of aam and aad are unsigned.
2260*ba340e45Schristos
2261*ba340e45Schristos2007-07-15  H.J. Lu <hongjiu.lu@intel.com>
2262*ba340e45Schristos
2263*ba340e45Schristos	* i386.h (i386_optab): Support Intel VMX Instructions.
2264*ba340e45Schristos
2265*ba340e45Schristos2005-07-10  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
2266*ba340e45Schristos
2267*ba340e45Schristos	* hppa.h (pa_opcode): Don't set FLAG_STRICT in pa10 loads and stores.
2268*ba340e45Schristos
2269*ba340e45Schristos2005-07-05  Jan Beulich  <jbeulich@novell.com>
2270*ba340e45Schristos
2271*ba340e45Schristos	* i386.h (i386_optab): Add new insns.
2272*ba340e45Schristos
2273*ba340e45Schristos2005-07-01  Nick Clifton  <nickc@redhat.com>
2274*ba340e45Schristos
2275*ba340e45Schristos	* sparc.h: Add typedefs to structure declarations.
2276*ba340e45Schristos
2277*ba340e45Schristos2005-06-20  H.J. Lu  <hongjiu.lu@intel.com>
2278*ba340e45Schristos
2279*ba340e45Schristos	PR 1013
2280*ba340e45Schristos	* i386.h (i386_optab): Update comments for 64bit addressing on
2281*ba340e45Schristos	mov. Allow 64bit addressing for mov and movq.
2282*ba340e45Schristos
2283*ba340e45Schristos2005-06-11  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
2284*ba340e45Schristos
2285*ba340e45Schristos	* hppa.h (pa_opcodes): Use cM and cX instead of cm and cx,
2286*ba340e45Schristos	respectively, in various floating-point load and store patterns.
2287*ba340e45Schristos
2288*ba340e45Schristos2005-05-23  John David Anglin  <dave.anglin@nrc-cnrc.gc.ca>
2289*ba340e45Schristos
2290*ba340e45Schristos	* hppa.h (FLAG_STRICT): Correct comment.
2291*ba340e45Schristos	(pa_opcodes): Update load and store entries to allow both PA 1.X and
2292*ba340e45Schristos	PA 2.0 mneumonics when equivalent.  Entries with cache control
2293*ba340e45Schristos	completers now require PA 1.1.  Adjust whitespace.
2294*ba340e45Schristos
2295*ba340e45Schristos2005-05-19  Anton Blanchard  <anton@samba.org>
2296*ba340e45Schristos
2297*ba340e45Schristos	* ppc.h (PPC_OPCODE_POWER5): Define.
2298*ba340e45Schristos
2299*ba340e45Schristos2005-05-10  Nick Clifton  <nickc@redhat.com>
2300*ba340e45Schristos
2301*ba340e45Schristos	* Update the address and phone number of the FSF organization in
2302*ba340e45Schristos	the GPL notices in the following files:
2303*ba340e45Schristos	a29k.h,	alpha.h, arc.h, arm.h, avr.h, cgen.h, convex.h, cris.h,
2304*ba340e45Schristos	crx.h, d10v.h, d30v.h, dlx.h, h8300.h, hppa.h, i370.h, i386.h,
2305*ba340e45Schristos	i860.h, i960.h, m68hc11.h, m68k.h, m88k.h, maxq.h, mips.h, mmix.h,
2306*ba340e45Schristos	mn10200.h, mn10300.h, msp430.h, np1.h, ns32k.h, or32.h, pdp11.h,
2307*ba340e45Schristos	pj.h, pn.h, ppc.h, pyr.h, s390.h, sparc.h, tic30.h, tic4x.h,
2308*ba340e45Schristos	tic54x.h, tic80.h, v850.h, vax.h
2309*ba340e45Schristos
2310*ba340e45Schristos2005-05-09  Jan Beulich  <jbeulich@novell.com>
2311*ba340e45Schristos
2312*ba340e45Schristos	* i386.h (i386_optab): Add ht and hnt.
2313*ba340e45Schristos
2314*ba340e45Schristos2005-04-18  Mark Kettenis  <kettenis@gnu.org>
2315*ba340e45Schristos
2316*ba340e45Schristos	* i386.h: Insert hyphens into selected VIA PadLock extensions.
2317*ba340e45Schristos	Add xcrypt-ctr.  Provide aliases without hyphens.
2318*ba340e45Schristos
2319*ba340e45Schristos2005-04-13  H.J. Lu  <hongjiu.lu@intel.com>
2320*ba340e45Schristos
2321*ba340e45Schristos	Moved from ../ChangeLog
2322*ba340e45Schristos
2323*ba340e45Schristos	2005-04-12  Paul Brook  <paul@codesourcery.com>
2324*ba340e45Schristos	* m88k.h: Rename psr macros to avoid conflicts.
2325*ba340e45Schristos
2326*ba340e45Schristos	2005-03-12  Zack Weinberg  <zack@codesourcery.com>
2327*ba340e45Schristos	* arm.h: Adjust comments for ARM_EXT_V4T and ARM_EXT_V5T.
2328*ba340e45Schristos	Add ARM_EXT_V6T2, ARM_ARCH_V6T2, ARM_ARCH_V6KT2, ARM_ARCH_V6ZT2,
2329*ba340e45Schristos	and ARM_ARCH_V6ZKT2.
2330*ba340e45Schristos
2331*ba340e45Schristos	2004-11-29  Tomer Levi  <Tomer.Levi@nsc.com>
2332*ba340e45Schristos	* crx.h (enum operand_type): Rename rbase_cst4 to rbase_dispu4.
2333*ba340e45Schristos	Remove redundant instruction types.
2334*ba340e45Schristos	(struct argument): X_op - new field.
2335*ba340e45Schristos	(struct cst4_entry): Remove.
2336*ba340e45Schristos	(no_op_insn): Declare.
2337*ba340e45Schristos
2338*ba340e45Schristos	2004-11-05  Tomer Levi  <Tomer.Levi@nsc.com>
2339*ba340e45Schristos	* crx.h (enum argtype): Rename types, remove unused types.
2340*ba340e45Schristos
2341*ba340e45Schristos	2004-10-27  Tomer Levi  <Tomer.Levi@nsc.com>
2342*ba340e45Schristos	* crx.h (enum reg): Rearrange registers, remove 'ccfg' and `'pc'.
2343*ba340e45Schristos	(enum reg_type): Remove CRX_PC_REGTYPE, CRX_MTPR_REGTYPE.
2344*ba340e45Schristos	(enum operand_type): Rearrange operands, edit comments.
2345*ba340e45Schristos	replace us<N> with ui<N> for unsigned immediate.
2346*ba340e45Schristos	replace d<N> with disps<N>/dispu<N>/dispe<N> for signed/unsigned/escaped
2347*ba340e45Schristos	displacements (respectively).
2348*ba340e45Schristos	replace rbase_ridx_scl2_dispu<N> with rindex_disps<N> for register index.
2349*ba340e45Schristos	(instruction type): Add NO_TYPE_INS.
2350*ba340e45Schristos	(instruction flags): Add USER_REG, CST4MAP, NO_SP, NO_RPTR.
2351*ba340e45Schristos	(operand_entry): New field - 'flags'.
2352*ba340e45Schristos	(operand flags): New.
2353*ba340e45Schristos
2354*ba340e45Schristos	2004-10-21  Tomer Levi  <Tomer.Levi@nsc.com>
2355*ba340e45Schristos	* crx.h (operand_type): Remove redundant types i3, i4,
2356*ba340e45Schristos	i5, i8, i12.
2357*ba340e45Schristos	Add new unsigned immediate types us3, us4, us5, us16.
2358*ba340e45Schristos
2359*ba340e45Schristos2005-04-12  Mark Kettenis  <kettenis@gnu.org>
2360*ba340e45Schristos
2361*ba340e45Schristos	* i386.h (i386_optab): Mark VIA PadLock instructions as ImmExt and
2362*ba340e45Schristos	adjust them accordingly.
2363*ba340e45Schristos
2364*ba340e45Schristos2005-04-01  Jan Beulich  <jbeulich@novell.com>
2365*ba340e45Schristos
2366*ba340e45Schristos	* i386.h (i386_optab): Add rdtscp.
2367*ba340e45Schristos
2368*ba340e45Schristos2005-03-29  H.J. Lu  <hongjiu.lu@intel.com>
2369*ba340e45Schristos
2370*ba340e45Schristos	* i386.h (i386_optab): Don't allow the `l' suffix for moving
2371*ba340e45Schristos	between memory and segment register. Allow movq for moving between
2372*ba340e45Schristos	general-purpose register and segment register.
2373*ba340e45Schristos
2374*ba340e45Schristos2005-02-09  Jan Beulich  <jbeulich@novell.com>
2375*ba340e45Schristos
2376*ba340e45Schristos	PR gas/707
2377*ba340e45Schristos	* i386.h (i386_optab): Add x_Suf to fbld and fbstp. Add w_Suf and
2378*ba340e45Schristos	FloatMF to fldcw, fstcw, fnstcw, and the memory formas of fstsw and
2379*ba340e45Schristos	fnstsw.
2380*ba340e45Schristos
2381*ba340e45Schristos2006-02-07  Nathan Sidwell  <nathan@codesourcery.com>
2382*ba340e45Schristos
2383*ba340e45Schristos	* m68k.h (m68008, m68ec030, m68882): Remove.
2384*ba340e45Schristos	(m68k_mask): New.
2385*ba340e45Schristos	(cpu_m68k, cpu_cf): New.
2386*ba340e45Schristos	(mcf5200, mcf5206e, mcf521x, mcf5249, mcf528x, mcf5307, mcf5407,
2387*ba340e45Schristos	mcf5470, mcf5480): Rename to cpu_<foo>. Add m680x0 variants.
2388*ba340e45Schristos
2389*ba340e45Schristos2005-01-25  Alexandre Oliva  <aoliva@redhat.com>
2390*ba340e45Schristos
2391*ba340e45Schristos	2004-11-10  Alexandre Oliva  <aoliva@redhat.com>
2392*ba340e45Schristos	* cgen.h (enum cgen_parse_operand_type): Add
2393*ba340e45Schristos	CGEN_PARSE_OPERAND_SYMBOLIC.
2394*ba340e45Schristos
2395*ba340e45Schristos2005-01-21  Fred Fish  <fnf@specifixinc.com>
2396*ba340e45Schristos
2397*ba340e45Schristos	* mips.h: Change INSN_ALIAS to INSN2_ALIAS.
2398*ba340e45Schristos	Change INSN_WRITE_MDMX_ACC to INSN2_WRITE_MDMX_ACC.
2399*ba340e45Schristos	Change INSN_READ_MDMX_ACC to INSN2_READ_MDMX_ACC.
2400*ba340e45Schristos
2401*ba340e45Schristos2005-01-19  Fred Fish  <fnf@specifixinc.com>
2402*ba340e45Schristos
2403*ba340e45Schristos	* mips.h (struct mips_opcode): Add new pinfo2 member.
2404*ba340e45Schristos	(INSN_ALIAS): New define for opcode table entries that are
2405*ba340e45Schristos	specific instances of another entry, such as 'move' for an 'or'
2406*ba340e45Schristos	with a zero operand.
2407*ba340e45Schristos	(INSN_READ_MDMX_ACC): Redefine from 0 to 0x2.
2408*ba340e45Schristos	(INSN_WRITE_MDMX_ACC): Redefine from 0 to 0x4.
2409*ba340e45Schristos
2410*ba340e45Schristos2004-12-09  Ian Lance Taylor  <ian@wasabisystems.com>
2411*ba340e45Schristos
2412*ba340e45Schristos	* mips.h (CPU_RM9000): Define.
2413*ba340e45Schristos	(OPCODE_IS_MEMBER): Handle CPU_RM9000.
2414*ba340e45Schristos
2415*ba340e45Schristos2004-11-25 Jan Beulich  <jbeulich@novell.com>
2416*ba340e45Schristos
2417*ba340e45Schristos	* i386.h: CpuNo64 mov can't reasonably have a 'q' suffix. Moves
2418*ba340e45Schristos	to/from test registers are illegal in 64-bit mode. Add missing
2419*ba340e45Schristos	NoRex64 to sidt. fxsave/fxrstor now allow for a 'q' suffix
2420*ba340e45Schristos	(previously one had to explicitly encode a rex64 prefix). Re-enable
2421*ba340e45Schristos	lahf/sahf in 64-bit mode as at least some Athlon64/Opteron steppings
2422*ba340e45Schristos	support it there. Add cmpxchg16b as per Intel's 64-bit documentation.
2423*ba340e45Schristos
2424*ba340e45Schristos2004-11-23 Jan Beulich  <jbeulich@novell.com>
2425*ba340e45Schristos
2426*ba340e45Schristos	* i386.h (i386_optab): paddq and psubq, even in their MMX form, are
2427*ba340e45Schristos	available only with SSE2. Change the MMX additions introduced by SSE
2428*ba340e45Schristos	and 3DNow!A to CpuMMX2 (rather than CpuMMX). Indicate the 3DNow!A
2429*ba340e45Schristos	instructions by their now designated identifier (since combining i686
2430*ba340e45Schristos	and 3DNow! does not really imply 3DNow!A).
2431*ba340e45Schristos
2432*ba340e45Schristos2004-11-19  Alan Modra  <amodra@bigpond.net.au>
2433*ba340e45Schristos
2434*ba340e45Schristos	* msp430.h (struct rcodes_s, MSP430_RLC, msp430_rcodes,
2435*ba340e45Schristos	struct hcodes_s, msp430_hcodes): Move to gas/config/tc-msp430.c.
2436*ba340e45Schristos
2437*ba340e45Schristos2004-11-08  Inderpreet Singh   <inderpreetb@nioda.hcltech.com>
2438*ba340e45Schristos	    Vineet Sharma      <vineets@noida.hcltech.com>
2439*ba340e45Schristos
2440*ba340e45Schristos	* maxq.h: New file: Disassembly information for the maxq port.
2441*ba340e45Schristos
2442*ba340e45Schristos2004-11-05  H.J. Lu  <hongjiu.lu@intel.com>
2443*ba340e45Schristos
2444*ba340e45Schristos	* i386.h (i386_optab): Put back "movzb".
2445*ba340e45Schristos
2446*ba340e45Schristos2004-11-04  Hans-Peter Nilsson  <hp@axis.com>
2447*ba340e45Schristos
2448*ba340e45Schristos	* cris.h (enum cris_insn_version_usage): Tweak formatting and
2449*ba340e45Schristos	comments.  Remove member cris_ver_sim.  Add members
2450*ba340e45Schristos	cris_ver_sim_v0_10, cris_ver_v0_10, cris_ver_v3_10,
2451*ba340e45Schristos	cris_ver_v8_10, cris_ver_v10, cris_ver_v10p.
2452*ba340e45Schristos	(struct cris_support_reg, struct cris_cond15): New types.
2453*ba340e45Schristos	(cris_conds15): Declare.
2454*ba340e45Schristos	(JUMP_PC_INCR_OPCODE_V32, BA_DWORD_OPCODE, NOP_OPCODE_COMMON)
2455*ba340e45Schristos	(NOP_OPCODE_ZBITS_COMMON, LAPC_DWORD_OPCODE, LAPC_DWORD_Z_BITS)
2456*ba340e45Schristos	(NOP_OPCODE_V32, NOP_Z_BITS_V32): New macros.
2457*ba340e45Schristos	(NOP_Z_BITS): Define in terms of NOP_OPCODE.
2458*ba340e45Schristos	(cris_imm_oprnd_size_type): New members SIZE_FIELD_SIGNED and
2459*ba340e45Schristos	SIZE_FIELD_UNSIGNED.
2460*ba340e45Schristos
2461*ba340e45Schristos2004-11-04 Jan Beulich  <jbeulich@novell.com>
2462*ba340e45Schristos
2463*ba340e45Schristos	* i386.h (sldx_Suf): Remove.
2464*ba340e45Schristos	(FP, l_FP, sl_FP, x_FP): Don't imply IgnoreSize.
2465*ba340e45Schristos	(q_FP): Define, implying no REX64.
2466*ba340e45Schristos	(x_FP, sl_FP): Imply FloatMF.
2467*ba340e45Schristos	(i386_optab): Split reg and mem forms of moving from segment registers
2468*ba340e45Schristos	so that the memory forms can ignore the 16-/32-bit operand size
2469*ba340e45Schristos	distinction. Adjust a few others for Intel mode. Remove *FP uses from
2470*ba340e45Schristos	all non-floating-point instructions. Unite 32- and 64-bit forms of
2471*ba340e45Schristos	movsx, movzx, and movd. Adjust floating point operations for the above
2472*ba340e45Schristos	changes to the *FP macros. Add DefaultSize to floating point control
2473*ba340e45Schristos	insns operating on larger memory ranges. Remove left over comments
2474*ba340e45Schristos	hinting at certain insns being Intel-syntax ones where the ones
2475*ba340e45Schristos	actually meant are already gone.
2476*ba340e45Schristos
2477*ba340e45Schristos2004-10-07  Tomer Levi  <Tomer.Levi@nsc.com>
2478*ba340e45Schristos
2479*ba340e45Schristos	* crx.h: Add COPS_REG_INS - Coprocessor Special register
2480*ba340e45Schristos	instruction type.
2481*ba340e45Schristos
2482*ba340e45Schristos2004-09-30  Paul Brook  <paul@codesourcery.com>
2483*ba340e45Schristos
2484*ba340e45Schristos	* arm.h (ARM_EXT_V6K, ARM_EXT_V6Z): Define.
2485*ba340e45Schristos	(ARM_ARCH_V6K, ARM_ARCH_V6Z, ARM_ARCH_V6ZK): Define.
2486*ba340e45Schristos
2487*ba340e45Schristos2004-09-11  Theodore A. Roth  <troth@openavr.org>
2488*ba340e45Schristos
2489*ba340e45Schristos	* avr.h: Add support for
2490*ba340e45Schristos	atmega48, atmega88, atmega168, attiny13, attiny2313, at90can128.
2491*ba340e45Schristos
2492*ba340e45Schristos2004-09-09  Segher Boessenkool  <segher@kernel.crashing.org>
2493*ba340e45Schristos
2494*ba340e45Schristos	* ppc.h (PPC_OPERAND_OPTIONAL): Fix comment.
2495*ba340e45Schristos
2496*ba340e45Schristos2004-08-24  Dmitry Diky  <diwil@spec.ru>
2497*ba340e45Schristos
2498*ba340e45Schristos	* msp430.h (msp430_opc): Add new instructions.
2499*ba340e45Schristos	(msp430_rcodes): Declare new instructions.
2500*ba340e45Schristos	(msp430_hcodes): Likewise..
2501*ba340e45Schristos
2502*ba340e45Schristos2004-08-13  Nick Clifton  <nickc@redhat.com>
2503*ba340e45Schristos
2504*ba340e45Schristos	PR/301
2505*ba340e45Schristos	* h8300.h (O_JSR): Do not allow VECIND addressing for non-SX
2506*ba340e45Schristos	processors.
2507*ba340e45Schristos
2508*ba340e45Schristos2004-08-30  Michal Ludvig  <mludvig@suse.cz>
2509*ba340e45Schristos
2510*ba340e45Schristos	* i386.h (i386_optab): Added montmul/xsha1/xsha256 insns.
2511*ba340e45Schristos
2512*ba340e45Schristos2004-07-22  H.J. Lu  <hongjiu.lu@intel.com>
2513*ba340e45Schristos
2514*ba340e45Schristos	* i386.h (i386_optab): Allow cs/ds in 64bit for branch hints.
2515*ba340e45Schristos
2516*ba340e45Schristos2004-07-21  Jan Beulich  <jbeulich@novell.com>
2517*ba340e45Schristos
2518*ba340e45Schristos	* i386.h: Adjust instruction descriptions to better match the
2519*ba340e45Schristos	specification.
2520*ba340e45Schristos
2521*ba340e45Schristos2004-07-16  Richard Earnshaw  <rearnsha@arm.com>
2522*ba340e45Schristos
2523*ba340e45Schristos	* arm.h: Remove all old content.  Replace with architecture defines
2524*ba340e45Schristos	from gas/config/tc-arm.c.
2525*ba340e45Schristos
2526*ba340e45Schristos2004-07-09  Andreas Schwab  <schwab@suse.de>
2527*ba340e45Schristos
2528*ba340e45Schristos	* m68k.h: Fix comment.
2529*ba340e45Schristos
2530*ba340e45Schristos2004-07-07  Tomer Levi  <Tomer.Levi@nsc.com>
2531*ba340e45Schristos
2532*ba340e45Schristos	* crx.h: New file.
2533*ba340e45Schristos
2534*ba340e45Schristos2004-06-24  Alan Modra  <amodra@bigpond.net.au>
2535*ba340e45Schristos
2536*ba340e45Schristos	* i386.h (i386_optab): Remove fildd, fistpd and fisttpd.
2537*ba340e45Schristos
2538*ba340e45Schristos2004-05-24  Peter Barada  <peter@the-baradas.com>
2539*ba340e45Schristos
2540*ba340e45Schristos	* m68k.h: Add 'size' to m68k_opcode.
2541*ba340e45Schristos
2542*ba340e45Schristos2004-05-05  Peter Barada  <peter@the-baradas.com>
2543*ba340e45Schristos
2544*ba340e45Schristos	* m68k.h: Switch from ColdFire chip name to core variant.
2545*ba340e45Schristos
2546*ba340e45Schristos2004-04-22  Peter Barada  <peter@the-baradas.com>
2547*ba340e45Schristos
2548*ba340e45Schristos	* m68k.h: Add mcfmac/mcfemac definitions.  Update operand
2549*ba340e45Schristos	descriptions for new EMAC cases.
2550*ba340e45Schristos	Remove ColdFire macmw/macml/msacmw/msacmw hacks and properly
2551*ba340e45Schristos	handle Motorola MAC syntax.
2552*ba340e45Schristos	Allow disassembly of ColdFire V4e object files.
2553*ba340e45Schristos
2554*ba340e45Schristos2004-03-16  Alan Modra  <amodra@bigpond.net.au>
2555*ba340e45Schristos
2556*ba340e45Schristos	* ppc.h (PPC_OPERAND_GPR_0): Define.  Bump other operand defines.
2557*ba340e45Schristos
2558*ba340e45Schristos2004-03-12  Jakub Jelinek  <jakub@redhat.com>
2559*ba340e45Schristos
2560*ba340e45Schristos	* i386.h (i386_optab): Remove CpuNo64 from sysenter and sysexit.
2561*ba340e45Schristos
2562*ba340e45Schristos2004-03-12  Michal Ludvig  <mludvig@suse.cz>
2563*ba340e45Schristos
2564*ba340e45Schristos	* i386.h (i386_optab): Added xstore as an alias for xstorerng.
2565*ba340e45Schristos
2566*ba340e45Schristos2004-03-12  Michal Ludvig  <mludvig@suse.cz>
2567*ba340e45Schristos
2568*ba340e45Schristos	* i386.h (i386_optab): Added xstore/xcrypt insns.
2569*ba340e45Schristos
2570*ba340e45Schristos2004-02-09  Anil Paranjpe  <anilp1@KPITCummins.com>
2571*ba340e45Schristos
2572*ba340e45Schristos	* h8300.h (32bit ldc/stc): Add relaxing support.
2573*ba340e45Schristos
2574*ba340e45Schristos2004-01-12  Anil Paranjpe  <anilp1@KPITCummins.com>
2575*ba340e45Schristos
2576*ba340e45Schristos	* h8300.h (BITOP): Pass MEMRELAX flag.
2577*ba340e45Schristos
2578*ba340e45Schristos2004-01-09  Anil Paranjpe  <anilp1@KPITCummins.com>
2579*ba340e45Schristos
2580*ba340e45Schristos	* h8300.h (BITOP): Dissallow operations on @aa:16 and @aa:32
2581*ba340e45Schristos	except for the H8S.
2582*ba340e45Schristos
2583*ba340e45SchristosFor older changes see ChangeLog-9103
2584*ba340e45Schristos
2585*ba340e45SchristosCopyright (C) 2004-2015 Free Software Foundation, Inc.
2586*ba340e45Schristos
2587*ba340e45SchristosCopying and distribution of this file, with or without modification,
2588*ba340e45Schristosare permitted in any medium without royalty provided the copyright
2589*ba340e45Schristosnotice and this notice are preserved.
2590*ba340e45Schristos
2591*ba340e45SchristosLocal Variables:
2592*ba340e45Schristosmode: change-log
2593*ba340e45Schristosleft-margin: 8
2594*ba340e45Schristosfill-column: 74
2595*ba340e45Schristosversion-control: never
2596*ba340e45SchristosEnd:
2597