xref: /netbsd-src/external/gpl3/binutils.old/dist/opcodes/ChangeLog-2020 (revision c42dbd0ed2e61fe6eda8590caa852ccf34719964)
1*c42dbd0eSchristos2020-12-10  Nelson Chu  <nelson.chu@sifive.com>
2*c42dbd0eSchristos
3*c42dbd0eSchristos	* riscv-opc.c (riscv_opcodes): Add sext.[bh] and zext.[bhw].
4*c42dbd0eSchristos
5*c42dbd0eSchristos2020-12-10  Nelson Chu  <nelson.chu@sifive.com>
6*c42dbd0eSchristos
7*c42dbd0eSchristos	* disassemble.h (riscv_get_disassembler): Declare.
8*c42dbd0eSchristos	* disassemble.c (disassembler): Changed to riscv_get_disassembler.
9*c42dbd0eSchristos	* riscv-dis.c (riscv_get_disassembler): Check the elf privileged spec
10*c42dbd0eSchristos	attributes before calling print_insn_riscv.
11*c42dbd0eSchristos	(parse_riscv_dis_option): Same as the assembler, the priority of elf
12*c42dbd0eSchristos	attributes are higher than the options.  If we find the privileged
13*c42dbd0eSchristos	attributes, but the -Mpriv-spec= is different, then output error/warning
14*c42dbd0eSchristos	and still use the elf attributes set.
15*c42dbd0eSchristos
16*c42dbd0eSchristos2020-12-10  Nelson Chu  <nelson.chu@sifive.com>
17*c42dbd0eSchristos
18*c42dbd0eSchristos	* riscv-opc.c (riscv_opcodes): Control fence.i and csr instructions by
19*c42dbd0eSchristos	zifencei and zicsr.
20*c42dbd0eSchristos
21*c42dbd0eSchristos2020-12-04  Andreas Krebbel  <krebbel@linux.ibm.com>
22*c42dbd0eSchristos
23*c42dbd0eSchristos	* s390-opc.txt: Add risbgz and risbgnz.
24*c42dbd0eSchristos	* s390-opc.c (U6_26): New operand type.
25*c42dbd0eSchristos	(INSTR_RIE_RRUUU2, MASK_RIE_RRUUU2): New instruction format and
26*c42dbd0eSchristos	mask.
27*c42dbd0eSchristos
28*c42dbd0eSchristos2020-12-03  Andreas Krebbel  <krebbel@linux.ibm.com>
29*c42dbd0eSchristos
30*c42dbd0eSchristos	* s390-opc.txt: Add extended mnemonics.
31*c42dbd0eSchristos
32*c42dbd0eSchristos2020-12-01  Nelson Chu  <nelson.chu@sifive.com>
33*c42dbd0eSchristos
34*c42dbd0eSchristos	* riscv-opc.c (riscv_ext_version_table): Remove the p, v, n
35*c42dbd0eSchristos	and their versions.
36*c42dbd0eSchristos
37*c42dbd0eSchristos2020-12-01  Nelson Chu  <nelson.chu@sifive.com>
38*c42dbd0eSchristos
39*c42dbd0eSchristos	* riscv-opc.c (riscv_ext_version_table): Add zifencei.
40*c42dbd0eSchristos
41*c42dbd0eSchristos2020-11-28 Borislav Petkov  <bp@suse.de>
42*c42dbd0eSchristos
43*c42dbd0eSchristos	* i386-dis.c (print_insn): Set active_seg_prefix for branch hint insns
44*c42dbd0eSchristos	to not dump branch hint prefixes 0x2E and 0x3E as unused prefixes.
45*c42dbd0eSchristos
46*c42dbd0eSchristos2020-11-16  Przemyslaw Wirkus  <przemyslaw.wirkus@arm.com>
47*c42dbd0eSchristos
48*c42dbd0eSchristos	* aarch64-tbl.h (FLAGM): Handle for FLAGM feature.
49*c42dbd0eSchristos	(struct aarch64_opcode):  Move FLAGM instructions from V8_4_INSN to
50*c42dbd0eSchristos	FLAGM_INSN.
51*c42dbd0eSchristos	(AARCH64_FEATURE_FLAGMANIP): Update comment for FEAT_FlagM2.
52*c42dbd0eSchristos
53*c42dbd0eSchristos2020-11-14  Borislav Petkov  <bp@suse.de>
54*c42dbd0eSchristos
55*c42dbd0eSchristos	* i386-dis.c (ckprefix): Do not assign active_seg_prefix in
56*c42dbd0eSchristos	64-bit addressing mode.
57*c42dbd0eSchristos	(NOTRACK_Fixup): Test prefixes for PREFIX_DS, instead of
58*c42dbd0eSchristos	active_seg_prefix.
59*c42dbd0eSchristos
60*c42dbd0eSchristos2020-11-11  Przemyslaw Wirkus  <przemyslaw.wirkus@arm.com>
61*c42dbd0eSchristos
62*c42dbd0eSchristos	* aarch64-tbl.h: Enable -march=armv8.6-a+ls64.
63*c42dbd0eSchristos
64*c42dbd0eSchristos2020-11-09  Spencer E. Olson  <olsonse@umich.edu>
65*c42dbd0eSchristos
66*c42dbd0eSchristos	* pru-opc.c: Add opcode description for LMBD (left-most bit
67*c42dbd0eSchristos	detect).
68*c42dbd0eSchristos
69*c42dbd0eSchristos2020-11-09  Przemyslaw Wirkus  <przemyslaw.wirkus@arm.com>
70*c42dbd0eSchristos
71*c42dbd0eSchristos	* aarch64-opc.c: Add ACCDATA_EL1 system register
72*c42dbd0eSchristos
73*c42dbd0eSchristos2020-11-09  Przemyslaw Wirkus  <przemyslaw.wirkus@arm.com>
74*c42dbd0eSchristos
75*c42dbd0eSchristos	* aarch64-opc.c (aarch64_print_operand): Support operand AARCH64_OPND_Rt_LS64
76*c42dbd0eSchristos	print.
77*c42dbd0eSchristos	* aarch64-tbl.h (struct aarch64_opcode): Update _LS64_INSN instructions with
78*c42dbd0eSchristos	Rt_ls64 operands.
79*c42dbd0eSchristos	* aarch64-asm-2.c: Regenerated.
80*c42dbd0eSchristos	* aarch64-dis-2.c: Regenerated.
81*c42dbd0eSchristos	* aarch64-opc-2.c: Regenerated.
82*c42dbd0eSchristos
83*c42dbd0eSchristos2020-11-06  Przemyslaw Wirkus  <przemyslaw.wirkus@arm.com>
84*c42dbd0eSchristos
85*c42dbd0eSchristos	* aarch64-tbl.h (PAC): Handle for PAC feature.
86*c42dbd0eSchristos	(PAC_INSN): New PAC instruction.
87*c42dbd0eSchristos	(struct aarch64_opcode):  Move PAC instructions from V8_3_INSN to
88*c42dbd0eSchristos	PAC_INSN.
89*c42dbd0eSchristos
90*c42dbd0eSchristos2020-11-04  Przemyslaw Wirkus  <przemyslaw.wirkus@arm.com>
91*c42dbd0eSchristos
92*c42dbd0eSchristos	* aarch64-opc.c: Add RAS 1.1 new system registers: ERXPFGCTL_EL1,
93*c42dbd0eSchristos	ERXPFGCDN_EL1, ERXMISC2_EL1, ERXMISC3_EL1 and ERXPFGF_EL1.
94*c42dbd0eSchristos
95*c42dbd0eSchristos2020-11-03  Przemyslaw Wirkus  <przemyslaw.wirkus@arm.com>
96*c42dbd0eSchristos
97*c42dbd0eSchristos	* aarch64-tbl.h (QL_X2NIL): New qualifier for 64-byte stores.
98*c42dbd0eSchristos	(LS64): Handler with +ls64 feature flags.
99*c42dbd0eSchristos	(_LS64_INSN): New instruction group macro.
100*c42dbd0eSchristos	(struct aarch64_opcode): Add LS64 instructions.
101*c42dbd0eSchristos	* aarch64-asm-2.c: Regenerated.
102*c42dbd0eSchristos	* aarch64-dis-2.c: Regenerated.
103*c42dbd0eSchristos	* aarch64-opc-2.c: Regenerated.
104*c42dbd0eSchristos
105*c42dbd0eSchristos2020-10-30  Przemyslaw Wirkus  <przemyslaw.wirkus@arm.com>
106*c42dbd0eSchristos
107*c42dbd0eSchristos	* aarch65-tbl.h (struct aarch64_opcode): New instruction WFIT.
108*c42dbd0eSchristos	* aarch64-asm-2.c: Regenerated.
109*c42dbd0eSchristos	* aarch64-dis-2.c: Regenerated.
110*c42dbd0eSchristos	* aarch64-opc-2.c: Regenerated.
111*c42dbd0eSchristos
112*c42dbd0eSchristos2020-10-27  Przemyslaw Wirkus  <przemyslaw.wirkus@arm.com>
113*c42dbd0eSchristos
114*c42dbd0eSchristos	* aarch64-opc.c (aarch64_print_operand): CSR PDEC operand print-out.
115*c42dbd0eSchristos	* aarch64-tbl.h (CSRE): New CSRE feature handler.
116*c42dbd0eSchristos	(_CSRE_INSN): New CSRE instruction type.
117*c42dbd0eSchristos	(struct aarch64_opcode): New 'csre' entry for a CSRE CLI feature.
118*c42dbd0eSchristos	* aarch64-asm-2.c: Regenerated.
119*c42dbd0eSchristos	* aarch64-dis-2.c: Regenerated.
120*c42dbd0eSchristos	* aarch64-opc-2.c: Regenerated.
121*c42dbd0eSchristos
122*c42dbd0eSchristos2020-10-27  Przemyslaw Wirkus  <przemyslaw.wirkus@arm.com>
123*c42dbd0eSchristos
124*c42dbd0eSchristos	* aarch64-tbl.h (struct aarch64_opcode): Add new WFET instruction encoding
125*c42dbd0eSchristos	and operand description.
126*c42dbd0eSchristos	* aarch64-asm-2.c: Regenerated.
127*c42dbd0eSchristos	* aarch64-dis-2.c: Regenerated.
128*c42dbd0eSchristos	* aarch64-opc-2.c: Regenerated.
129*c42dbd0eSchristos
130*c42dbd0eSchristos2020-10-26  Cooper Qu <cooper.qu@linux.alibaba.com>
131*c42dbd0eSchristos
132*c42dbd0eSchristos	* csky-opc.h (csky_v2_opcodes): Change plsl.u16 to plsl.16.
133*c42dbd0eSchristos
134*c42dbd0eSchristos2020-10-26  Cooper Qu <cooper.qu@linux.alibaba.com>
135*c42dbd0eSchristos
136*c42dbd0eSchristos	* csky-dis.c (csky_output_operand): Add handler for
137*c42dbd0eSchristos	OPRND_TYPE_IMM5b_VSH and OPRND_TYPE_VREG_WITH_INDEX.
138*c42dbd0eSchristos	* csky-opc.h (OPRND_TYPE_VREG_WITH_INDEX): New enum.
139*c42dbd0eSchristos	(OPRND_TYPE_IMM5b_VSH): New enum. (csky_v2_opcodes): Fix and add
140*c42dbd0eSchristos	some instructions for VDSPV1.
141*c42dbd0eSchristos
142*c42dbd0eSchristos2020-10-26  Lili Cui  <lili.cui@intel.com>
143*c42dbd0eSchristos
144*c42dbd0eSchristos	* i386-dis.c: Change "XV" to print "{vex}" pseudo prefix.
145*c42dbd0eSchristos
146*c42dbd0eSchristos2020-10-23  Przemyslaw Wirkus  <przemyslaw.wirkus@arm.com>
147*c42dbd0eSchristos
148*c42dbd0eSchristos	* aarch64-asm.c (aarch64_ins_barrier_dsb_nxs): New inserter.
149*c42dbd0eSchristos	* aarch64-asm.h (AARCH64_DECL_OPD_INSERTER): New inserter
150*c42dbd0eSchristos	ins_barrier_dsb_nx.
151*c42dbd0eSchristos	* aarch64-dis.c (aarch64_ext_barrier_dsb_nxs): New extractor.
152*c42dbd0eSchristos	* aarch64-dis.h (AARCH64_DECL_OPD_EXTRACTOR): New extractor
153*c42dbd0eSchristos	ext_barrier_dsb_nx.
154*c42dbd0eSchristos	* aarch64-opc.c (aarch64_print_operand): New options table
155*c42dbd0eSchristos	aarch64_barrier_dsb_nxs_options.
156*c42dbd0eSchristos	* aarch64-opc.h (enum aarch64_field_kind): New field name FLD_CRm_dsb_nxs.
157*c42dbd0eSchristos	* aarch64-tbl.h (struct aarch64_opcode): Define DSB nXS barrier
158*c42dbd0eSchristos	Armv8.7-a instruction.
159*c42dbd0eSchristos	* aarch64-asm-2.c: Regenerated.
160*c42dbd0eSchristos	* aarch64-dis-2.c: Regenerated.
161*c42dbd0eSchristos	* aarch64-opc-2.c: Regenerated.
162*c42dbd0eSchristos
163*c42dbd0eSchristos2020-10-22  H.J. Lu  <hongjiu.lu@intel.com>
164*c42dbd0eSchristos
165*c42dbd0eSchristos	* po/es.po: Remove the duplicated entry.
166*c42dbd0eSchristos
167*c42dbd0eSchristos2020-10-20  Dr. David Alan Gilbert  <dgilbert@redhat.com>
168*c42dbd0eSchristos
169*c42dbd0eSchristos	* po/es.po: Fix printf format.
170*c42dbd0eSchristos
171*c42dbd0eSchristos2020-10-20  Ganesh Gopalasubramanian  <Ganesh.Gopalasubramanian@amd.com>
172*c42dbd0eSchristos
173*c42dbd0eSchristos	* i386-dis.c (rm_table): Add tlbsync, snp, invlpgb.
174*c42dbd0eSchristos	* i386-gen.c (cpu_flag_init): Add new CPU_INVLPGB_FLAGS,
175*c42dbd0eSchristos	CPU_TLBSYNC_FLAGS, and CPU_SNP_FLAGS.
176*c42dbd0eSchristos	Add CPU_ZNVER3_FLAGS.
177*c42dbd0eSchristos	(cpu_flags): Add CpuINVLPGB, CpuTLBSYNC, CpuSNP.
178*c42dbd0eSchristos	* i386-opc.h: Add CpuINVLPGB, CpuTLBSYNC, CpuSNP.
179*c42dbd0eSchristos	* i386-opc.tbl: Add invlpgb, tlbsync, psmash, pvalidate,
180*c42dbd0eSchristos	rmpupdate, rmpadjust.
181*c42dbd0eSchristos	* i386-init.h: Re-generated.
182*c42dbd0eSchristos	* i386-tbl.h: Re-generated.
183*c42dbd0eSchristos
184*c42dbd0eSchristos2020-10-16  Lili Cui  <lili.cui@intel.com>
185*c42dbd0eSchristos
186*c42dbd0eSchristos	* i386-opc.tbl: Rename CpuVEX_PREFIX to PseudoVexPrefix
187*c42dbd0eSchristos	and move it from cpu_flags to opcode_modifiers.
188*c42dbd0eSchristos	Use VexW0 and VexVVVV in the AVX-VNNI instructions.
189*c42dbd0eSchristos	* i386-gen.c: Likewise.
190*c42dbd0eSchristos	* i386-opc.h: Likewise.
191*c42dbd0eSchristos	* i386-opc.h: Likewise.
192*c42dbd0eSchristos	* i386-init.h: Regenerated.
193*c42dbd0eSchristos	* i386-tbl.h: Likewise.
194*c42dbd0eSchristos
195*c42dbd0eSchristos2020-10-16  Przemyslaw Wirkus  <przemyslaw.wirkus@arm.com>
196*c42dbd0eSchristos
197*c42dbd0eSchristos	* aarch64-tbl.h (ARMV8_7): New macro.
198*c42dbd0eSchristos
199*c42dbd0eSchristos2020-10-14  H.J. Lu  <hongjiu.lu@intel.com>
200*c42dbd0eSchristos	    Lili Cui  <lili.cui@intel.com>
201*c42dbd0eSchristos
202*c42dbd0eSchristos	* i386-dis.c (PREFIX_VEX_0F3850): New.
203*c42dbd0eSchristos	(PREFIX_VEX_0F3851): Likewise.
204*c42dbd0eSchristos	(PREFIX_VEX_0F3852): Likewise.
205*c42dbd0eSchristos	(PREFIX_VEX_0F3853): Likewise.
206*c42dbd0eSchristos	(VEX_W_0F3850_P_2): Likewise.
207*c42dbd0eSchristos	(VEX_W_0F3851_P_2): Likewise.
208*c42dbd0eSchristos	(VEX_W_0F3852_P_2): Likewise.
209*c42dbd0eSchristos	(VEX_W_0F3853_P_2): Likewise.
210*c42dbd0eSchristos	(prefix_table): Add PREFIX_VEX_0F3850, PREFIX_VEX_0F3851,
211*c42dbd0eSchristos	PREFIX_VEX_0F3852 and PREFIX_VEX_0F3853.
212*c42dbd0eSchristos	(vex_table): Add VEX_W_0F3850_P_2, VEX_W_0F3851_P_2,
213*c42dbd0eSchristos	VEX_W_0F3852_P_2 and VEX_W_0F3853_P_2.
214*c42dbd0eSchristos	(putop): Add support for "XV" to print "{vex3}" pseudo prefix.
215*c42dbd0eSchristos	* i386-gen.c (cpu_flag_init): Clear the CpuAVX_VNNI bit in
216*c42dbd0eSchristos	CPU_UNKNOWN_FLAGS.  Add CPU_AVX_VNNI_FLAGS and
217*c42dbd0eSchristos	CPU_ANY_AVX_VNNI_FLAGS.
218*c42dbd0eSchristos	(cpu_flags): Add CpuAVX_VNNI and CpuVEX_PREFIX.
219*c42dbd0eSchristos	* i386-opc.h (CpuAVX_VNNI): New.
220*c42dbd0eSchristos	(CpuVEX_PREFIX): Likewise.
221*c42dbd0eSchristos	(i386_cpu_flags): Add cpuavx_vnni and cpuvex_prefix.
222*c42dbd0eSchristos	* i386-opc.tbl: Add Intel AVX VNNI instructions.
223*c42dbd0eSchristos	* i386-init.h: Regenerated.
224*c42dbd0eSchristos	* i386-tbl.h: Likewise.
225*c42dbd0eSchristos
226*c42dbd0eSchristos2020-10-14  Lili Cui  <lili.cui@intel.com>
227*c42dbd0eSchristos	    H.J. Lu  <hongjiu.lu@intel.com>
228*c42dbd0eSchristos
229*c42dbd0eSchristos	* i386-dis.c (PREFIX_0F3A0F): New.
230*c42dbd0eSchristos	(MOD_0F3A0F_PREFIX_1): Likewise.
231*c42dbd0eSchristos	(REG_0F3A0F_PREFIX_1_MOD_3): Likewise.
232*c42dbd0eSchristos	(RM_0F3A0F_P_1_MOD_3_REG_0): Likewise.
233*c42dbd0eSchristos	(prefix_table): Add PREFIX_0F3A0F.
234*c42dbd0eSchristos	(mod_table): Add MOD_0F3A0F_PREFIX_1.
235*c42dbd0eSchristos	(reg_table): Add REG_0F3A0F_PREFIX_1_MOD_3.
236*c42dbd0eSchristos	(rm_table): Add RM_0F3A0F_P_1_MOD_3_REG_0.
237*c42dbd0eSchristos	* i386-gen.c (cpu_flag_init): Add HRESET_FLAGS,
238*c42dbd0eSchristos	CPU_ANY_HRESET_FLAGS.
239*c42dbd0eSchristos	(cpu_flags): Add CpuHRESET.
240*c42dbd0eSchristos	(output_i386_opcode): Allow 4 byte base_opcode.
241*c42dbd0eSchristos	* i386-opc.h (enum): Add CpuHRESET.
242*c42dbd0eSchristos	(i386_cpu_flags): Add cpuhreset.
243*c42dbd0eSchristos	* i386-opc.tbl: Add Intel HRESET instruction.
244*c42dbd0eSchristos	* i386-init.h: Regenerate.
245*c42dbd0eSchristos	* i386-tbl.h: Likewise.
246*c42dbd0eSchristos
247*c42dbd0eSchristos2020-10-14  Lili Cui  <lili.cui@intel.com>
248*c42dbd0eSchristos
249*c42dbd0eSchristos	* i386-dis.c (enum): Add
250*c42dbd0eSchristos	PREFIX_MOD_3_0F01_REG_5_RM_4,
251*c42dbd0eSchristos	PREFIX_MOD_3_0F01_REG_5_RM_5,
252*c42dbd0eSchristos	PREFIX_MOD_3_0F01_REG_5_RM_6,
253*c42dbd0eSchristos	PREFIX_MOD_3_0F01_REG_5_RM_7,
254*c42dbd0eSchristos	X86_64_0F01_REG_5_MOD_3_RM_4_PREFIX_1,
255*c42dbd0eSchristos	X86_64_0F01_REG_5_MOD_3_RM_5_PREFIX_1,
256*c42dbd0eSchristos	X86_64_0F01_REG_5_MOD_3_RM_6_PREFIX_1,
257*c42dbd0eSchristos	X86_64_0F01_REG_5_MOD_3_RM_7_PREFIX_1,
258*c42dbd0eSchristos	X86_64_0FC7_REG_6_MOD_3_PREFIX_1.
259*c42dbd0eSchristos	(prefix_table): New instructions (see prefixes above).
260*c42dbd0eSchristos	(rm_table): Likewise
261*c42dbd0eSchristos	* i386-gen.c (cpu_flag_init): Add CPU_UINTR_FLAGS,
262*c42dbd0eSchristos	CPU_ANY_UINTR_FLAGS.
263*c42dbd0eSchristos	(cpu_flags): Add CpuUINTR.
264*c42dbd0eSchristos	* i386-opc.h (enum): Add CpuUINTR.
265*c42dbd0eSchristos	(i386_cpu_flags): Add cpuuintr.
266*c42dbd0eSchristos	* i386-opc.tbl: Add UINTR insns.
267*c42dbd0eSchristos	* i386-init.h: Regenerate.
268*c42dbd0eSchristos	* i386-tbl.h: Likewise.
269*c42dbd0eSchristos
270*c42dbd0eSchristos2020-10-14  H.J. Lu  <hongjiu.lu@intel.com>
271*c42dbd0eSchristos
272*c42dbd0eSchristos	* i386-gen.c (process_i386_opcode_modifier): Return 1 for
273*c42dbd0eSchristos	non-VEX/EVEX/prefix encoding.
274*c42dbd0eSchristos	(output_i386_opcode): Fail if non-VEX/EVEX/prefix base_opcode
275*c42dbd0eSchristos	has a prefix byte.
276*c42dbd0eSchristos	* i386-opc.tbl: Replace the prefix byte in non-VEX/EVEX
277*c42dbd0eSchristos	base_opcode with PREFIX_0X66, PREFIX_0XF2 or PREFIX_0XF3.
278*c42dbd0eSchristos	* i386-tbl.h: Regenerated.
279*c42dbd0eSchristos
280*c42dbd0eSchristos2020-10-13  H.J. Lu  <hongjiu.lu@intel.com>
281*c42dbd0eSchristos
282*c42dbd0eSchristos	* i386-gen.c (opcode_modifiers): Replace VexOpcode with
283*c42dbd0eSchristos	OpcodePrefix.
284*c42dbd0eSchristos	* i386-opc.h (VexOpcode): Renamed to ...
285*c42dbd0eSchristos	(OpcodePrefix): This.
286*c42dbd0eSchristos	(PREFIX_NONE): New.
287*c42dbd0eSchristos	(PREFIX_0X66): Likewise.
288*c42dbd0eSchristos	(PREFIX_0XF2): Likewise.
289*c42dbd0eSchristos	(PREFIX_0XF3): Likewise.
290*c42dbd0eSchristos	* i386-opc.tbl (Prefix_0X66): New.
291*c42dbd0eSchristos	(Prefix_0XF2): Likewise.
292*c42dbd0eSchristos	(Prefix_0XF3): Likewise.
293*c42dbd0eSchristos	Replace VexOpcode= with OpcodePrefix=.  Use Prefix_0X66 on xorpd.
294*c42dbd0eSchristos	Use Prefix_0XF3 on cvtdq2pd.  Use Prefix_0XF2 on cvtpd2dq.
295*c42dbd0eSchristos	* i386-tbl.h: Regenerated.
296*c42dbd0eSchristos
297*c42dbd0eSchristos2020-10-08  Przemyslaw Wirkus  <przemyslaw.wirkus@arm.com>
298*c42dbd0eSchristos
299*c42dbd0eSchristos	* aarch64-opc.c: Add BRBE system registers.
300*c42dbd0eSchristos
301*c42dbd0eSchristos2020-10-08  Przemyslaw Wirkus  <przemyslaw.wirkus@arm.com>
302*c42dbd0eSchristos
303*c42dbd0eSchristos	* aarch64-opc.c: New CSRE system registers defined.
304*c42dbd0eSchristos
305*c42dbd0eSchristos2020-10-05  Samanta Navarro  <ferivoz@riseup.net>
306*c42dbd0eSchristos
307*c42dbd0eSchristos	* cgen-asm.c: Fix spelling mistakes.
308*c42dbd0eSchristos	* cgen-dis.c: Fix spelling mistakes.
309*c42dbd0eSchristos	* tic30-dis.c: Fix spelling mistakes.
310*c42dbd0eSchristos
311*c42dbd0eSchristos2020-10-05  H.J. Lu  <hongjiu.lu@intel.com>
312*c42dbd0eSchristos
313*c42dbd0eSchristos	PR binutils/26704
314*c42dbd0eSchristos	* i386-dis.c (putop): Always display suffix for %LQ in 64bit.
315*c42dbd0eSchristos
316*c42dbd0eSchristos2020-10-05  H.J. Lu  <hongjiu.lu@intel.com>
317*c42dbd0eSchristos
318*c42dbd0eSchristos	PR binutils/26705
319*c42dbd0eSchristos	* i386-dis.c (print_insn): Clear modrm if not needed.
320*c42dbd0eSchristos	(putop): Check need_modrm for modrm.mod != 3.  Don't check
321*c42dbd0eSchristos	need_modrm for modrm.mod == 3.
322*c42dbd0eSchristos
323*c42dbd0eSchristos2020-09-28  Przemyslaw Wirkus  <przemyslaw.wirkus@arm.com>
324*c42dbd0eSchristos
325*c42dbd0eSchristos	* aarch64-opc.c: Added ETMv4 system registers TRCACATRn, TRCACVRn,
326*c42dbd0eSchristos	TRCAUTHSTATUS, TRCAUXCTLR, TRCBBCTLR, TRCCCCTLR, TRCCIDCCTLR0, TRCCIDCCTLR1,
327*c42dbd0eSchristos	TRCCIDCVRn, TRCCIDR0, TRCCIDR1, TRCCIDR2, TRCCIDR3, TRCCLAIMCLR, TRCCLAIMSET,
328*c42dbd0eSchristos	TRCCNTCTLRn, TRCCNTRLDVRn, TRCCNTVRn, TRCCONFIGR, TRCDEVAFF0, TRCDEVAFF1,
329*c42dbd0eSchristos	TRCDEVARCH, TRCDEVID, TRCDEVTYPE, TRCDVCMRn, TRCDVCVRn, TRCEVENTCTL0R,
330*c42dbd0eSchristos	TRCEVENTCTL1R, TRCEXTINSELR, TRCIDR0, TRCIDR1, TRCIDR2, TRCIDR3, TRCIDR4,
331*c42dbd0eSchristos	TRCIDR5, TRCIDR6, TRCIDR7, TRCIDR8, TRCIDR9, TRCIDR10, TRCIDR11, TRCIDR12,
332*c42dbd0eSchristos	TRCIDR13, TRCIMSPEC0, TRCIMSPECn, TRCITCTRL, TRCLAR WOTRCLSR, TRCOSLAR
333*c42dbd0eSchristos	WOTRCOSLSR, TRCPDCR, TRCPDSR, TRCPIDR0, TRCPIDR1, TRCPIDR2, TRCPIDR3,
334*c42dbd0eSchristos	TRCPIDR4, TRCPIDR[5,6,7], TRCPRGCTLR, TRCP,CSELR, TRCQCTLR, TRCRSCTLRn,
335*c42dbd0eSchristos	TRCSEQEVRn, TRCSEQRSTEVR, TRCSEQSTR, TRCSSCCRn, TRCSSCSRn, TRCSSPCICRn,
336*c42dbd0eSchristos	TRCSTALLCTLR, TRCSTATR, TRCSYNCPR, TRCTRACEIDR,  TRCTSCTLR, TRCVDARCCTLR,
337*c42dbd0eSchristos	TRCVDCTLR, TRCVDSACCTLR, TRCVICTLR, TRCVIIECTLR, TRCVIPCSSCTLR, TRCVISSCTLR,
338*c42dbd0eSchristos	TRCVMIDCCTLR0, TRCVMIDCCTLR1 and TRCVMIDCVRn.
339*c42dbd0eSchristos
340*c42dbd0eSchristos2020-09-28  Przemyslaw Wirkus  <przemyslaw.wirkus@arm.com>
341*c42dbd0eSchristos
342*c42dbd0eSchristos	* aarch64-opc.c: Add ETE system registers TRCEXTINSELR<0-3> and TRCRSR.
343*c42dbd0eSchristos
344*c42dbd0eSchristos2020-09-28  Przemyslaw Wirkus  <przemyslaw.wirkus@arm.com>
345*c42dbd0eSchristos
346*c42dbd0eSchristos	* aarch64-opc.c: Add TRBE system registers TRBIDR_EL1 , TRBBASER_EL1 ,
347*c42dbd0eSchristos	TRBLIMITR_EL1 , TRBMAR_EL1 , TRBPTR_EL1, TRBSR_EL1 and TRBTRG_EL1.
348*c42dbd0eSchristos
349*c42dbd0eSchristos2020-09-26  Alan Modra  <amodra@gmail.com>
350*c42dbd0eSchristos
351*c42dbd0eSchristos	* csky-opc.h: Formatting.
352*c42dbd0eSchristos	(GENERAL_REG_BANK): Correct spelling.  Update use throughout file.
353*c42dbd0eSchristos	(get_register_name): Mask arch with CSKY_ARCH_MASK for shift,
354*c42dbd0eSchristos	and shift 1u.
355*c42dbd0eSchristos	(get_register_number): Likewise.
356*c42dbd0eSchristos	* csky-dis.c (get_gr_name, get_cr_name): Don't mask mach_flag.
357*c42dbd0eSchristos
358*c42dbd0eSchristos2020-09-24  Lili Cui  <lili.cui@intel.com>
359*c42dbd0eSchristos
360*c42dbd0eSchristos	PR 26654
361*c42dbd0eSchristos	* i386-dis.c (enum): Put MOD_VEX_0F38* together.
362*c42dbd0eSchristos
363*c42dbd0eSchristos2020-09-24  Andrew Burgess <andrew.burgess@embecosm.com>
364*c42dbd0eSchristos
365*c42dbd0eSchristos	* csky-dis.c (csky_output_operand): Enclose body of if in curly
366*c42dbd0eSchristos	braces.
367*c42dbd0eSchristos
368*c42dbd0eSchristos2020-09-24  Lili Cui  <lili.cui@intel.com>
369*c42dbd0eSchristos
370*c42dbd0eSchristos	* i386-dis.c (enum): Add PREFIX_0F01_REG_1_RM_5,
371*c42dbd0eSchristos	PREFIX_0F01_REG_1_RM_6, PREFIX_0F01_REG_1_RM_7,
372*c42dbd0eSchristos	X86_64_0F01_REG_1_RM_5_P_2, X86_64_0F01_REG_1_RM_6_P_2,
373*c42dbd0eSchristos	X86_64_0F01_REG_1_RM_7_P_2.
374*c42dbd0eSchristos	(prefix_table): Likewise.
375*c42dbd0eSchristos	(x86_64_table): Likewise.
376*c42dbd0eSchristos	(rm_table): Likewise.
377*c42dbd0eSchristos	* i386-gen.c (cpu_flag_init): Add CPU_TDX_FLAGS
378*c42dbd0eSchristos	and CPU_ANY_TDX_FLAGS.
379*c42dbd0eSchristos	(cpu_flags): Add CpuTDX.
380*c42dbd0eSchristos	* i386-opc.h (enum): Add CpuTDX.
381*c42dbd0eSchristos	(i386_cpu_flags): Add cputdx.
382*c42dbd0eSchristos	* i386-opc.tbl: Add TDX insns.
383*c42dbd0eSchristos	* i386-init.h: Regenerate.
384*c42dbd0eSchristos	* i386-tbl.h: Likewise.
385*c42dbd0eSchristos
386*c42dbd0eSchristos2020-09-17 Cooper Qu <<cooper.qu@linux.alibaba.com>>
387*c42dbd0eSchristos
388*c42dbd0eSchristos	* csky-dis.c (using_abi): New.
389*c42dbd0eSchristos	(parse_csky_dis_options): New function.
390*c42dbd0eSchristos	(get_gr_name): New function.
391*c42dbd0eSchristos	(get_cr_name): New function.
392*c42dbd0eSchristos	(csky_output_operand): Use get_gr_name and get_cr_name to
393*c42dbd0eSchristos	disassemble and add handle of OPRND_TYPE_IMM5b_LS.
394*c42dbd0eSchristos	(print_insn_csky): Parse disassembler options.
395*c42dbd0eSchristos	* csky-opc.h (OPRND_TYPE_IMM5b_LS): New enum.
396*c42dbd0eSchristos	(GENARAL_REG_BANK): Define.
397*c42dbd0eSchristos	(REG_SUPPORT_ALL): Define.
398*c42dbd0eSchristos	(REG_SUPPORT_ALL): New.
399*c42dbd0eSchristos	(ASH): Define.
400*c42dbd0eSchristos	(REG_SUPPORT_A): Define.
401*c42dbd0eSchristos	(REG_SUPPORT_B): Define.
402*c42dbd0eSchristos	(REG_SUPPORT_C): Define.
403*c42dbd0eSchristos	(REG_SUPPORT_D): Define.
404*c42dbd0eSchristos	(REG_SUPPORT_E): Define.
405*c42dbd0eSchristos	(csky_abiv1_general_regs): New.
406*c42dbd0eSchristos	(csky_abiv1_control_regs): New.
407*c42dbd0eSchristos	(csky_abiv2_general_regs): New.
408*c42dbd0eSchristos	(csky_abiv2_control_regs): New.
409*c42dbd0eSchristos	(get_register_name): New function.
410*c42dbd0eSchristos	(get_register_number): New function.
411*c42dbd0eSchristos	(csky_get_general_reg_name): New function.
412*c42dbd0eSchristos	(csky_get_general_regno): New function.
413*c42dbd0eSchristos	(csky_get_control_reg_name): New function.
414*c42dbd0eSchristos	(csky_get_control_regno): New function.
415*c42dbd0eSchristos	(csky_v2_opcodes): Prefer two oprerans format for bclri and
416*c42dbd0eSchristos	bseti, strengthen the operands legality check of addc, zext
417*c42dbd0eSchristos	and sext.
418*c42dbd0eSchristos
419*c42dbd0eSchristos2020-09-23  Lili Cui  <lili.cui@intel.com>
420*c42dbd0eSchristos
421*c42dbd0eSchristos	* i386-dis.c (enum): Add REG_0F38D8_PREFIX_1,
422*c42dbd0eSchristos	MOD_0F38FA_PREFIX_1, MOD_0F38FB_PREFIX_1,
423*c42dbd0eSchristos	MOD_0F38DC_PREFIX_1, MOD_0F38DD_PREFIX_1,
424*c42dbd0eSchristos	MOD_0F38DE_PREFIX_1, MOD_0F38DF_PREFIX_1,
425*c42dbd0eSchristos	PREFIX_0F38D8, PREFIX_0F38FA, PREFIX_0F38FB.
426*c42dbd0eSchristos	(reg_table): New instructions (see prefixes above).
427*c42dbd0eSchristos	(prefix_table): Likewise.
428*c42dbd0eSchristos	(three_byte_table): Likewise.
429*c42dbd0eSchristos	(mod_table): Likewise
430*c42dbd0eSchristos	* i386-gen.c (cpu_flag_init): Add CPU_KL_FLAGS, CPU_WIDE_KL_FLAGS,
431*c42dbd0eSchristos	CPU_ANY_KL_FLAGS and CPU_ANY_WIDE_KL_FLAGS.
432*c42dbd0eSchristos	(cpu_flags): Likewise.
433*c42dbd0eSchristos	(operand_type_init): Likewise.
434*c42dbd0eSchristos	* i386-opc.h (enum): Add CpuKL and CpuWide_KL.
435*c42dbd0eSchristos	(i386_cpu_flags): Add cpukl and cpuwide_kl.
436*c42dbd0eSchristos	* i386-opc.tbl: Add KL and WIDE_KL insns.
437*c42dbd0eSchristos	* i386-init.h: Regenerate.
438*c42dbd0eSchristos	* i386-tbl.h: Likewise.
439*c42dbd0eSchristos
440*c42dbd0eSchristos2020-09-21  Alan Modra  <amodra@gmail.com>
441*c42dbd0eSchristos
442*c42dbd0eSchristos	* rx-dis.c (flag_names): Add missing comma.
443*c42dbd0eSchristos	(register_names, flag_names, double_register_names),
444*c42dbd0eSchristos	(double_register_high_names, double_register_low_names),
445*c42dbd0eSchristos	(double_control_register_names, double_condition_names): Remove
446*c42dbd0eSchristos	trailing commas.
447*c42dbd0eSchristos
448*c42dbd0eSchristos2020-09-18  David Faust  <david.faust@oracle.com>
449*c42dbd0eSchristos
450*c42dbd0eSchristos	* bpf-desc.c: Regenerate.
451*c42dbd0eSchristos	* bpf-desc.h: Likewise.
452*c42dbd0eSchristos	* bpf-opc.c: Likewise.
453*c42dbd0eSchristos	* bpf-opc.h: Likewise.
454*c42dbd0eSchristos
455*c42dbd0eSchristos2020-09-16  Andrew Burgess <andrew.burgess@embecosm.com>
456*c42dbd0eSchristos
457*c42dbd0eSchristos	* csky-dis.c (csky_get_disassembler): Don't return NULL when there
458*c42dbd0eSchristos	is no BFD.
459*c42dbd0eSchristos
460*c42dbd0eSchristos2020-09-16  Alan Modra  <amodra@gmail.com>
461*c42dbd0eSchristos
462*c42dbd0eSchristos	* ppc-dis.c (ppc_symbol_is_valid): Adjust elf_symbol_from invocation.
463*c42dbd0eSchristos
464*c42dbd0eSchristos2020-09-10  Nick Clifton  <nickc@redhat.com>
465*c42dbd0eSchristos
466*c42dbd0eSchristos	* ppc-dis.c (ppc_symbol_is_valid): New function.  Returns false
467*c42dbd0eSchristos	for hidden, local, no-type symbols.
468*c42dbd0eSchristos	(disassemble_init_powerpc): Point the symbol_is_valid field in the
469*c42dbd0eSchristos	info structure at the new function.
470*c42dbd0eSchristos
471*c42dbd0eSchristos2020-09-10  Cooper Qu  <cooper.qu@linux.alibaba.com>
472*c42dbd0eSchristos
473*c42dbd0eSchristos	* csky-opc.h (csky_v2_opcodes): Add L2Cache instructions.
474*c42dbd0eSchristos	* testsuite/gas/csky/cskyv2_ck860.d : Adjust to icache.iva
475*c42dbd0eSchristos	opcode fixing.
476*c42dbd0eSchristos
477*c42dbd0eSchristos2020-09-10  Nick Clifton  <nickc@redhat.com>
478*c42dbd0eSchristos
479*c42dbd0eSchristos	* csky-dis.c (csky_output_operand): Coerce the immediate values to
480*c42dbd0eSchristos	long before printing.
481*c42dbd0eSchristos
482*c42dbd0eSchristos2020-09-10  Alan Modra  <amodra@gmail.com>
483*c42dbd0eSchristos
484*c42dbd0eSchristos	* csky-dis.c (csky_output_operand): Don't sprintf str to itself.
485*c42dbd0eSchristos
486*c42dbd0eSchristos2020-09-07  Cooper Qu  <cooper.qu@linux.alibaba.com>
487*c42dbd0eSchristos
488*c42dbd0eSchristos	* csky-opc.h (csky_v2_opcodes): Change mvtc and mulsw's
489*c42dbd0eSchristos	ISA flag.
490*c42dbd0eSchristos
491*c42dbd0eSchristos2020-09-07  Cooper Qu  <cooper.qu@linux.alibaba.com>
492*c42dbd0eSchristos
493*c42dbd0eSchristos	* csky-dis.c (csky_output_operand): Add handlers for
494*c42dbd0eSchristos	OPRND_TYPE_HFLOAT_FMOVI, OPRND_TYPE_SFLOAT_FMOVI and
495*c42dbd0eSchristos	OPRND_TYPE_DFLOAT_FMOVI. Refine OPRND_TYPE_FREGLIST_DASH
496*c42dbd0eSchristos	to support FPUV3 instructions.
497*c42dbd0eSchristos	* csky-opc.h (enum operand_type): New enum OPRND_TYPE_IMM9b,
498*c42dbd0eSchristos	OPRND_TYPE_HFLOAT_FMOVI, OPRND_TYPE_SFLOAT_FMOVI and
499*c42dbd0eSchristos	OPRND_TYPE_DFLOAT_FMOVI.
500*c42dbd0eSchristos	(OPRND_MASK_4_5, OPRND_MASK_6, OPRND_MASK_6_7, OPRND_MASK_6_8,
501*c42dbd0eSchristos	 OPRND_MASK_7, OPRND_MASK_7_8, OPRND_MASK_17_24,
502*c42dbd0eSchristos	 OPRND_MASK_20, OPRND_MASK_20_21, OPRND_MASK_20_22,
503*c42dbd0eSchristos	 OPRND_MASK_20_23, OPRND_MASK_20_24, OPRND_MASK_20_25,
504*c42dbd0eSchristos	 OPRND_MASK_0_3or5_8, OPRND_MASK_0_3or6_7, OPRND_MASK_0_3or25,
505*c42dbd0eSchristos	 OPRND_MASK_0_4or21_24, OPRND_MASK_5or20_21,
506*c42dbd0eSchristos	 OPRND_MASK_5or20_22, OPRND_MASK_5or20_23, OPRND_MASK_5or20_24,
507*c42dbd0eSchristos	 OPRND_MASK_5or20_25, OPRND_MASK_8_9or21_25,
508*c42dbd0eSchristos	 OPRND_MASK_8_9or16_25, OPRND_MASK_4_6or20, OPRND_MASK_5_7or20,
509*c42dbd0eSchristos	 OPRND_MASK_4_5or20or25, OPRND_MASK_4_6or20or25,
510*c42dbd0eSchristos	 OPRND_MASK_4_7or20or25, OPRND_MASK_6_9or17_24,
511*c42dbd0eSchristos	 OPRND_MASK_6_7or20, OPRND_MASK_6or20, OPRND_MASK_7or20,
512*c42dbd0eSchristos	 OPRND_MASK_5or8_9or16_25, OPRND_MASK_5or8_9or20_25): Define.
513*c42dbd0eSchristos	(csky_v2_opcodes): Add FPUV3 instructions.
514*c42dbd0eSchristos
515*c42dbd0eSchristos2020-09-08  Alex Coplan  <alex.coplan@arm.com>
516*c42dbd0eSchristos
517*c42dbd0eSchristos	* aarch64-dis.c (print_operands): Pass CPU features to
518*c42dbd0eSchristos	aarch64_print_operand().
519*c42dbd0eSchristos	* aarch64-opc.c (aarch64_print_operand): Use CPU features to determine
520*c42dbd0eSchristos	preferred disassembly of system registers.
521*c42dbd0eSchristos	(SR_RNG): Refactor to use new SR_FEAT2 macro.
522*c42dbd0eSchristos	(SR_FEAT2): New.
523*c42dbd0eSchristos	(SR_V8_1_A): New.
524*c42dbd0eSchristos	(SR_V8_4_A): New.
525*c42dbd0eSchristos	(SR_V8_A): New.
526*c42dbd0eSchristos	(SR_V8_R): New.
527*c42dbd0eSchristos	(SR_EXPAND_ELx): New.
528*c42dbd0eSchristos	(SR_EXPAND_EL12): New.
529*c42dbd0eSchristos	(aarch64_sys_regs): Specify which registers are only on
530*c42dbd0eSchristos	A-profile, add R-profile system registers.
531*c42dbd0eSchristos	(ENC_BARLAR): New.
532*c42dbd0eSchristos	(PRBARn_ELx): New.
533*c42dbd0eSchristos	(PRLARn_ELx): New.
534*c42dbd0eSchristos	(aarch64_sys_ins_reg_supported_p): Reject EL3 registers for
535*c42dbd0eSchristos	Armv8-R AArch64.
536*c42dbd0eSchristos
537*c42dbd0eSchristos2020-09-08  Alex Coplan  <alex.coplan@arm.com>
538*c42dbd0eSchristos
539*c42dbd0eSchristos	* aarch64-tbl.h (aarch64_feature_v8_r): New.
540*c42dbd0eSchristos	(ARMV8_R): New.
541*c42dbd0eSchristos	(V8_R_INSN): New.
542*c42dbd0eSchristos	(aarch64_opcode_table): Add dfb.
543*c42dbd0eSchristos	* aarch64-opc-2.c: Regenerate.
544*c42dbd0eSchristos	* aarch64-asm-2.c: Regenerate.
545*c42dbd0eSchristos	* aarch64-dis-2.c: Regenerate.
546*c42dbd0eSchristos
547*c42dbd0eSchristos2020-09-08  Alex Coplan  <alex.coplan@arm.com>
548*c42dbd0eSchristos
549*c42dbd0eSchristos	* aarch64-dis.c (arch_variant): New.
550*c42dbd0eSchristos	(determine_disassembling_preference): Disassemble according to
551*c42dbd0eSchristos	arch variant.
552*c42dbd0eSchristos	(select_aarch64_variant): New.
553*c42dbd0eSchristos	(print_insn_aarch64): Set feature set.
554*c42dbd0eSchristos
555*c42dbd0eSchristos2020-09-02  Alan Modra  <amodra@gmail.com>
556*c42dbd0eSchristos
557*c42dbd0eSchristos	* v850-opc.c (insert_i5div1, insert_i5div2, insert_i5div3),
558*c42dbd0eSchristos	(insert_d5_4, insert_d8_6, insert_d8_7, insert_v8, insert_d9),
559*c42dbd0eSchristos	(insert_u16_loop, insert_d16_15, insert_d16_16, insert_d17_16),
560*c42dbd0eSchristos	(insert_d22, insert_d23, insert_d23_align1, insert_i9, insert_u9),
561*c42dbd0eSchristos	(insert_spe, insert_r4, insert_POS, insert_WIDTH, insert_SELID),
562*c42dbd0eSchristos	(insert_VECTOR8, insert_VECTOR5, insert_CACHEOP, insert_PREFOP),
563*c42dbd0eSchristos	(nsert_IMM10U, insert_SRSEL1, insert_SRSEL2): Use unsigned long
564*c42dbd0eSchristos	for value parameter and update code to suit.
565*c42dbd0eSchristos	(extract_d9, extract_d16_15, extract_d16_16, extract_d17_16),
566*c42dbd0eSchristos	(extract_d22, extract_d23, extract_i9): Use unsigned long variables.
567*c42dbd0eSchristos
568*c42dbd0eSchristos2020-09-02  Alan Modra  <amodra@gmail.com>
569*c42dbd0eSchristos
570*c42dbd0eSchristos	* i386-dis.c (OP_E_memory): Don't cast to signed type when
571*c42dbd0eSchristos	negating.
572*c42dbd0eSchristos	(get32, get32s): Use unsigned types in shift expressions.
573*c42dbd0eSchristos
574*c42dbd0eSchristos2020-09-02  Alan Modra  <amodra@gmail.com>
575*c42dbd0eSchristos
576*c42dbd0eSchristos	* csky-dis.c (print_insn_csky): Use unsigned type for "given".
577*c42dbd0eSchristos
578*c42dbd0eSchristos2020-09-02  Alan Modra  <amodra@gmail.com>
579*c42dbd0eSchristos
580*c42dbd0eSchristos	* crx-dis.c: Whitespace.
581*c42dbd0eSchristos	(print_arg): Use unsigned type for longdisp and mask variables,
582*c42dbd0eSchristos	and for left shift constant.
583*c42dbd0eSchristos
584*c42dbd0eSchristos2020-09-02  Alan Modra  <amodra@gmail.com>
585*c42dbd0eSchristos
586*c42dbd0eSchristos	* cgen-ibld.in (insert_normal, extract_normal): Use 1UL in left shift.
587*c42dbd0eSchristos	* bpf-ibld.c: Regenerate.
588*c42dbd0eSchristos	* epiphany-ibld.c: Regenerate.
589*c42dbd0eSchristos	* fr30-ibld.c: Regenerate.
590*c42dbd0eSchristos	* frv-ibld.c: Regenerate.
591*c42dbd0eSchristos	* ip2k-ibld.c: Regenerate.
592*c42dbd0eSchristos	* iq2000-ibld.c: Regenerate.
593*c42dbd0eSchristos	* lm32-ibld.c: Regenerate.
594*c42dbd0eSchristos	* m32c-ibld.c: Regenerate.
595*c42dbd0eSchristos	* m32r-ibld.c: Regenerate.
596*c42dbd0eSchristos	* mep-ibld.c: Regenerate.
597*c42dbd0eSchristos	* mt-ibld.c: Regenerate.
598*c42dbd0eSchristos	* or1k-ibld.c: Regenerate.
599*c42dbd0eSchristos	* xc16x-ibld.c: Regenerate.
600*c42dbd0eSchristos	* xstormy16-ibld.c: Regenerate.
601*c42dbd0eSchristos
602*c42dbd0eSchristos2020-09-02  Alan Modra  <amodra@gmail.com>
603*c42dbd0eSchristos
604*c42dbd0eSchristos	* bfin-dis.c (MASKBITS): Use SIGNBIT.
605*c42dbd0eSchristos
606*c42dbd0eSchristos2020-09-02  Cooper Qu  <cooper.qu@linux.alibaba.com>
607*c42dbd0eSchristos
608*c42dbd0eSchristos	* csky-opc.h (csky_v2_opcodes): Move divul and divsl
609*c42dbd0eSchristos	to CSKYV2_ISA_3E3R3 instruction set.
610*c42dbd0eSchristos
611*c42dbd0eSchristos2020-09-02  Cooper Qu  <cooper.qu@linux.alibaba.com>
612*c42dbd0eSchristos
613*c42dbd0eSchristos	* csky-opc.h (csky_v2_opcodes): Fix Encode of mulsws.
614*c42dbd0eSchristos
615*c42dbd0eSchristos2020-09-01  Alan Modra  <amodra@gmail.com>
616*c42dbd0eSchristos
617*c42dbd0eSchristos	* mep-ibld.c: Regenerate.
618*c42dbd0eSchristos
619*c42dbd0eSchristos2020-08-31  Cooper Qu  <cooper.qu@linux.alibaba.com>
620*c42dbd0eSchristos
621*c42dbd0eSchristos	* csky-dis.c (csky_output_operand): Assign dis_info.value for
622*c42dbd0eSchristos	OPRND_TYPE_VREG.
623*c42dbd0eSchristos
624*c42dbd0eSchristos2020-08-30  Alan Modra  <amodra@gmail.com>
625*c42dbd0eSchristos
626*c42dbd0eSchristos	* cr16-dis.c: Formatting.
627*c42dbd0eSchristos	(parameter): Delete struct typedef.  Use dwordU instead
628*c42dbd0eSchristos	throughout file.
629*c42dbd0eSchristos	(make_argument <arg_idxr>): Simplify detection of cbitb, sbitb
630*c42dbd0eSchristos	and tbitb.
631*c42dbd0eSchristos	(make_argument <arg_cr>): Extract 20-bit field not 16-bit.
632*c42dbd0eSchristos
633*c42dbd0eSchristos2020-08-29  Alan Modra  <amodra@gmail.com>
634*c42dbd0eSchristos
635*c42dbd0eSchristos	PR 26446
636*c42dbd0eSchristos	* csky-opc.h (MAX_OPRND_NUM): Define to 5.
637*c42dbd0eSchristos	(union csky_operand): Use MAX_OPRND_NUM to size oprnds array.
638*c42dbd0eSchristos
639*c42dbd0eSchristos2020-08-28  Alan Modra  <amodra@gmail.com>
640*c42dbd0eSchristos
641*c42dbd0eSchristos	PR 26449
642*c42dbd0eSchristos	PR 26450
643*c42dbd0eSchristos	* cgen-ibld.in (insert_1): Use 1UL in forming mask.
644*c42dbd0eSchristos	(extract_normal): Likewise.
645*c42dbd0eSchristos	(insert_normal): Likewise, and move past zero length test.
646*c42dbd0eSchristos	(put_insn_int_value): Handle mask for zero length, use 1UL.
647*c42dbd0eSchristos	* bpf-ibld.c, * epiphany-ibld.c, * fr30-ibld.c, * frv-ibld.c,
648*c42dbd0eSchristos	* ip2k-ibld.c, * iq2000-ibld.c, * lm32-ibld.c, * m32c-ibld.c,
649*c42dbd0eSchristos	* m32r-ibld.c, * mep-ibld.c, * mt-ibld.c, * or1k-ibld.c,
650*c42dbd0eSchristos	* xc16x-ibld.c, * xstormy16-ibld.c: Regenerate.
651*c42dbd0eSchristos
652*c42dbd0eSchristos2020-08-28  Cooper Qu  <cooper.qu@linux.alibaba.com>
653*c42dbd0eSchristos
654*c42dbd0eSchristos	* csky-dis.c (CSKY_DEFAULT_ISA): Define.
655*c42dbd0eSchristos	(csky_dis_info): Add member isa.
656*c42dbd0eSchristos	(csky_find_inst_info): Skip instructions that do not belong to
657*c42dbd0eSchristos	current CPU.
658*c42dbd0eSchristos	(csky_get_disassembler): Get infomation from attribute section.
659*c42dbd0eSchristos	(print_insn_csky): Set defualt ISA flag.
660*c42dbd0eSchristos	* csky.h (CSKY_ISA_VDSP_2): Rename from CSKY_ISA_VDSP_V2.
661*c42dbd0eSchristos	* csky-opc.h (struct csky_opcode): Change isa_flag16 and
662*c42dbd0eSchristos	isa_flag32'type to unsigned 64 bits.
663*c42dbd0eSchristos
664*c42dbd0eSchristos2020-08-26  Jose E. Marchesi  <jemarch@gnu.org>
665*c42dbd0eSchristos
666*c42dbd0eSchristos	* disassemble.c (enum epbf_isa_attr): Add ISA_XBPFBE, ISA_EBPFMAX.
667*c42dbd0eSchristos
668*c42dbd0eSchristos2020-08-26  David Faust  <david.faust@oracle.com>
669*c42dbd0eSchristos
670*c42dbd0eSchristos	* bpf-desc.c: Regenerate.
671*c42dbd0eSchristos	* bpf-desc.h: Likewise.
672*c42dbd0eSchristos	* bpf-opc.c: Likewise.
673*c42dbd0eSchristos	* bpf-opc.h: Likewise.
674*c42dbd0eSchristos	* disassemble.c (disassemble_init_for_target): Set bits for xBPF
675*c42dbd0eSchristos	ISA when appropriate.
676*c42dbd0eSchristos
677*c42dbd0eSchristos2020-08-25  Alan Modra  <amodra@gmail.com>
678*c42dbd0eSchristos
679*c42dbd0eSchristos	PR 26504
680*c42dbd0eSchristos	* vax-dis.c (parse_disassembler_options): Always add at least one
681*c42dbd0eSchristos	to entry_addr_total_slots.
682*c42dbd0eSchristos
683*c42dbd0eSchristos2020-08-24  Cooper Qu  <cooper.qu@linux.alibaba.com>
684*c42dbd0eSchristos
685*c42dbd0eSchristos	* csky-dis.c (csky_find_inst_info): Skip CK860's instructions
686*c42dbd0eSchristos	in other CPUs to speed up disassembling.
687*c42dbd0eSchristos	* csky-opc.h (csky_v2_opcodes): Add CK860's instructions,
688*c42dbd0eSchristos	Change plsli.u16 to plsli.16, change sync's operand format.
689*c42dbd0eSchristos
690*c42dbd0eSchristos2020-08-21  Cooper Qu  <cooper.qu@linux.alibaba.com>
691*c42dbd0eSchristos
692*c42dbd0eSchristos	* csky-opc.h (csky_v2_opcodes): Add instruction bnezad.
693*c42dbd0eSchristos
694*c42dbd0eSchristos2020-08-21  Nick Clifton  <nickc@redhat.com>
695*c42dbd0eSchristos
696*c42dbd0eSchristos	* aarch64-dis.c (get_sym_code_type): Return FALSE for non-ELF
697*c42dbd0eSchristos	symbols.
698*c42dbd0eSchristos
699*c42dbd0eSchristos2020-08-21  Cooper Qu  <cooper.qu@linux.alibaba.com>
700*c42dbd0eSchristos
701*c42dbd0eSchristos	* csky-opc.h (csky_v2_opcodes): Add two operands form for bloop.
702*c42dbd0eSchristos
703*c42dbd0eSchristos2020-08-19  Alan Modra  <amodra@gmail.com>
704*c42dbd0eSchristos
705*c42dbd0eSchristos	* ppc-opc.c (powerpc_opcodes): Replace OBF with BF for vcmpsq,
706*c42dbd0eSchristos	vcmpuq and xvtlsbb.
707*c42dbd0eSchristos
708*c42dbd0eSchristos2020-08-18  Peter Bergner  <bergner@linux.ibm.com>
709*c42dbd0eSchristos
710*c42dbd0eSchristos	* ppc-opc.c (powerpc_opcodes) <xvcvbf16sp>: Rename from this...
711*c42dbd0eSchristos	<xvcvbf16spn>: ...to this.
712*c42dbd0eSchristos
713*c42dbd0eSchristos2020-08-12  Alex Coplan  <alex.coplan@arm.com>
714*c42dbd0eSchristos
715*c42dbd0eSchristos	* aarch64-opc.c (aarch64_sys_regs): Add MPAM registers.
716*c42dbd0eSchristos
717*c42dbd0eSchristos2020-08-12  Nick Clifton  <nickc@redhat.com>
718*c42dbd0eSchristos
719*c42dbd0eSchristos	* po/sr.po: Updated Serbian translation.
720*c42dbd0eSchristos
721*c42dbd0eSchristos2020-08-11  Alan Modra  <amodra@gmail.com>
722*c42dbd0eSchristos
723*c42dbd0eSchristos	* ppc-opc.c (powerpc_opcodes): Move cctpl, cctpm and cctph.
724*c42dbd0eSchristos
725*c42dbd0eSchristos2020-08-10  Przemyslaw Wirkus  <przemyslaw.wirkus@arm.com>
726*c42dbd0eSchristos
727*c42dbd0eSchristos	* aarch64-opc.c (aarch64_print_operand):
728*c42dbd0eSchristos	(aarch64_sys_reg_deprecated_p): Functions paramaters changed.
729*c42dbd0eSchristos	(aarch64_sys_reg_supported_p): Function removed.
730*c42dbd0eSchristos	(aarch64_sys_ins_reg_supported_p): Functions paramaters changed.
731*c42dbd0eSchristos	(aarch64_sys_ins_reg_supported_p): Merged aarch64_sys_reg_supported_p
732*c42dbd0eSchristos	into this function.
733*c42dbd0eSchristos
734*c42dbd0eSchristos2020-08-10  Alan Modra  <amodra@gmail.com>
735*c42dbd0eSchristos
736*c42dbd0eSchristos	* ppc-opc.c (powerpc_opcodes): Add many mtspr and mfspr extended
737*c42dbd0eSchristos	instructions.
738*c42dbd0eSchristos
739*c42dbd0eSchristos2020-08-10  Alan Modra  <amodra@gmail.com>
740*c42dbd0eSchristos
741*c42dbd0eSchristos	* ppc-opc.c (powerpc_opcodes): Add exser, msgsndu, msgclru.
742*c42dbd0eSchristos	Enable icbt for power5, miso for power8.
743*c42dbd0eSchristos
744*c42dbd0eSchristos2020-08-10  Alan Modra  <amodra@gmail.com>
745*c42dbd0eSchristos
746*c42dbd0eSchristos	* ppc-opc.c (powerpc_opcodes): Prioritise mtfprd and mtvrd over
747*c42dbd0eSchristos	mtvsrd, and similarly for mfvsrd.
748*c42dbd0eSchristos
749*c42dbd0eSchristos2020-08-04  Christian Groessler  <chris@groessler.org>
750*c42dbd0eSchristos	    Tadashi G. Takaoka <tadashi.g.takaoka@gmail.com>
751*c42dbd0eSchristos
752*c42dbd0eSchristos	* z8kgen.c (opt): Fix "sout imm16,rs" and "soutb imm16,rbs"
753*c42dbd0eSchristos	opcodes (special "out" to absolute address).
754*c42dbd0eSchristos	* z8k-opc.h: Regenerate.
755*c42dbd0eSchristos
756*c42dbd0eSchristos2020-07-30  H.J. Lu  <hongjiu.lu@intel.com>
757*c42dbd0eSchristos
758*c42dbd0eSchristos	PR gas/26305
759*c42dbd0eSchristos	* i386-opc.h (Prefix_Disp8): New.
760*c42dbd0eSchristos	(Prefix_Disp16): Likewise.
761*c42dbd0eSchristos	(Prefix_Disp32): Likewise.
762*c42dbd0eSchristos	(Prefix_Load): Likewise.
763*c42dbd0eSchristos	(Prefix_Store): Likewise.
764*c42dbd0eSchristos	(Prefix_VEX): Likewise.
765*c42dbd0eSchristos	(Prefix_VEX3): Likewise.
766*c42dbd0eSchristos	(Prefix_EVEX): Likewise.
767*c42dbd0eSchristos	(Prefix_REX): Likewise.
768*c42dbd0eSchristos	(Prefix_NoOptimize): Likewise.
769*c42dbd0eSchristos	* i386-opc.tbl: Use Prefix_XXX on pseudo prefixes.  Add {disp16}.
770*c42dbd0eSchristos	* i386-tbl.h: Regenerated.
771*c42dbd0eSchristos
772*c42dbd0eSchristos2020-07-29  Andreas Arnez  <arnez@linux.ibm.com>
773*c42dbd0eSchristos
774*c42dbd0eSchristos	* s390-mkopc.c (insertExpandedMnemonic): Handle unreachable
775*c42dbd0eSchristos	default case with abort() instead of printing an error message and
776*c42dbd0eSchristos	continuing, to avoid a maybe-uninitialized warning.
777*c42dbd0eSchristos
778*c42dbd0eSchristos2020-07-24  Nick Clifton  <nickc@redhat.com>
779*c42dbd0eSchristos
780*c42dbd0eSchristos	* po/de.po: Updated German translation.
781*c42dbd0eSchristos
782*c42dbd0eSchristos2020-07-21  Jan Beulich  <jbeulich@suse.com>
783*c42dbd0eSchristos
784*c42dbd0eSchristos	* i386-dis.c (OP_E_memory): Revert previous change.
785*c42dbd0eSchristos
786*c42dbd0eSchristos2020-07-15  H.J. Lu  <hongjiu.lu@intel.com>
787*c42dbd0eSchristos
788*c42dbd0eSchristos	PR gas/26237
789*c42dbd0eSchristos	* i386-dis.c (OP_E_memory): Don't display eiz with no scale
790*c42dbd0eSchristos	without base nor index registers.
791*c42dbd0eSchristos
792*c42dbd0eSchristos2020-07-15  Jan Beulich  <jbeulich@suse.com>
793*c42dbd0eSchristos
794*c42dbd0eSchristos	* i386-dis.c (putop): Move 'V' and 'W' handling.
795*c42dbd0eSchristos
796*c42dbd0eSchristos2020-07-15  Jan Beulich  <jbeulich@suse.com>
797*c42dbd0eSchristos
798*c42dbd0eSchristos	* i386-dis.c (dis386): Adjust 'V' description. Use P-based
799*c42dbd0eSchristos	construct for push/pop of register.
800*c42dbd0eSchristos	(putop): Honor cond when handling 'P'. Drop handling of plain
801*c42dbd0eSchristos	'V'.
802*c42dbd0eSchristos
803*c42dbd0eSchristos2020-07-15  Jan Beulich  <jbeulich@suse.com>
804*c42dbd0eSchristos
805*c42dbd0eSchristos	* i386-dis.c (dis386): Adjust 'P', 'T', 'U', and '@'
806*c42dbd0eSchristos	description. Drop '&' description. Use P for push of immediate,
807*c42dbd0eSchristos	pushf/popf, enter, and leave. Use %LP for lret/retf.
808*c42dbd0eSchristos	(dis386_twobyte): Use P for push/pop of fs/gs.
809*c42dbd0eSchristos	(reg_table): Use P for push/pop. Use @ for near call/jmp.
810*c42dbd0eSchristos	(x86_64_table): Use P for far call/jmp.
811*c42dbd0eSchristos	(putop): Drop handling of 'U' and '&'. Move and adjust handling
812*c42dbd0eSchristos	of '@'. Adjust handling of 'P' and 'T'. Drop case_P and case_Q
813*c42dbd0eSchristos	labels.
814*c42dbd0eSchristos	(OP_J): Drop marking of REX_W as used for v_mode (ISA-dependent)
815*c42dbd0eSchristos	and dqw_mode (unconditional).
816*c42dbd0eSchristos
817*c42dbd0eSchristos2020-07-14  H.J. Lu  <hongjiu.lu@intel.com>
818*c42dbd0eSchristos
819*c42dbd0eSchristos	PR gas/26237
820*c42dbd0eSchristos	* i386-dis.c (OP_E_memory): Without base nor index registers,
821*c42dbd0eSchristos	32-bit displacement to 64 bits.
822*c42dbd0eSchristos
823*c42dbd0eSchristos2020-07-14  Claudiu Zissulescu  <claziss@gmail.com>
824*c42dbd0eSchristos
825*c42dbd0eSchristos	* arc-dis.c (print_insn_arc): Detect and emit a warning when a
826*c42dbd0eSchristos	faulty double register pair is detected.
827*c42dbd0eSchristos
828*c42dbd0eSchristos2020-07-14  Jan Beulich  <jbeulich@suse.com>
829*c42dbd0eSchristos
830*c42dbd0eSchristos	* i386-dis.c (OP_D): Print dr<N> instead of db<N> in Intel mode.
831*c42dbd0eSchristos
832*c42dbd0eSchristos2020-07-14  Jan Beulich  <jbeulich@suse.com>
833*c42dbd0eSchristos
834*c42dbd0eSchristos	* i386-dis.c (OP_R, Rm): Delete.
835*c42dbd0eSchristos	(MOD_0F24, MOD_0F26): Rename to ...
836*c42dbd0eSchristos	(X86_64_0F24, X86_64_0F26): ... respectively.
837*c42dbd0eSchristos	(dis386): Update 'L' and 'Z' comments.
838*c42dbd0eSchristos	(dis386_twobyte): Replace Rm by Em. Change opcode 0F24 and 0F26
839*c42dbd0eSchristos	table references.
840*c42dbd0eSchristos	(mod_table): Move opcode 0F24 and 0F26 entries ...
841*c42dbd0eSchristos	(x86_64_table): ... here.
842*c42dbd0eSchristos	(putop): Drop handling of 'L'. Set modrm.mod to 3 for 'Z'. Move
843*c42dbd0eSchristos	'Z' case block.
844*c42dbd0eSchristos
845*c42dbd0eSchristos2020-07-14  Jan Beulich  <jbeulich@suse.com>
846*c42dbd0eSchristos
847*c42dbd0eSchristos	* i386-dis.c (Rd, Rdq, MaskR): Delete.
848*c42dbd0eSchristos	(MOD_EVEX_0F3828_P_1, MOD_EVEX_0F382A_P_1_W_1,
849*c42dbd0eSchristos	MOD_EVEX_0F3838_P_1, MOD_EVEX_0F383A_P_1_W_0,
850*c42dbd0eSchristos	MOD_EVEX_0F387A_W_0, MOD_EVEX_0F387B_W_0,
851*c42dbd0eSchristos	MOD_EVEX_0F387C): New enumerators.
852*c42dbd0eSchristos	(reg_table): Use Edq for rdssp.
853*c42dbd0eSchristos	(prefix_table): Use Edq for incssp.
854*c42dbd0eSchristos	(mod_table): Use Rm for move to/from %tr. Use MaskE for kand*,
855*c42dbd0eSchristos	kandn*, knot*, kor*, kxnor*, kxor*, kadd*, kunpck*, kortest*,
856*c42dbd0eSchristos	ktest*, and kshift*. Use Edq / MaskE for kmov*.
857*c42dbd0eSchristos	* i386-dis-evex.h: Reference mod_table[] for opcode 0F387C.
858*c42dbd0eSchristos	* i386-dis-evex-mod.h: New entries for opcodes 0F3828, 0F382A,
859*c42dbd0eSchristos	0F3838, 0F383A, 0F387A, 0F387B, and 0F387C.
860*c42dbd0eSchristos	* i386-dis-evex-prefix.h: Reference mod_table[] for opcodes
861*c42dbd0eSchristos	0F3828_P_1 and 0F3838_P_1.
862*c42dbd0eSchristos	* i386-dis-evex-w.h: Reference mod_table[] for opcodes
863*c42dbd0eSchristos	0F382A_P_1, 0F383A_P_1, 0F387A, and 0F387B.
864*c42dbd0eSchristos
865*c42dbd0eSchristos2020-07-14  Jan Beulich  <jbeulich@suse.com>
866*c42dbd0eSchristos
867*c42dbd0eSchristos	* i386-dis.c (PREFIX_0F01_REG_7_MOD_3_RM_3,
868*c42dbd0eSchristos	PREFIX_0FAE_REG_5_MOD_0, PREFIX_0FC3_MOD_0, PREFIX_0F38C8,
869*c42dbd0eSchristos	PREFIX_0F38C9, PREFIX_0F38CA, PREFIX_0F38CB, PREFIX_0F38CC,
870*c42dbd0eSchristos	PREFIX_0F38CD, PREFIX_0F38F9, PREFIX_0F3ACC, PREFIX_VEX_0F77,
871*c42dbd0eSchristos	PREFIX_VEX_0F38F2, PREFIX_VEX_0F38F3_REG_1,
872*c42dbd0eSchristos	PREFIX_VEX_0F38F3_REG_2, PREFIX_VEX_0F38F3_REG_3): Delete.
873*c42dbd0eSchristos	(MOD_0F38F9_PREFIX_0, VEX_LEN_0F77_P_0, VEX_LEN_0F38F2_P_0,
874*c42dbd0eSchristos	VEX_LEN_0F38F3_R_1_P_0, VEX_LEN_0F38F3_R_2_P_0,
875*c42dbd0eSchristos	VEX_LEN_0F38F3_R_3_P_0): Rename to ...
876*c42dbd0eSchristos	(MOD_0F38F9, VEX_LEN_0F77, VEX_LEN_0F38F2, VEX_LEN_0F38F3_R_1,
877*c42dbd0eSchristos	VEX_LEN_0F38F3_R_2, VEX_LEN_0F38F3_R_3): ... these respectively.
878*c42dbd0eSchristos	(reg_table, prefix_table, three_byte_table, vex_table,
879*c42dbd0eSchristos	vex_len_table, mod_table, rm_table): Replace / remove respective
880*c42dbd0eSchristos	entries.
881*c42dbd0eSchristos	(intel_operand_size, OP_E_register, OP_G): Avoid undue setting
882*c42dbd0eSchristos	of PREFIX_DATA in used_prefixes.
883*c42dbd0eSchristos
884*c42dbd0eSchristos2020-07-14  Jan Beulich  <jbeulich@suse.com>
885*c42dbd0eSchristos
886*c42dbd0eSchristos	* i386-dis.c (MOD_VEX_0F3A30_L_0_W_0, MOD_VEX_0F3A30_L_0_W_1,
887*c42dbd0eSchristos	MOD_VEX_0F3A31_L_0_W_0, MOD_VEX_0F3A31_L_0_W_1,
888*c42dbd0eSchristos	MOD_VEX_0F3A32_L_0_W_0, MOD_VEX_0F3A32_L_0_W_1,
889*c42dbd0eSchristos	MOD_VEX_0F3A33_L_0_W_0, MOD_VEX_0F3A33_L_0_W_1): Replace by ...
890*c42dbd0eSchristos	(MOD_VEX_0F3A30_L_0, MOD_VEX_0F3A31_L_0,
891*c42dbd0eSchristos	MOD_VEX_0F3A32_L_0, MOD_VEX_0F3A33_L_0): ... these.
892*c42dbd0eSchristos	(VEX_W_0F3A30_L_0, VEX_W_0F3A31_L_0, VEX_W_0F3A32_L_0,
893*c42dbd0eSchristos	VEX_W_0F3A33_L_0): Delete.
894*c42dbd0eSchristos	(dis386): Adjust "BW" description.
895*c42dbd0eSchristos	(vex_len_table): Refer to mod_table[] for opcodes 0F3A30,
896*c42dbd0eSchristos	0F3A31, 0F3A32, and 0F3A33.
897*c42dbd0eSchristos	(vex_w_table): Delete opcode 0F3A30, 0F3A31, 0F3A32, and 0F3A33
898*c42dbd0eSchristos	entries.
899*c42dbd0eSchristos	(mod_table): Replace opcode 0F3A30, 0F3A31, 0F3A32, and 0F3A33
900*c42dbd0eSchristos	entries.
901*c42dbd0eSchristos
902*c42dbd0eSchristos2020-07-14  Jan Beulich  <jbeulich@suse.com>
903*c42dbd0eSchristos
904*c42dbd0eSchristos	* i386-dis.c (PREFIX_0F6C, PREFIX_0F6D, PREFIX_0F73_REG_3,
905*c42dbd0eSchristos	PREFIX_0F73_REG_7, PREFIX_0F3810, PREFIX_0F3814, PREFIX_0F3815,
906*c42dbd0eSchristos	PREFIX_0F3817, PREFIX_0F3820, PREFIX_0F3821, PREFIX_0F3822,
907*c42dbd0eSchristos	PREFIX_0F3823, PREFIX_0F3824, PREFIX_0F3825, PREFIX_0F3828,
908*c42dbd0eSchristos	PREFIX_0F3829, PREFIX_0F382A, PREFIX_0F382B, PREFIX_0F3830,
909*c42dbd0eSchristos	PREFIX_0F3831, PREFIX_0F3832, PREFIX_0F3833, PREFIX_0F3834,
910*c42dbd0eSchristos	PREFIX_0F3835, PREFIX_0F3837, PREFIX_0F3838, PREFIX_0F3839,
911*c42dbd0eSchristos	PREFIX_0F383A, PREFIX_0F383B, PREFIX_0F383C, PREFIX_0F383D,
912*c42dbd0eSchristos	PREFIX_0F383E, PREFIX_0F383F, PREFIX_0F3840, PREFIX_0F3841,
913*c42dbd0eSchristos	PREFIX_0F3880, PREFIX_0F3881, PREFIX_0F3882, PREFIX_0F38CF,
914*c42dbd0eSchristos	PREFIX_0F38DB, PREFIX_0F38DC, PREFIX_0F38DD, PREFIX_0F38DE,
915*c42dbd0eSchristos	PREFIX_0F38DF, PREFIX_0F38F5, PREFIX_0F3A08, PREFIX_0F3A09,
916*c42dbd0eSchristos	PREFIX_0F3A0A, PREFIX_0F3A0B, PREFIX_0F3A0C, PREFIX_0F3A0D,
917*c42dbd0eSchristos	PREFIX_0F3A0E, PREFIX_0F3A14, PREFIX_0F3A15, PREFIX_0F3A16,
918*c42dbd0eSchristos	PREFIX_0F3A17, PREFIX_0F3A20, PREFIX_0F3A21, PREFIX_0F3A22,
919*c42dbd0eSchristos	PREFIX_0F3A40, PREFIX_0F3A41, PREFIX_0F3A42, PREFIX_0F3A44,
920*c42dbd0eSchristos	PREFIX_0F3A60, PREFIX_0F3A61, PREFIX_0F3A62, PREFIX_0F3A63,
921*c42dbd0eSchristos	PREFIX_0F3ACE, PREFIX_0F3ACF, PREFIX_0F3ADF, PREFIX_VEX_0F60,
922*c42dbd0eSchristos	PREFIX_VEX_0F61, PREFIX_VEX_0F62, PREFIX_VEX_0F63,
923*c42dbd0eSchristos	PREFIX_VEX_0F64, PREFIX_VEX_0F65, PREFIX_VEX_0F66,
924*c42dbd0eSchristos	PREFIX_VEX_0F67, PREFIX_VEX_0F68, PREFIX_VEX_0F69,
925*c42dbd0eSchristos	PREFIX_VEX_0F6A, PREFIX_VEX_0F6B, PREFIX_VEX_0F6C,
926*c42dbd0eSchristos	PREFIX_VEX_0F6D, PREFIX_VEX_0F6E, PREFIX_VEX_0F71_REG_2,
927*c42dbd0eSchristos	PREFIX_VEX_0F71_REG_4, PREFIX_VEX_0F71_REG_6,
928*c42dbd0eSchristos	PREFIX_VEX_0F72_REG_2, PREFIX_VEX_0F72_REG_4,
929*c42dbd0eSchristos	PREFIX_VEX_0F72_REG_6, PREFIX_VEX_0F73_REG_2,
930*c42dbd0eSchristos	PREFIX_VEX_0F73_REG_3, PREFIX_VEX_0F73_REG_6,
931*c42dbd0eSchristos	PREFIX_VEX_0F73_REG_7, PREFIX_VEX_0F74,
932*c42dbd0eSchristos	PREFIX_VEX_0F75, PREFIX_VEX_0F76, PREFIX_VEX_0FC4,
933*c42dbd0eSchristos	PREFIX_VEX_0FC5, PREFIX_VEX_0FD1, PREFIX_VEX_0FD2,
934*c42dbd0eSchristos	PREFIX_VEX_0FD3, PREFIX_VEX_0FD4, PREFIX_VEX_0FD5,
935*c42dbd0eSchristos	PREFIX_VEX_0FD6, PREFIX_VEX_0FD7, PREFIX_VEX_0FD8,
936*c42dbd0eSchristos	PREFIX_VEX_0FD9, PREFIX_VEX_0FDA, PREFIX_VEX_0FDB,
937*c42dbd0eSchristos	PREFIX_VEX_0FDC, PREFIX_VEX_0FDD, PREFIX_VEX_0FDE,
938*c42dbd0eSchristos	PREFIX_VEX_0FDF, PREFIX_VEX_0FE0, PREFIX_VEX_0FE1,
939*c42dbd0eSchristos	PREFIX_VEX_0FE2, PREFIX_VEX_0FE3, PREFIX_VEX_0FE4,
940*c42dbd0eSchristos	PREFIX_VEX_0FE5, PREFIX_VEX_0FE7, PREFIX_VEX_0FE8,
941*c42dbd0eSchristos	PREFIX_VEX_0FE9, PREFIX_VEX_0FEA, PREFIX_VEX_0FEB,
942*c42dbd0eSchristos	PREFIX_VEX_0FEC, PREFIX_VEX_0FED, PREFIX_VEX_0FEE,
943*c42dbd0eSchristos	PREFIX_VEX_0FEF, PREFIX_VEX_0FF1, PREFIX_VEX_0FF2,
944*c42dbd0eSchristos	PREFIX_VEX_0FF3, PREFIX_VEX_0FF4, PREFIX_VEX_0FF5,
945*c42dbd0eSchristos	PREFIX_VEX_0FF6, PREFIX_VEX_0FF7, PREFIX_VEX_0FF8,
946*c42dbd0eSchristos	PREFIX_VEX_0FF9, PREFIX_VEX_0FFA, PREFIX_VEX_0FFB,
947*c42dbd0eSchristos	PREFIX_VEX_0FFC, PREFIX_VEX_0FFD, PREFIX_VEX_0FFE,
948*c42dbd0eSchristos	PREFIX_VEX_0F3800, PREFIX_VEX_0F3801, PREFIX_VEX_0F3802,
949*c42dbd0eSchristos	PREFIX_VEX_0F3803, PREFIX_VEX_0F3804, PREFIX_VEX_0F3805,
950*c42dbd0eSchristos	PREFIX_VEX_0F3806, PREFIX_VEX_0F3807, PREFIX_VEX_0F3808,
951*c42dbd0eSchristos	PREFIX_VEX_0F3809, PREFIX_VEX_0F380A, PREFIX_VEX_0F380B,
952*c42dbd0eSchristos	PREFIX_VEX_0F380C, PREFIX_VEX_0F380D, PREFIX_VEX_0F380E,
953*c42dbd0eSchristos	PREFIX_VEX_0F380F, PREFIX_VEX_0F3813, PREFIX_VEX_0F3816,
954*c42dbd0eSchristos	PREFIX_VEX_0F3817, PREFIX_VEX_0F3818, PREFIX_VEX_0F3819,
955*c42dbd0eSchristos	PREFIX_VEX_0F381A, PREFIX_VEX_0F381C, PREFIX_VEX_0F381D,
956*c42dbd0eSchristos	PREFIX_VEX_0F381E, PREFIX_VEX_0F3820, PREFIX_VEX_0F3821,
957*c42dbd0eSchristos	PREFIX_VEX_0F3822, PREFIX_VEX_0F3823, PREFIX_VEX_0F3824,
958*c42dbd0eSchristos	PREFIX_VEX_0F3825, PREFIX_VEX_0F3828, PREFIX_VEX_0F3829,
959*c42dbd0eSchristos	PREFIX_VEX_0F382A, PREFIX_VEX_0F382B, PREFIX_VEX_0F382C,
960*c42dbd0eSchristos	PREFIX_VEX_0F382D, PREFIX_VEX_0F382E, PREFIX_VEX_0F382F,
961*c42dbd0eSchristos	PREFIX_VEX_0F3830, PREFIX_VEX_0F3831, PREFIX_VEX_0F3832,
962*c42dbd0eSchristos	PREFIX_VEX_0F3833, PREFIX_VEX_0F3834, PREFIX_VEX_0F3835,
963*c42dbd0eSchristos	PREFIX_VEX_0F3836, PREFIX_VEX_0F3837, PREFIX_VEX_0F3838,
964*c42dbd0eSchristos	PREFIX_VEX_0F3839, PREFIX_VEX_0F383A, PREFIX_VEX_0F383B,
965*c42dbd0eSchristos	PREFIX_VEX_0F383C, PREFIX_VEX_0F383D, PREFIX_VEX_0F383E,
966*c42dbd0eSchristos	PREFIX_VEX_0F383F, PREFIX_VEX_0F3840, PREFIX_VEX_0F3841,
967*c42dbd0eSchristos	PREFIX_VEX_0F3845, PREFIX_VEX_0F3846, PREFIX_VEX_0F3847,
968*c42dbd0eSchristos	PREFIX_VEX_0F3858, PREFIX_VEX_0F3859, PREFIX_VEX_0F385A,
969*c42dbd0eSchristos	PREFIX_VEX_0F3878, PREFIX_VEX_0F3879, PREFIX_VEX_0F388C,
970*c42dbd0eSchristos	PREFIX_VEX_0F388E, PREFIX_VEX_0F3890, PREFIX_VEX_0F3891,
971*c42dbd0eSchristos	PREFIX_VEX_0F3892, PREFIX_VEX_0F3893, PREFIX_VEX_0F3896,
972*c42dbd0eSchristos	PREFIX_VEX_0F3897, PREFIX_VEX_0F3898, PREFIX_VEX_0F3899,
973*c42dbd0eSchristos	PREFIX_VEX_0F389A, PREFIX_VEX_0F389B, PREFIX_VEX_0F389C,
974*c42dbd0eSchristos	PREFIX_VEX_0F389D, PREFIX_VEX_0F389E, PREFIX_VEX_0F389F,
975*c42dbd0eSchristos	PREFIX_VEX_0F38A6, PREFIX_VEX_0F38A7, PREFIX_VEX_0F38A8,
976*c42dbd0eSchristos	PREFIX_VEX_0F38A9, PREFIX_VEX_0F38AA, PREFIX_VEX_0F38AB,
977*c42dbd0eSchristos	PREFIX_VEX_0F38AC, PREFIX_VEX_0F38AD, PREFIX_VEX_0F38AE,
978*c42dbd0eSchristos	PREFIX_VEX_0F38AF, PREFIX_VEX_0F38B6, PREFIX_VEX_0F38B7,
979*c42dbd0eSchristos	PREFIX_VEX_0F38B8, PREFIX_VEX_0F38B9, PREFIX_VEX_0F38BA,
980*c42dbd0eSchristos	PREFIX_VEX_0F38BB, PREFIX_VEX_0F38BC, PREFIX_VEX_0F38BD,
981*c42dbd0eSchristos	PREFIX_VEX_0F38BE, PREFIX_VEX_0F38BF, PREFIX_VEX_0F38CF,
982*c42dbd0eSchristos	PREFIX_VEX_0F38DB, PREFIX_VEX_0F38DC, PREFIX_VEX_0F38DD,
983*c42dbd0eSchristos	PREFIX_VEX_0F38DE, PREFIX_VEX_0F38DF, PREFIX_VEX_0F3A00,
984*c42dbd0eSchristos	PREFIX_VEX_0F3A01, PREFIX_VEX_0F3A02, PREFIX_VEX_0F3A04,
985*c42dbd0eSchristos	PREFIX_VEX_0F3A05, PREFIX_VEX_0F3A06, PREFIX_VEX_0F3A08,
986*c42dbd0eSchristos	PREFIX_VEX_0F3A09, PREFIX_VEX_0F3A0A, PREFIX_VEX_0F3A0B,
987*c42dbd0eSchristos	PREFIX_VEX_0F3A0C, PREFIX_VEX_0F3A0D, PREFIX_VEX_0F3A0E,
988*c42dbd0eSchristos	PREFIX_VEX_0F3A0F, PREFIX_VEX_0F3A14, PREFIX_VEX_0F3A15,
989*c42dbd0eSchristos	PREFIX_VEX_0F3A16, PREFIX_VEX_0F3A17, PREFIX_VEX_0F3A18,
990*c42dbd0eSchristos	PREFIX_VEX_0F3A19, PREFIX_VEX_0F3A1D, PREFIX_VEX_0F3A20,
991*c42dbd0eSchristos	PREFIX_VEX_0F3A21, PREFIX_VEX_0F3A22, PREFIX_VEX_0F3A30,
992*c42dbd0eSchristos	PREFIX_VEX_0F3A31, PREFIX_VEX_0F3A32, PREFIX_VEX_0F3A33,
993*c42dbd0eSchristos	PREFIX_VEX_0F3A38, PREFIX_VEX_0F3A39, PREFIX_VEX_0F3A40,
994*c42dbd0eSchristos	PREFIX_VEX_0F3A41, PREFIX_VEX_0F3A42, PREFIX_VEX_0F3A44,
995*c42dbd0eSchristos	PREFIX_VEX_0F3A46, PREFIX_VEX_0F3A48, PREFIX_VEX_0F3A49,
996*c42dbd0eSchristos	PREFIX_VEX_0F3A4A, PREFIX_VEX_0F3A4B, PREFIX_VEX_0F3A4C,
997*c42dbd0eSchristos	PREFIX_VEX_0F3A5C, PREFIX_VEX_0F3A5D, PREFIX_VEX_0F3A5E,
998*c42dbd0eSchristos	PREFIX_VEX_0F3A5F, PREFIX_VEX_0F3A60, PREFIX_VEX_0F3A61,
999*c42dbd0eSchristos	PREFIX_VEX_0F3A62, PREFIX_VEX_0F3A63, PREFIX_VEX_0F3A68,
1000*c42dbd0eSchristos	PREFIX_VEX_0F3A69, PREFIX_VEX_0F3A6A, PREFIX_VEX_0F3A6B,
1001*c42dbd0eSchristos	PREFIX_VEX_0F3A6C, PREFIX_VEX_0F3A6D, PREFIX_VEX_0F3A6E,
1002*c42dbd0eSchristos	PREFIX_VEX_0F3A6F, PREFIX_VEX_0F3A78, PREFIX_VEX_0F3A79,
1003*c42dbd0eSchristos	PREFIX_VEX_0F3A7A, PREFIX_VEX_0F3A7B, PREFIX_VEX_0F3A7C,
1004*c42dbd0eSchristos	PREFIX_VEX_0F3A7D, PREFIX_VEX_0F3A7E, PREFIX_VEX_0F3A7F,
1005*c42dbd0eSchristos	PREFIX_VEX_0F3ACE, PREFIX_VEX_0F3ACF, PREFIX_VEX_0F3ADF,
1006*c42dbd0eSchristos	PREFIX_EVEX_0F64, PREFIX_EVEX_0F65, PREFIX_EVEX_0F66,
1007*c42dbd0eSchristos	PREFIX_EVEX_0F6E, PREFIX_EVEX_0F71_REG_2,
1008*c42dbd0eSchristos	PREFIX_EVEX_0F71_REG_4, PREFIX_EVEX_0F71_REG_6,
1009*c42dbd0eSchristos	PREFIX_EVEX_0F72_REG_0, PREFIX_EVEX_0F72_REG_1,
1010*c42dbd0eSchristos	PREFIX_EVEX_0F72_REG_2, PREFIX_EVEX_0F72_REG_4,
1011*c42dbd0eSchristos	PREFIX_EVEX_0F72_REG_6, PREFIX_EVEX_0F73_REG_2,
1012*c42dbd0eSchristos	PREFIX_EVEX_0F73_REG_3, PREFIX_EVEX_0F73_REG_6,
1013*c42dbd0eSchristos	PREFIX_EVEX_0F73_REG_7, PREFIX_EVEX_0F74, PREFIX_EVEX_0F75,
1014*c42dbd0eSchristos	PREFIX_EVEX_0F76, PREFIX_EVEX_0FC4, PREFIX_EVEX_0FC5,
1015*c42dbd0eSchristos	PREFIX_EVEX_0FD6, PREFIX_EVEX_0FDB, PREFIX_EVEX_0FDF,
1016*c42dbd0eSchristos	PREFIX_EVEX_0FE2, PREFIX_EVEX_0FE7, PREFIX_EVEX_0FEB,
1017*c42dbd0eSchristos	PREFIX_EVEX_0FEF, PREFIX_EVEX_0F380D, PREFIX_EVEX_0F3816,
1018*c42dbd0eSchristos	PREFIX_EVEX_0F3819, PREFIX_EVEX_0F381A, PREFIX_EVEX_0F381B,
1019*c42dbd0eSchristos	PREFIX_EVEX_0F381E, PREFIX_EVEX_0F381F, PREFIX_EVEX_0F382C,
1020*c42dbd0eSchristos	PREFIX_EVEX_0F382D, PREFIX_EVEX_0F3836, PREFIX_EVEX_0F3837,
1021*c42dbd0eSchristos	PREFIX_EVEX_0F383B, PREFIX_EVEX_0F383D, PREFIX_EVEX_0F383F,
1022*c42dbd0eSchristos	PREFIX_EVEX_0F3840, PREFIX_EVEX_0F3842, PREFIX_EVEX_0F3843,
1023*c42dbd0eSchristos	PREFIX_EVEX_0F3844, PREFIX_EVEX_0F3845, PREFIX_EVEX_0F3846,
1024*c42dbd0eSchristos	PREFIX_EVEX_0F3847, PREFIX_EVEX_0F384C, PREFIX_EVEX_0F384D,
1025*c42dbd0eSchristos	PREFIX_EVEX_0F384E, PREFIX_EVEX_0F384F, PREFIX_EVEX_0F3850,
1026*c42dbd0eSchristos	PREFIX_EVEX_0F3851, PREFIX_EVEX_0F3854, PREFIX_EVEX_0F3855,
1027*c42dbd0eSchristos	PREFIX_EVEX_0F3859, PREFIX_EVEX_0F385A, PREFIX_EVEX_0F385B,
1028*c42dbd0eSchristos	PREFIX_EVEX_0F3862, PREFIX_EVEX_0F3863, PREFIX_EVEX_0F3864,
1029*c42dbd0eSchristos	PREFIX_EVEX_0F3865, PREFIX_EVEX_0F3866, PREFIX_EVEX_0F3870,
1030*c42dbd0eSchristos	PREFIX_EVEX_0F3871, PREFIX_EVEX_0F3873, PREFIX_EVEX_0F3875,
1031*c42dbd0eSchristos	PREFIX_EVEX_0F3876, PREFIX_EVEX_0F3877, PREFIX_EVEX_0F387A,
1032*c42dbd0eSchristos	PREFIX_EVEX_0F387B, PREFIX_EVEX_0F387C, PREFIX_EVEX_0F387D,
1033*c42dbd0eSchristos	PREFIX_EVEX_0F387E, PREFIX_EVEX_0F387F, PREFIX_EVEX_0F3883,
1034*c42dbd0eSchristos	PREFIX_EVEX_0F3888, PREFIX_EVEX_0F3889, PREFIX_EVEX_0F388A,
1035*c42dbd0eSchristos	PREFIX_EVEX_0F388B, PREFIX_EVEX_0F388D, PREFIX_EVEX_0F388F,
1036*c42dbd0eSchristos	PREFIX_EVEX_0F3890, PREFIX_EVEX_0F3891, PREFIX_EVEX_0F3892,
1037*c42dbd0eSchristos	PREFIX_EVEX_0F3893, PREFIX_EVEX_0F38A0, PREFIX_EVEX_0F38A1,
1038*c42dbd0eSchristos	PREFIX_EVEX_0F38A2, PREFIX_EVEX_0F38A3, PREFIX_EVEX_0F38B4,
1039*c42dbd0eSchristos	PREFIX_EVEX_0F38B5, PREFIX_EVEX_0F38C4,
1040*c42dbd0eSchristos	PREFIX_EVEX_0F38C6_REG_1, PREFIX_EVEX_0F38C6_REG_2,
1041*c42dbd0eSchristos	PREFIX_EVEX_0F38C6_REG_5, PREFIX_EVEX_0F38C6_REG_6,
1042*c42dbd0eSchristos	PREFIX_EVEX_0F38C7_REG_1, PREFIX_EVEX_0F38C7_REG_2,
1043*c42dbd0eSchristos	PREFIX_EVEX_0F38C7_REG_5, PREFIX_EVEX_0F38C7_REG_6,
1044*c42dbd0eSchristos	PREFIX_EVEX_0F38C8, PREFIX_EVEX_0F38CA, PREFIX_EVEX_0F38CB,
1045*c42dbd0eSchristos	PREFIX_EVEX_0F38CC, PREFIX_EVEX_0F38CD, PREFIX_EVEX_0F3A00,
1046*c42dbd0eSchristos	PREFIX_EVEX_0F3A01, PREFIX_EVEX_0F3A03, PREFIX_EVEX_0F3A05,
1047*c42dbd0eSchristos	PREFIX_EVEX_0F3A08, PREFIX_EVEX_0F3A09, PREFIX_EVEX_0F3A0A,
1048*c42dbd0eSchristos	PREFIX_EVEX_0F3A0B, PREFIX_EVEX_0F3A14, PREFIX_EVEX_0F3A15,
1049*c42dbd0eSchristos	PREFIX_EVEX_0F3A16, PREFIX_EVEX_0F3A17, PREFIX_EVEX_0F3A18,
1050*c42dbd0eSchristos	PREFIX_EVEX_0F3A19, PREFIX_EVEX_0F3A1A, PREFIX_EVEX_0F3A1B,
1051*c42dbd0eSchristos	PREFIX_EVEX_0F3A1E, PREFIX_EVEX_0F3A1F, PREFIX_EVEX_0F3A20,
1052*c42dbd0eSchristos	PREFIX_EVEX_0F3A21, PREFIX_EVEX_0F3A22, PREFIX_EVEX_0F3A23,
1053*c42dbd0eSchristos	PREFIX_EVEX_0F3A25, PREFIX_EVEX_0F3A26, PREFIX_EVEX_0F3A27,
1054*c42dbd0eSchristos	PREFIX_EVEX_0F3A38, PREFIX_EVEX_0F3A39, PREFIX_EVEX_0F3A3A,
1055*c42dbd0eSchristos	PREFIX_EVEX_0F3A3B, PREFIX_EVEX_0F3A3E, PREFIX_EVEX_0F3A3F,
1056*c42dbd0eSchristos	PREFIX_EVEX_0F3A42, PREFIX_EVEX_0F3A43, PREFIX_EVEX_0F3A50,
1057*c42dbd0eSchristos	PREFIX_EVEX_0F3A51, PREFIX_EVEX_0F3A54, PREFIX_EVEX_0F3A55,
1058*c42dbd0eSchristos	PREFIX_EVEX_0F3A56, PREFIX_EVEX_0F3A57, PREFIX_EVEX_0F3A66,
1059*c42dbd0eSchristos	PREFIX_EVEX_0F3A67, PREFIX_EVEX_0F3A70, PREFIX_EVEX_0F3A71,
1060*c42dbd0eSchristos	PREFIX_EVEX_0F3A72, PREFIX_EVEX_0F3A73): Delete.
1061*c42dbd0eSchristos	(MOD_0F382A_PREFIX_2, MOD_0F38F5_PREFIX_2,
1062*c42dbd0eSchristos	MOD_VEX_0FD7_PREFIX_2, MOD_VEX_0FE7_PREFIX_2,
1063*c42dbd0eSchristos	MOD_VEX_0F381A_PREFIX_2, MOD_VEX_0F382A_PREFIX_2,
1064*c42dbd0eSchristos	MOD_VEX_0F382C_PREFIX_2, MOD_VEX_0F382D_PREFIX_2,
1065*c42dbd0eSchristos	MOD_VEX_0F382E_PREFIX_2, MOD_VEX_0F382F_PREFIX_2,
1066*c42dbd0eSchristos	MOD_VEX_0F385A_PREFIX_2, MOD_VEX_0F388C_PREFIX_2,
1067*c42dbd0eSchristos	MOD_VEX_0F388E_PREFIX_2, MOD_VEX_W_0_0F3A30_P_2_LEN_0,
1068*c42dbd0eSchristos	MOD_VEX_W_1_0F3A30_P_2_LEN_0, MOD_VEX_W_0_0F3A31_P_2_LEN_0,
1069*c42dbd0eSchristos	MOD_VEX_W_1_0F3A31_P_2_LEN_0, MOD_VEX_W_0_0F3A32_P_2_LEN_0,
1070*c42dbd0eSchristos	MOD_VEX_W_1_0F3A32_P_2_LEN_0, MOD_VEX_W_0_0F3A33_P_2_LEN_0,
1071*c42dbd0eSchristos	MOD_VEX_W_1_0F3A33_P_2_LEN_0, MOD_EVEX_0F381A_P_2_W_0,
1072*c42dbd0eSchristos	MOD_EVEX_0F381A_P_2_W_1, MOD_EVEX_0F381B_P_2_W_0,
1073*c42dbd0eSchristos	MOD_EVEX_0F381B_P_2_W_1, MOD_EVEX_0F385A_P_2_W_0,
1074*c42dbd0eSchristos	MOD_EVEX_0F385A_P_2_W_1, MOD_EVEX_0F385B_P_2_W_0,
1075*c42dbd0eSchristos	MOD_EVEX_0F385B_P_2_W_1, VEX_LEN_0F6E_P_2,
1076*c42dbd0eSchristos	VEX_LEN_0FC4_P_2, VEX_LEN_0FC5_P_2, VEX_LEN_0FD6_P_2,
1077*c42dbd0eSchristos	VEX_LEN_0FF7_P_2, VEX_LEN_0F3816_P_2, VEX_LEN_0F3819_P_2,
1078*c42dbd0eSchristos	VEX_LEN_0F381A_P_2_M_0, VEX_LEN_0F3836_P_2,
1079*c42dbd0eSchristos	VEX_LEN_0F3841_P_2, VEX_LEN_0F385A_P_2_M_0,
1080*c42dbd0eSchristos	VEX_LEN_0F38DB_P_2, VEX_LEN_0F3A00_P_2, VEX_LEN_0F3A01_P_2,
1081*c42dbd0eSchristos	VEX_LEN_0F3A06_P_2, VEX_LEN_0F3A14_P_2, VEX_LEN_0F3A15_P_2,
1082*c42dbd0eSchristos	VEX_LEN_0F3A16_P_2, VEX_LEN_0F3A17_P_2, VEX_LEN_0F3A18_P_2,
1083*c42dbd0eSchristos	VEX_LEN_0F3A19_P_2, VEX_LEN_0F3A20_P_2, VEX_LEN_0F3A21_P_2,
1084*c42dbd0eSchristos	VEX_LEN_0F3A22_P_2, VEX_LEN_0F3A30_P_2, VEX_LEN_0F3A31_P_2,
1085*c42dbd0eSchristos	VEX_LEN_0F3A32_P_2, VEX_LEN_0F3A33_P_2, VEX_LEN_0F3A38_P_2,
1086*c42dbd0eSchristos	VEX_LEN_0F3A39_P_2, VEX_LEN_0F3A41_P_2, VEX_LEN_0F3A46_P_2,
1087*c42dbd0eSchristos	VEX_LEN_0F3A60_P_2, VEX_LEN_0F3A61_P_2, VEX_LEN_0F3A62_P_2,
1088*c42dbd0eSchristos	VEX_LEN_0F3A63_P_2, VEX_LEN_0F3ADF_P_2, EVEX_LEN_0F6E_P_2,
1089*c42dbd0eSchristos	EVEX_LEN_0FC4_P_2, EVEX_LEN_0FC5_P_2, EVEX_LEN_0FD6_P_2,
1090*c42dbd0eSchristos	EVEX_LEN_0F3816_P_2, EVEX_LEN_0F3819_P_2_W_0,
1091*c42dbd0eSchristos	EVEX_LEN_0F3819_P_2_W_1, EVEX_LEN_0F381A_P_2_W_0_M_0,
1092*c42dbd0eSchristos	EVEX_LEN_0F381A_P_2_W_1_M_0, EVEX_LEN_0F381B_P_2_W_0_M_0,
1093*c42dbd0eSchristos	EVEX_LEN_0F381B_P_2_W_1_M_0, EVEX_LEN_0F3836_P_2,
1094*c42dbd0eSchristos	EVEX_LEN_0F385A_P_2_W_0_M_0, EVEX_LEN_0F385A_P_2_W_1_M_0,
1095*c42dbd0eSchristos	EVEX_LEN_0F385B_P_2_W_0_M_0, EVEX_LEN_0F385B_P_2_W_1_M_0,
1096*c42dbd0eSchristos	EVEX_LEN_0F38C6_REG_1_PREFIX_2, EVEX_LEN_0F38C6_REG_2_PREFIX_2,
1097*c42dbd0eSchristos	EVEX_LEN_0F38C6_REG_5_PREFIX_2, EVEX_LEN_0F38C6_REG_6_PREFIX_2,
1098*c42dbd0eSchristos	EVEX_LEN_0F38C7_R_1_P_2_W_0, EVEX_LEN_0F38C7_R_1_P_2_W_1,
1099*c42dbd0eSchristos	EVEX_LEN_0F38C7_R_2_P_2_W_0, EVEX_LEN_0F38C7_R_2_P_2_W_1,
1100*c42dbd0eSchristos	EVEX_LEN_0F38C7_R_5_P_2_W_0, EVEX_LEN_0F38C7_R_5_P_2_W_1,
1101*c42dbd0eSchristos	EVEX_LEN_0F38C7_R_6_P_2_W_0, EVEX_LEN_0F38C7_R_6_P_2_W_1,
1102*c42dbd0eSchristos	EVEX_LEN_0F3A00_P_2_W_1, EVEX_LEN_0F3A01_P_2_W_1,
1103*c42dbd0eSchristos	EVEX_LEN_0F3A14_P_2, EVEX_LEN_0F3A15_P_2, EVEX_LEN_0F3A16_P_2,
1104*c42dbd0eSchristos	EVEX_LEN_0F3A17_P_2, EVEX_LEN_0F3A18_P_2_W_0,
1105*c42dbd0eSchristos	EVEX_LEN_0F3A18_P_2_W_1, EVEX_LEN_0F3A19_P_2_W_0,
1106*c42dbd0eSchristos	EVEX_LEN_0F3A19_P_2_W_1, EVEX_LEN_0F3A1A_P_2_W_0,
1107*c42dbd0eSchristos	EVEX_LEN_0F3A1A_P_2_W_1, EVEX_LEN_0F3A1B_P_2_W_0,
1108*c42dbd0eSchristos	EVEX_LEN_0F3A1B_P_2_W_1, EVEX_LEN_0F3A20_P_2,
1109*c42dbd0eSchristos	EVEX_LEN_0F3A21_P_2_W_0, EVEX_LEN_0F3A22_P_2,
1110*c42dbd0eSchristos	EVEX_LEN_0F3A23_P_2_W_0, EVEX_LEN_0F3A23_P_2_W_1,
1111*c42dbd0eSchristos	EVEX_LEN_0F3A38_P_2_W_0, EVEX_LEN_0F3A38_P_2_W_1,
1112*c42dbd0eSchristos	EVEX_LEN_0F3A39_P_2_W_0, EVEX_LEN_0F3A39_P_2_W_1,
1113*c42dbd0eSchristos	EVEX_LEN_0F3A3A_P_2_W_0, EVEX_LEN_0F3A3A_P_2_W_1,
1114*c42dbd0eSchristos	EVEX_LEN_0F3A3B_P_2_W_0, EVEX_LEN_0F3A3B_P_2_W_1,
1115*c42dbd0eSchristos	EVEX_LEN_0F3A43_P_2_W_0, EVEX_LEN_0F3A43_P_2_W_1
1116*c42dbd0eSchristos	VEX_W_0F380C_P_2, VEX_W_0F380D_P_2, VEX_W_0F380E_P_2,
1117*c42dbd0eSchristos	VEX_W_0F380F_P_2, VEX_W_0F3813_P_2, VEX_W_0F3816_P_2,
1118*c42dbd0eSchristos	VEX_W_0F3818_P_2, VEX_W_0F3819_P_2,
1119*c42dbd0eSchristos	VEX_W_0F381A_P_2_M_0_L_0, VEX_W_0F382C_P_2_M_0,
1120*c42dbd0eSchristos	VEX_W_0F382D_P_2_M_0, VEX_W_0F382E_P_2_M_0,
1121*c42dbd0eSchristos	VEX_W_0F382F_P_2_M_0, VEX_W_0F3836_P_2,
1122*c42dbd0eSchristos	VEX_W_0F3846_P_2, VEX_W_0F3858_P_2, VEX_W_0F3859_P_2,
1123*c42dbd0eSchristos	VEX_W_0F385A_P_2_M_0_L_0, VEX_W_0F3878_P_2,
1124*c42dbd0eSchristos	VEX_W_0F3879_P_2, VEX_W_0F38CF_P_2, VEX_W_0F3A00_P_2,
1125*c42dbd0eSchristos	VEX_W_0F3A01_P_2, VEX_W_0F3A02_P_2, VEX_W_0F3A04_P_2,
1126*c42dbd0eSchristos	VEX_W_0F3A05_P_2, VEX_W_0F3A06_P_2_L_0,
1127*c42dbd0eSchristos	VEX_W_0F3A18_P_2_L_0, VEX_W_0F3A19_P_2_L_0,
1128*c42dbd0eSchristos	VEX_W_0F3A1D_P_2, VEX_W_0F3A30_P_2_LEN_0,
1129*c42dbd0eSchristos	VEX_W_0F3A31_P_2_LEN_0, VEX_W_0F3A32_P_2_LEN_0,
1130*c42dbd0eSchristos	VEX_W_0F3A33_P_2_LEN_0, VEX_W_0F3A38_P_2_L_0,
1131*c42dbd0eSchristos	VEX_W_0F3A39_P_2_L_0, VEX_W_0F3A46_P_2_L_0,
1132*c42dbd0eSchristos	VEX_W_0F3A4A_P_2, VEX_W_0F3A4B_P_2, VEX_W_0F3A4C_P_2,
1133*c42dbd0eSchristos	VEX_W_0F3ACE_P_2, VEX_W_0F3ACF_P_2, EVEX_W_0F66_P_2,
1134*c42dbd0eSchristos	EVEX_W_0F72_R_2_P_2, EVEX_W_0F72_R_6_P_2,
1135*c42dbd0eSchristos	EVEX_W_0F73_R_2_P_2, EVEX_W_0F73_R_6_P_2,
1136*c42dbd0eSchristos	EVEX_W_0F76_P_2, EVEX_W_0FD6_P_2, EVEX_W_0FE7_P_2,
1137*c42dbd0eSchristos	EVEX_W_0F380D_P_2, EVEX_W_0F3819_P_2,
1138*c42dbd0eSchristos	EVEX_W_0F381A_P_2, EVEX_W_0F381B_P_2,
1139*c42dbd0eSchristos	EVEX_W_0F381E_P_2, EVEX_W_0F381F_P_2,
1140*c42dbd0eSchristos	EVEX_W_0F3837_P_2, EVEX_W_0F3859_P_2,
1141*c42dbd0eSchristos	EVEX_W_0F385A_P_2, EVEX_W_0F385B_P_2,
1142*c42dbd0eSchristos	EVEX_W_0F3870_P_2, EVEX_W_0F387A_P_2,
1143*c42dbd0eSchristos	EVEX_W_0F387B_P_2, EVEX_W_0F3883_P_2,
1144*c42dbd0eSchristos	EVEX_W_0F3891_P_2, EVEX_W_0F3893_P_2,
1145*c42dbd0eSchristos	EVEX_W_0F38A1_P_2, EVEX_W_0F38A3_P_2,
1146*c42dbd0eSchristos	EVEX_W_0F38C7_R_1_P_2, EVEX_W_0F38C7_R_2_P_2,
1147*c42dbd0eSchristos	EVEX_W_0F38C7_R_5_P_2, EVEX_W_0F38C7_R_6_P_2,
1148*c42dbd0eSchristos	EVEX_W_0F3A00_P_2, EVEX_W_0F3A01_P_2,
1149*c42dbd0eSchristos	EVEX_W_0F3A05_P_2, EVEX_W_0F3A08_P_2,
1150*c42dbd0eSchristos	EVEX_W_0F3A09_P_2, EVEX_W_0F3A0A_P_2,
1151*c42dbd0eSchristos	EVEX_W_0F3A0B_P_2, EVEX_W_0F3A18_P_2,
1152*c42dbd0eSchristos	EVEX_W_0F3A19_P_2, EVEX_W_0F3A1A_P_2,
1153*c42dbd0eSchristos	EVEX_W_0F3A1B_P_2, EVEX_W_0F3A21_P_2,
1154*c42dbd0eSchristos	EVEX_W_0F3A23_P_2, EVEX_W_0F3A38_P_2,
1155*c42dbd0eSchristos	EVEX_W_0F3A39_P_2, EVEX_W_0F3A3A_P_2,
1156*c42dbd0eSchristos	EVEX_W_0F3A3B_P_2, EVEX_W_0F3A42_P_2,
1157*c42dbd0eSchristos	EVEX_W_0F3A43_P_2, EVEX_W_0F3A70_P_2,
1158*c42dbd0eSchristos	EVEX_W_0F3A72_P_2): Rename to ...
1159*c42dbd0eSchristos	(MOD_0F382A, MOD_0F38F5, MOD_VEX_0FD7, MOD_VEX_0FE7,
1160*c42dbd0eSchristos	MOD_VEX_0F381A, MOD_VEX_0F382A, MOD_VEX_0F382C, MOD_VEX_0F382D,
1161*c42dbd0eSchristos	MOD_VEX_0F382E, MOD_VEX_0F382F, MOD_VEX_0F385A, MOD_VEX_0F388C,
1162*c42dbd0eSchristos	MOD_VEX_0F388E, MOD_VEX_0F3A30_L_0_W_0,
1163*c42dbd0eSchristos	MOD_VEX_0F3A30_L_0_W_1, MOD_VEX_0F3A31_L_0_W_0,
1164*c42dbd0eSchristos	MOD_VEX_0F3A31_L_0_W_1, MOD_VEX_0F3A32_L_0_W_0,
1165*c42dbd0eSchristos	MOD_VEX_0F3A32_L_0_W_1, MOD_VEX_0F3A33_L_0_W_0,
1166*c42dbd0eSchristos	MOD_VEX_0F3A33_L_0_W_1, MOD_EVEX_0F381A_W_0,
1167*c42dbd0eSchristos	MOD_EVEX_0F381A_W_1, MOD_EVEX_0F381B_W_0, MOD_EVEX_0F381B_W_1,
1168*c42dbd0eSchristos	MOD_EVEX_0F385A_W_0, MOD_EVEX_0F385A_W_1, MOD_EVEX_0F385B_W_0,
1169*c42dbd0eSchristos	MOD_EVEX_0F385B_W_1, VEX_LEN_0F6E, VEX_LEN_0FC4, VEX_LEN_0FC5,
1170*c42dbd0eSchristos	VEX_LEN_0FD6, VEX_LEN_0FF7, VEX_LEN_0F3816, VEX_LEN_0F3819,
1171*c42dbd0eSchristos	VEX_LEN_0F381A_M_0, VEX_LEN_0F3836, VEX_LEN_0F3841,
1172*c42dbd0eSchristos	VEX_LEN_0F385A_M_0, VEX_LEN_0F38DB, VEX_LEN_0F3A00,
1173*c42dbd0eSchristos	VEX_LEN_0F3A01, VEX_LEN_0F3A06, VEX_LEN_0F3A14, VEX_LEN_0F3A15,
1174*c42dbd0eSchristos	VEX_LEN_0F3A16, VEX_LEN_0F3A17, VEX_LEN_0F3A18, VEX_LEN_0F3A19,
1175*c42dbd0eSchristos	VEX_LEN_0F3A20, VEX_LEN_0F3A21, VEX_LEN_0F3A22, VEX_LEN_0F3A30,
1176*c42dbd0eSchristos	VEX_LEN_0F3A31, VEX_LEN_0F3A32, VEX_LEN_0F3A33, VEX_LEN_0F3A38,
1177*c42dbd0eSchristos	VEX_LEN_0F3A39, VEX_LEN_0F3A41, VEX_LEN_0F3A46, VEX_LEN_0F3A60,
1178*c42dbd0eSchristos	VEX_LEN_0F3A61, VEX_LEN_0F3A62, VEX_LEN_0F3A63, VEX_LEN_0F3ADF,
1179*c42dbd0eSchristos	EVEX_LEN_0F6E, EVEX_LEN_0FC4, EVEX_LEN_0FC5, EVEX_LEN_0FD6,
1180*c42dbd0eSchristos	EVEX_LEN_0F3816, EVEX_LEN_0F3819_W_0, EVEX_LEN_0F3819_W_1,
1181*c42dbd0eSchristos	EVEX_LEN_0F381A_W_0_M_0, EVEX_LEN_0F381A_W_1_M_0,
1182*c42dbd0eSchristos	EVEX_LEN_0F381B_W_0_M_0, EVEX_LEN_0F381B_W_1_M_0,
1183*c42dbd0eSchristos	EVEX_LEN_0F3836, EVEX_LEN_0F385A_W_0_M_0,
1184*c42dbd0eSchristos	EVEX_LEN_0F385A_W_1_M_0, EVEX_LEN_0F385B_W_0_M_0,
1185*c42dbd0eSchristos	EVEX_LEN_0F385B_W_1_M_0, EVEX_LEN_0F38C6_R_1_M_0,
1186*c42dbd0eSchristos	EVEX_LEN_0F38C6_R_2_M_0, EVEX_LEN_0F38C6_R_5_M_0,
1187*c42dbd0eSchristos	EVEX_LEN_0F38C6_R_6_M_0, EVEX_LEN_0F38C7_R_1_M_0_W_0,
1188*c42dbd0eSchristos	EVEX_LEN_0F38C7_R_1_M_0_W_1, EVEX_LEN_0F38C7_R_2_M_0_W_0,
1189*c42dbd0eSchristos	EVEX_LEN_0F38C7_R_2_M_0_W_1, EVEX_LEN_0F38C7_R_5_M_0_W_0,
1190*c42dbd0eSchristos	EVEX_LEN_0F38C7_R_5_M_0_W_1, EVEX_LEN_0F38C7_R_6_M_0_W_0,
1191*c42dbd0eSchristos	EVEX_LEN_0F38C7_R_6_M_0_W_1, EVEX_LEN_0F3A00_W_1,
1192*c42dbd0eSchristos	EVEX_LEN_0F3A01_W_1, EVEX_LEN_0F3A14, EVEX_LEN_0F3A15,
1193*c42dbd0eSchristos	EVEX_LEN_0F3A16, EVEX_LEN_0F3A17, EVEX_LEN_0F3A18_W_0,
1194*c42dbd0eSchristos	EVEX_LEN_0F3A18_W_1, EVEX_LEN_0F3A19_W_0,
1195*c42dbd0eSchristos	EVEX_LEN_0F3A19_W_1, EVEX_LEN_0F3A1A_W_0,
1196*c42dbd0eSchristos	EVEX_LEN_0F3A1A_W_1, EVEX_LEN_0F3A1B_W_0,
1197*c42dbd0eSchristos	EVEX_LEN_0F3A1B_W_1, EVEX_LEN_0F3A20, EVEX_LEN_0F3A21_W_0,
1198*c42dbd0eSchristos	EVEX_LEN_0F3A22, EVEX_LEN_0F3A23_W_0, EVEX_LEN_0F3A23_W_1,
1199*c42dbd0eSchristos	EVEX_LEN_0F3A38_W_0, EVEX_LEN_0F3A38_W_1,
1200*c42dbd0eSchristos	EVEX_LEN_0F3A39_W_0, EVEX_LEN_0F3A39_W_1,
1201*c42dbd0eSchristos	EVEX_LEN_0F3A3A_W_0, EVEX_LEN_0F3A3A_W_1,
1202*c42dbd0eSchristos	EVEX_LEN_0F3A3B_W_0, EVEX_LEN_0F3A3B_W_1,
1203*c42dbd0eSchristos	EVEX_LEN_0F3A43_W_0, EVEX_LEN_0F3A43_W_1
1204*c42dbd0eSchristos	VEX_W_0F380C, VEX_W_0F380D, VEX_W_0F380E, VEX_W_0F380F,
1205*c42dbd0eSchristos	VEX_W_0F3813, VEX_W_0F3816_L_1, VEX_W_0F3818,
1206*c42dbd0eSchristos	VEX_W_0F3819_L_1, VEX_W_0F381A_M_0_L_1, VEX_W_0F382C_M_0,
1207*c42dbd0eSchristos	VEX_W_0F382D_M_0, VEX_W_0F382E_M_0, VEX_W_0F382F_M_0,
1208*c42dbd0eSchristos	VEX_W_0F3836, VEX_W_0F3846, VEX_W_0F3858, VEX_W_0F3859,
1209*c42dbd0eSchristos	VEX_W_0F385A_M_0_L_0, VEX_W_0F3878, VEX_W_0F3879,
1210*c42dbd0eSchristos	VEX_W_0F38CF, VEX_W_0F3A00_L_1, VEX_W_0F3A01_L_1,
1211*c42dbd0eSchristos	VEX_W_0F3A02, VEX_W_0F3A04, VEX_W_0F3A05, VEX_W_0F3A06_L_1,
1212*c42dbd0eSchristos	VEX_W_0F3A18_L_1, VEX_W_0F3A19_L_1, VEX_W_0F3A1D,
1213*c42dbd0eSchristos	VEX_W_0F3A30_L_0, VEX_W_0F3A31_L_0, VEX_W_0F3A32_L_0,
1214*c42dbd0eSchristos	VEX_W_0F3A33_L_0, VEX_W_0F3A38_L_1, VEX_W_0F3A39_L_1,
1215*c42dbd0eSchristos	VEX_W_0F3A46_L_1, VEX_W_0F3A4A, VEX_W_0F3A4B, VEX_W_0F3A4C,
1216*c42dbd0eSchristos	VEX_W_0F3ACE, VEX_W_0F3ACF, EVEX_W_0F66, EVEX_W_0F72_R_2,
1217*c42dbd0eSchristos	EVEX_W_0F72_R_6, EVEX_W_0F73_R_2, EVEX_W_0F73_R_6,
1218*c42dbd0eSchristos	EVEX_W_0F76, EVEX_W_0FD6_L_0, EVEX_W_0FE7, EVEX_W_0F380D,
1219*c42dbd0eSchristos	EVEX_W_0F3819, EVEX_W_0F381A, EVEX_W_0F381B, EVEX_W_0F381E,
1220*c42dbd0eSchristos	EVEX_W_0F381F, EVEX_W_0F3837, EVEX_W_0F3859, EVEX_W_0F385A,
1221*c42dbd0eSchristos	EVEX_W_0F385B, EVEX_W_0F3870, EVEX_W_0F387A, EVEX_W_0F387B,
1222*c42dbd0eSchristos	EVEX_W_0F3883, EVEX_W_0F3891, EVEX_W_0F3893, EVEX_W_0F38A1,
1223*c42dbd0eSchristos	EVEX_W_0F38A3, EVEX_W_0F38C7_R_1_M_0,
1224*c42dbd0eSchristos	EVEX_W_0F38C7_R_2_M_0, EVEX_W_0F38C7_R_5_M_0,
1225*c42dbd0eSchristos	EVEX_W_0F38C7_R_6_M_0, EVEX_W_0F3A00, EVEX_W_0F3A01,
1226*c42dbd0eSchristos	EVEX_W_0F3A05, EVEX_W_0F3A08, EVEX_W_0F3A09, EVEX_W_0F3A0A,
1227*c42dbd0eSchristos	EVEX_W_0F3A0B, EVEX_W_0F3A18, EVEX_W_0F3A19, EVEX_W_0F3A1A,
1228*c42dbd0eSchristos	EVEX_W_0F3A1B, EVEX_W_0F3A21, EVEX_W_0F3A23, EVEX_W_0F3A38,
1229*c42dbd0eSchristos	EVEX_W_0F3A39, EVEX_W_0F3A3A, EVEX_W_0F3A3B, EVEX_W_0F3A42,
1230*c42dbd0eSchristos	EVEX_W_0F3A43, EVEX_W_0F3A70, EVEX_W_0F3A72): ... these
1231*c42dbd0eSchristos	respectively.
1232*c42dbd0eSchristos	(dis386_twobyte, three_byte_table, vex_table, vex_len_table,
1233*c42dbd0eSchristos	vex_w_table, mod_table): Replace / remove respective entries.
1234*c42dbd0eSchristos	(print_insn): Move up dp->prefix_requirement handling. Handle
1235*c42dbd0eSchristos	PREFIX_DATA.
1236*c42dbd0eSchristos	* i386-dis-evex.h, i386-dis-evex-len.h, i386-dis-evex-mod.h,
1237*c42dbd0eSchristos	i386-dis-evex-prefix.h, i386-dis-evex-reg.h, i386-dis-evex-w.h:
1238*c42dbd0eSchristos	Replace / remove respective entries.
1239*c42dbd0eSchristos
1240*c42dbd0eSchristos2020-07-14  Jan Beulich  <jbeulich@suse.com>
1241*c42dbd0eSchristos
1242*c42dbd0eSchristos	* i386-dis.c (PREFIX_EVEX_0F2C, PREFIX_EVEX_0F2D,
1243*c42dbd0eSchristos	PREFIX_EVEX_0F2E, PREFIX_EVEX_0F2F): Delete.
1244*c42dbd0eSchristos	(prefix_table): Add EXxEVexS operand to vcvttss2si, vcvttsd2si,
1245*c42dbd0eSchristos	vcvtss2si, vcvtsd2si, vucomiss, and vucomisd table entries.
1246*c42dbd0eSchristos	Retain X macro and PREFIX_OPCODE use from tjhe EVEX table for
1247*c42dbd0eSchristos	the latter two.
1248*c42dbd0eSchristos	* i386-dis-evex.h (evex_table): Reference VEX table for opcodes
1249*c42dbd0eSchristos	0F2C, 0F2D, 0F2E, and 0F2F.
1250*c42dbd0eSchristos	* i386-dis-evex-prefix.h: Delete opcode 0F2C, 0F2D, 0F2E, and
1251*c42dbd0eSchristos	0F2F table entries.
1252*c42dbd0eSchristos
1253*c42dbd0eSchristos2020-07-14  Jan Beulich  <jbeulich@suse.com>
1254*c42dbd0eSchristos
1255*c42dbd0eSchristos	* i386-dis.c (OP_VexR, VexScalarR): New.
1256*c42dbd0eSchristos	(OP_EX_Vex, OP_XMM_Vex, EXdVexScalarS, EXqVexScalarS,
1257*c42dbd0eSchristos	XMVexScalar, d_scalar_swap_mode, q_scalar_swap_mode,
1258*c42dbd0eSchristos	need_vex_reg): Delete.
1259*c42dbd0eSchristos	(prefix_table): Replace VexScalar by VexScalarR and
1260*c42dbd0eSchristos	XMVexScalar by XMScalar for vmovss and vmovsd. Replace
1261*c42dbd0eSchristos	EXdVexScalarS by EXdS and EXqVexScalarS by EXqS.
1262*c42dbd0eSchristos	(vex_len_table): Replace EXqVexScalarS by EXqS.
1263*c42dbd0eSchristos	(get_valid_dis386): Don't set need_vex_reg.
1264*c42dbd0eSchristos	(print_insn): Don't initialize need_vex_reg.
1265*c42dbd0eSchristos	(intel_operand_size, OP_E_memory): Drop d_scalar_swap_mode and
1266*c42dbd0eSchristos	q_scalar_swap_mode cases.
1267*c42dbd0eSchristos	(OP_EX): Don't check for d_scalar_swap_mode and
1268*c42dbd0eSchristos	q_scalar_swap_mode.
1269*c42dbd0eSchristos	(OP_VEX): Done check need_vex_reg.
1270*c42dbd0eSchristos	* i386-dis-evex-w.h: Replace VexScalar by VexScalarR and
1271*c42dbd0eSchristos	XMVexScalar by XMScalar for vmovss and vmovsd. Replace
1272*c42dbd0eSchristos	EXdVexScalarS by EXdS and EXqVexScalarS by EXqS.
1273*c42dbd0eSchristos
1274*c42dbd0eSchristos2020-07-14  Jan Beulich  <jbeulich@suse.com>
1275*c42dbd0eSchristos
1276*c42dbd0eSchristos	* i386-dis.c (Vex128, Vex256, vex128_mode, vex256_mode): Delete.
1277*c42dbd0eSchristos	(VEX_W_0F381A_P_2_M_0, VEX_W_0F385A_P_2_M_0, VEX_W_0F3A06_P_2,
1278*c42dbd0eSchristos	VEX_W_0F3A18_P_2, VEX_W_0F3A19_P_2, VEX_W_0F3A38_P_2,
1279*c42dbd0eSchristos	VEX_W_0F3A39_P_2, VEX_W_0F3A46_P_2): Rename to ...
1280*c42dbd0eSchristos	(VEX_W_0F381A_P_2_M_0_L_0, VEX_W_0F385A_P_2_M_0_L_0,
1281*c42dbd0eSchristos	VEX_W_0F3A06_P_2_L_0, VEX_W_0F3A18_P_2_L_0,
1282*c42dbd0eSchristos	VEX_W_0F3A19_P_2_L_0, VEX_W_0F3A38_P_2_L_0,
1283*c42dbd0eSchristos	VEX_W_0F3A39_P_2_L_0, VEX_W_0F3A46_P_2_L_0): ... respectively.
1284*c42dbd0eSchristos	(vex_table): Replace Vex128 by Vex.
1285*c42dbd0eSchristos	(vex_len_table): Likewise. Adjust referenced enum names.
1286*c42dbd0eSchristos	(vex_w_table): Replace Vex128 and Vex256 by Vex. Adjust
1287*c42dbd0eSchristos	referenced enum names.
1288*c42dbd0eSchristos	(OP_VEX): Drop vex128_mode and vex256_mode cases.
1289*c42dbd0eSchristos	* i386-dis-evex-len.h (evex_len_table): Replace Vex128 by Vex.
1290*c42dbd0eSchristos
1291*c42dbd0eSchristos2020-07-14  Jan Beulich  <jbeulich@suse.com>
1292*c42dbd0eSchristos
1293*c42dbd0eSchristos	* i386-dis.c (dis386): "LW" description now applies to "DQ".
1294*c42dbd0eSchristos	(putop): Handle "DQ". Don't handle "LW" anymore.
1295*c42dbd0eSchristos	(prefix_table, mod_table): Replace %LW by %DQ.
1296*c42dbd0eSchristos	* i386-dis-evex-len.h, i386-dis-evex-prefix.h: Likewise.
1297*c42dbd0eSchristos
1298*c42dbd0eSchristos2020-07-14  Jan Beulich  <jbeulich@suse.com>
1299*c42dbd0eSchristos
1300*c42dbd0eSchristos	* i386-dis.c (OP_E_memory): Move xmm_mw_mode, xmm_mb_mode,
1301*c42dbd0eSchristos	dqd_mode, xmm_md_mode, d_mode, d_swap_mode, and
1302*c42dbd0eSchristos	d_scalar_swap_mode case handling. Move shift adjsutment into
1303*c42dbd0eSchristos	the case its applicable to.
1304*c42dbd0eSchristos
1305*c42dbd0eSchristos2020-07-14  Jan Beulich  <jbeulich@suse.com>
1306*c42dbd0eSchristos
1307*c42dbd0eSchristos	* i386-dis.c (EVEX_W_0F3862_P_2, EVEX_W_0F3863_P_2): Delete.
1308*c42dbd0eSchristos	(EXbScalar, EXwScalar): Fold to ...
1309*c42dbd0eSchristos	(EXbwUnit): ... this.
1310*c42dbd0eSchristos	(b_scalar_mode, w_scalar_mode): Fold to ...
1311*c42dbd0eSchristos	(bw_unit_mode): ... this.
1312*c42dbd0eSchristos	(intel_operand_size, OP_E_memory): Replace b_scalar_mode /
1313*c42dbd0eSchristos	w_scalar_mode handling by bw_unit_mode one.
1314*c42dbd0eSchristos	* i386-dis-evex-w.h: Move entries for opcodes 0F3862 and 0F3863
1315*c42dbd0eSchristos	...
1316*c42dbd0eSchristos	* i386-dis-evex-prefix.h: ... here.
1317*c42dbd0eSchristos
1318*c42dbd0eSchristos2020-07-14  Jan Beulich  <jbeulich@suse.com>
1319*c42dbd0eSchristos
1320*c42dbd0eSchristos	* i386-dis.c (PCMPESTR_Fixup): Delete.
1321*c42dbd0eSchristos	(dis386): Adjust "LQ" description.
1322*c42dbd0eSchristos	(prefix_table): Make %LQ apply to AT&T case only for cvtsi2ss,
1323*c42dbd0eSchristos	cvtsi2sd, ptwrite, vcvtsi2ss, and vcvtsi2sd. Replace use of
1324*c42dbd0eSchristos	PCMPESTR_Fixup by !%LQ and EXx for pcmpestrm, pcmpestri,
1325*c42dbd0eSchristos	vpcmpestrm, and vpcmpestri.
1326*c42dbd0eSchristos	(putop): Honor "cond" when handling LQ.
1327*c42dbd0eSchristos	* i386-dis-evex-prefix.h: Make %LQ apply to AT&T case only for
1328*c42dbd0eSchristos	vcvtsi2ss and vcvtusi2ss.
1329*c42dbd0eSchristos	* i386-dis-evex-w.h: Make %LQ apply to AT&T case only for
1330*c42dbd0eSchristos	vcvtsi2sd and vcvtusi2sd.
1331*c42dbd0eSchristos
1332*c42dbd0eSchristos2020-07-14  Jan Beulich  <jbeulich@suse.com>
1333*c42dbd0eSchristos
1334*c42dbd0eSchristos	* i386-dis.c (VCMP_Fixup, VCMP): Delete.
1335*c42dbd0eSchristos	(simd_cmp_op): Add const.
1336*c42dbd0eSchristos	(vex_cmp_op): Move up and drop initial 8 entries. Add const.
1337*c42dbd0eSchristos	(CMP_Fixup): Handle VEX case.
1338*c42dbd0eSchristos	(prefix_table): Replace VCMP by CMP.
1339*c42dbd0eSchristos	* i386-dis-evex-prefix.h, i386-dis-evex-w.h: Likewise.
1340*c42dbd0eSchristos
1341*c42dbd0eSchristos2020-07-14  Jan Beulich  <jbeulich@suse.com>
1342*c42dbd0eSchristos
1343*c42dbd0eSchristos	* i386-dis.c (MOVBE_Fixup): Delete.
1344*c42dbd0eSchristos	(Mv): Define.
1345*c42dbd0eSchristos	(prefix_table): Use Mv for movbe entries.
1346*c42dbd0eSchristos
1347*c42dbd0eSchristos2020-07-14  Jan Beulich  <jbeulich@suse.com>
1348*c42dbd0eSchristos
1349*c42dbd0eSchristos	* i386-dis.c (CRC32_Fixup): Delete.
1350*c42dbd0eSchristos	(prefix_table): Use Eb/Ev for crc32 entries.
1351*c42dbd0eSchristos
1352*c42dbd0eSchristos2020-07-14  Jan Beulich  <jbeulich@suse.com>
1353*c42dbd0eSchristos
1354*c42dbd0eSchristos	* i386-dis.c (OP_E_register, OP_G, OP_REG, CRC32_Fixup):
1355*c42dbd0eSchristos	Conditionalize invocations of "USED_REX (0)".
1356*c42dbd0eSchristos
1357*c42dbd0eSchristos2020-07-14  Jan Beulich  <jbeulich@suse.com>
1358*c42dbd0eSchristos
1359*c42dbd0eSchristos	* i386-dis.c (eBX, eCX, eDX, eSP, eBP, eSI, eDI, DL, BL, AH,
1360*c42dbd0eSchristos	CH, DH, BH, AX, DX): Delete.
1361*c42dbd0eSchristos	(OP_IMREG): Drop handling of eBX_reg, eCX_reg, eDX_reg, eSP_reg,
1362*c42dbd0eSchristos	eBP_reg, eSI_reg, eDI_reg, dl_reg, bl_reg, ah_reg, ch_reg,
1363*c42dbd0eSchristos	dh_reg, bh_reg, ax_reg, and dx_reg. Simplify what's left.
1364*c42dbd0eSchristos
1365*c42dbd0eSchristos2020-07-10  Lili Cui  <lili.cui@intel.com>
1366*c42dbd0eSchristos
1367*c42dbd0eSchristos	* i386-dis.c (TMM): New.
1368*c42dbd0eSchristos	(EXtmm): Likewise.
1369*c42dbd0eSchristos	(VexTmm): Likewise.
1370*c42dbd0eSchristos	(MVexSIBMEM): Likewise.
1371*c42dbd0eSchristos	(tmm_mode): Likewise.
1372*c42dbd0eSchristos	(vex_sibmem_mode): Likewise.
1373*c42dbd0eSchristos	(REG_VEX_0F3849_X86_64_P_0_W_0_M_1): Likewise.
1374*c42dbd0eSchristos	(MOD_VEX_0F3849_X86_64_P_0_W_0): Likewise.
1375*c42dbd0eSchristos	(MOD_VEX_0F3849_X86_64_P_2_W_0): Likewise.
1376*c42dbd0eSchristos	(MOD_VEX_0F3849_X86_64_P_3_W_0): Likewise.
1377*c42dbd0eSchristos	(MOD_VEX_0F384B_X86_64_P_1_W_0): Likewise.
1378*c42dbd0eSchristos	(MOD_VEX_0F384B_X86_64_P_2_W_0): Likewise.
1379*c42dbd0eSchristos	(MOD_VEX_0F384B_X86_64_P_3_W_0): Likewise.
1380*c42dbd0eSchristos	(MOD_VEX_0F385C_X86_64_P_1_W_0): Likewise.
1381*c42dbd0eSchristos	(MOD_VEX_0F385E_X86_64_P_0_W_0): Likewise.
1382*c42dbd0eSchristos	(MOD_VEX_0F385E_X86_64_P_1_W_0): Likewise.
1383*c42dbd0eSchristos	(MOD_VEX_0F385E_X86_64_P_2_W_0): Likewise.
1384*c42dbd0eSchristos	(MOD_VEX_0F385E_X86_64_P_3_W_0): Likewise.
1385*c42dbd0eSchristos	(RM_VEX_0F3849_X86_64_P_0_W_0_M_1_R_0): Likewise.
1386*c42dbd0eSchristos	(PREFIX_VEX_0F3849_X86_64): Likewise.
1387*c42dbd0eSchristos	(PREFIX_VEX_0F384B_X86_64): Likewise.
1388*c42dbd0eSchristos	(PREFIX_VEX_0F385C_X86_64): Likewise.
1389*c42dbd0eSchristos	(PREFIX_VEX_0F385E_X86_64): Likewise.
1390*c42dbd0eSchristos	(X86_64_VEX_0F3849): Likewise.
1391*c42dbd0eSchristos	(X86_64_VEX_0F384B): Likewise.
1392*c42dbd0eSchristos	(X86_64_VEX_0F385C): Likewise.
1393*c42dbd0eSchristos	(X86_64_VEX_0F385E): Likewise.
1394*c42dbd0eSchristos	(VEX_LEN_0F3849_X86_64_P_0_W_0_M_0): Likewise.
1395*c42dbd0eSchristos	(VEX_LEN_0F3849_X86_64_P_0_W_0_M_1_REG_0_RM_0): Likewise.
1396*c42dbd0eSchristos	(VEX_LEN_0F3849_X86_64_P_2_W_0_M_0): Likewise.
1397*c42dbd0eSchristos	(VEX_LEN_0F3849_X86_64_P_3_W_0_M_0): Likewise.
1398*c42dbd0eSchristos	(VEX_LEN_0F384B_X86_64_P_1_W_0_M_0): Likewise.
1399*c42dbd0eSchristos	(VEX_LEN_0F384B_X86_64_P_2_W_0_M_0): Likewise.
1400*c42dbd0eSchristos	(VEX_LEN_0F384B_X86_64_P_3_W_0_M_0): Likewise.
1401*c42dbd0eSchristos	(VEX_LEN_0F385C_X86_64_P_1_W_0_M_0): Likewise.
1402*c42dbd0eSchristos	(VEX_LEN_0F385E_X86_64_P_0_W_0_M_0): Likewise.
1403*c42dbd0eSchristos	(VEX_LEN_0F385E_X86_64_P_1_W_0_M_0): Likewise.
1404*c42dbd0eSchristos	(VEX_LEN_0F385E_X86_64_P_2_W_0_M_0): Likewise.
1405*c42dbd0eSchristos	(VEX_LEN_0F385E_X86_64_P_3_W_0_M_0): Likewise.
1406*c42dbd0eSchristos	(VEX_W_0F3849_X86_64_P_0): Likewise.
1407*c42dbd0eSchristos	(VEX_W_0F3849_X86_64_P_2): Likewise.
1408*c42dbd0eSchristos	(VEX_W_0F3849_X86_64_P_3): Likewise.
1409*c42dbd0eSchristos	(VEX_W_0F384B_X86_64_P_1): Likewise.
1410*c42dbd0eSchristos	(VEX_W_0F384B_X86_64_P_2): Likewise.
1411*c42dbd0eSchristos	(VEX_W_0F384B_X86_64_P_3): Likewise.
1412*c42dbd0eSchristos	(VEX_W_0F385C_X86_64_P_1): Likewise.
1413*c42dbd0eSchristos	(VEX_W_0F385E_X86_64_P_0): Likewise.
1414*c42dbd0eSchristos	(VEX_W_0F385E_X86_64_P_1): Likewise.
1415*c42dbd0eSchristos	(VEX_W_0F385E_X86_64_P_2): Likewise.
1416*c42dbd0eSchristos	(VEX_W_0F385E_X86_64_P_3): Likewise.
1417*c42dbd0eSchristos	(names_tmm): Likewise.
1418*c42dbd0eSchristos	(att_names_tmm): Likewise.
1419*c42dbd0eSchristos	(intel_operand_size): Handle void_mode.
1420*c42dbd0eSchristos	(OP_XMM): Handle tmm_mode.
1421*c42dbd0eSchristos	(OP_EX): Likewise.
1422*c42dbd0eSchristos	(OP_VEX): Likewise.
1423*c42dbd0eSchristos	* i386-gen.c (cpu_flag_init): Add entries for CpuAMX_INT8,
1424*c42dbd0eSchristos	CpuAMX_BF16 and CpuAMX_TILE.
1425*c42dbd0eSchristos	(operand_type_shorthands): Add RegTMM.
1426*c42dbd0eSchristos	(operand_type_init): Likewise.
1427*c42dbd0eSchristos	(operand_types): Add Tmmword.
1428*c42dbd0eSchristos	(cpu_flag_init): Add CPU_AMX_INT8, CpuAMX_BF16 and CpuAMX_TILE.
1429*c42dbd0eSchristos	(cpu_flags): Add CpuAMX_INT8, CpuAMX_BF16 and CpuAMX_TILE.
1430*c42dbd0eSchristos	* i386-opc.h (CpuAMX_INT8): New.
1431*c42dbd0eSchristos	(CpuAMX_BF16): Likewise.
1432*c42dbd0eSchristos	(CpuAMX_TILE): Likewise.
1433*c42dbd0eSchristos	(SIBMEM): Likewise.
1434*c42dbd0eSchristos	(Tmmword): Likewise.
1435*c42dbd0eSchristos	(i386_cpu_flags): Add cpuamx_int8, cpuamx_bf16 and cpuamx_tile.
1436*c42dbd0eSchristos	(i386_opcode_modifier): Extend width of fields vexvvvv and sib.
1437*c42dbd0eSchristos	(i386_operand_type): Add tmmword.
1438*c42dbd0eSchristos	* i386-opc.tbl: Add AMX instructions.
1439*c42dbd0eSchristos	* i386-reg.tbl: Add AMX registers.
1440*c42dbd0eSchristos	* i386-init.h: Regenerated.
1441*c42dbd0eSchristos	* i386-tbl.h: Likewise.
1442*c42dbd0eSchristos
1443*c42dbd0eSchristos2020-07-08  Jan Beulich  <jbeulich@suse.com>
1444*c42dbd0eSchristos
1445*c42dbd0eSchristos	* i386-dis.c (OP_LWPCB_E, OP_LWP_E): Delete.
1446*c42dbd0eSchristos	(REG_XOP_LWPCB, REG_XOP_LWP, REG_XOP_TBM_01, REG_XOP_TBM_02):
1447*c42dbd0eSchristos	Rename to ...
1448*c42dbd0eSchristos	(REG_0FXOP_09_12_M_1_L_0, REG_0FXOP_0A_12_L_0,
1449*c42dbd0eSchristos	REG_0FXOP_09_01_L_0, REG_0FXOP_09_02_L_0): ... these
1450*c42dbd0eSchristos	respectively.
1451*c42dbd0eSchristos	(MOD_VEX_0FXOP_09_12, VEX_LEN_0FXOP_08_85, VEX_LEN_0FXOP_08_86,
1452*c42dbd0eSchristos	VEX_LEN_0FXOP_08_87, VEX_LEN_0FXOP_08_8E, VEX_LEN_0FXOP_08_8F,
1453*c42dbd0eSchristos	VEX_LEN_0FXOP_08_95, VEX_LEN_0FXOP_08_96, VEX_LEN_0FXOP_08_97,
1454*c42dbd0eSchristos	VEX_LEN_0FXOP_08_9E, VEX_LEN_0FXOP_08_9F, VEX_LEN_0FXOP_08_A3,
1455*c42dbd0eSchristos	VEX_LEN_0FXOP_08_A6, VEX_LEN_0FXOP_08_B6, VEX_LEN_0FXOP_08_C0,
1456*c42dbd0eSchristos	VEX_LEN_0FXOP_08_C1, VEX_LEN_0FXOP_08_C2, VEX_LEN_0FXOP_08_C3,
1457*c42dbd0eSchristos	VEX_LEN_0FXOP_09_01, VEX_LEN_0FXOP_09_02, VEX_LEN_0FXOP_09_12_M_1,
1458*c42dbd0eSchristos	VEX_LEN_0FXOP_09_90, VEX_LEN_0FXOP_09_91, VEX_LEN_0FXOP_09_92,
1459*c42dbd0eSchristos	VEX_LEN_0FXOP_09_93, VEX_LEN_0FXOP_09_94, VEX_LEN_0FXOP_09_95,
1460*c42dbd0eSchristos	VEX_LEN_0FXOP_09_96, VEX_LEN_0FXOP_09_97, VEX_LEN_0FXOP_09_98,
1461*c42dbd0eSchristos	VEX_LEN_0FXOP_09_99, VEX_LEN_0FXOP_09_9A, VEX_LEN_0FXOP_09_9B,
1462*c42dbd0eSchristos	VEX_LEN_0FXOP_09_C1, VEX_LEN_0FXOP_09_C2, VEX_LEN_0FXOP_09_C3,
1463*c42dbd0eSchristos	VEX_LEN_0FXOP_09_C6, VEX_LEN_0FXOP_09_C7, VEX_LEN_0FXOP_09_CB,
1464*c42dbd0eSchristos	VEX_LEN_0FXOP_09_D1, VEX_LEN_0FXOP_09_D2, VEX_LEN_0FXOP_09_D3,
1465*c42dbd0eSchristos	VEX_LEN_0FXOP_09_D6, VEX_LEN_0FXOP_09_D7, VEX_LEN_0FXOP_09_DB,
1466*c42dbd0eSchristos	VEX_LEN_0FXOP_09_E1, VEX_LEN_0FXOP_09_E2, VEX_LEN_0FXOP_09_E3,
1467*c42dbd0eSchristos	VEX_LEN_0FXOP_0A_12, VEX_W_0FXOP_08_85_L_0,
1468*c42dbd0eSchristos	VEX_W_0FXOP_08_86_L_0, VEX_W_0FXOP_08_87_L_0,
1469*c42dbd0eSchristos	VEX_W_0FXOP_08_8E_L_0, VEX_W_0FXOP_08_8F_L_0,
1470*c42dbd0eSchristos	VEX_W_0FXOP_08_95_L_0, VEX_W_0FXOP_08_96_L_0,
1471*c42dbd0eSchristos	VEX_W_0FXOP_08_97_L_0, VEX_W_0FXOP_08_9E_L_0,
1472*c42dbd0eSchristos	VEX_W_0FXOP_08_9F_L_0, VEX_W_0FXOP_08_A6_L_0,
1473*c42dbd0eSchristos	VEX_W_0FXOP_08_B6_L_0, VEX_W_0FXOP_08_C0_L_0,
1474*c42dbd0eSchristos	VEX_W_0FXOP_08_C1_L_0, VEX_W_0FXOP_08_C2_L_0,
1475*c42dbd0eSchristos	VEX_W_0FXOP_08_C3_L_0, VEX_W_0FXOP_08_CC_L_0,
1476*c42dbd0eSchristos	VEX_W_0FXOP_08_CD_L_0, VEX_W_0FXOP_08_CE_L_0,
1477*c42dbd0eSchristos	VEX_W_0FXOP_08_CF_L_0, VEX_W_0FXOP_08_EC_L_0,
1478*c42dbd0eSchristos	VEX_W_0FXOP_08_ED_L_0, VEX_W_0FXOP_08_EE_L_0,
1479*c42dbd0eSchristos	VEX_W_0FXOP_08_EF_L_0, VEX_W_0FXOP_09_C1_L_0,
1480*c42dbd0eSchristos	VEX_W_0FXOP_09_C2_L_0, VEX_W_0FXOP_09_C3_L_0,
1481*c42dbd0eSchristos	VEX_W_0FXOP_09_C6_L_0, VEX_W_0FXOP_09_C7_L_0,
1482*c42dbd0eSchristos	VEX_W_0FXOP_09_CB_L_0, VEX_W_0FXOP_09_D1_L_0,
1483*c42dbd0eSchristos	VEX_W_0FXOP_09_D2_L_0, VEX_W_0FXOP_09_D3_L_0,
1484*c42dbd0eSchristos	VEX_W_0FXOP_09_D6_L_0, VEX_W_0FXOP_09_D7_L_0,
1485*c42dbd0eSchristos	VEX_W_0FXOP_09_DB_L_0, VEX_W_0FXOP_09_E1_L_0,
1486*c42dbd0eSchristos	VEX_W_0FXOP_09_E2_L_0, VEX_W_0FXOP_09_E3_L_0): New enumerators.
1487*c42dbd0eSchristos	(reg_table): Re-order XOP entries. Adjust their operands.
1488*c42dbd0eSchristos	(xop_table): Replace 08_85, 08_86, 08_87, 08_8E, 08_8F, 08_95,
1489*c42dbd0eSchristos	08_96, 08_97, 08_9E, 08_9F, 08_A3, 08_A6, 08_B6, 08_C0, 08_C1,
1490*c42dbd0eSchristos	08_C2, 08_C3, 09_01, 09_02, 09_12, 09_90, 09_91, 09_92, 09_93,
1491*c42dbd0eSchristos	09_94, 09_95, 09_96, 09_97, 09_98, 09_99, 09_9A, 09_9B, 09_C1,
1492*c42dbd0eSchristos	09_C2, 09_C3, 09_C6, 09_C7, 09_CB, 09_D1, 09_D2, 09_D3, 09_D6,
1493*c42dbd0eSchristos	09_D7, 09_DB, 09_E1, 09_E2, 09_E3, and VEX_LEN_0FXOP_0A_12
1494*c42dbd0eSchristos	entries by references ...
1495*c42dbd0eSchristos	(vex_len_table): ... to resepctive new entries here. For several
1496*c42dbd0eSchristos	new and existing entries reference ...
1497*c42dbd0eSchristos	(vex_w_table): ... new entries here.
1498*c42dbd0eSchristos	(mod_table): New MOD_VEX_0FXOP_09_12 entry.
1499*c42dbd0eSchristos
1500*c42dbd0eSchristos2020-07-08  Jan Beulich  <jbeulich@suse.com>
1501*c42dbd0eSchristos
1502*c42dbd0eSchristos	* i386-dis.c (XMVexScalarI4): Define.
1503*c42dbd0eSchristos	(VEX_LEN_0F3A6A_P_2, VEX_LEN_0F3A6B_P_2, VEX_LEN_0F3A6E_P_2,
1504*c42dbd0eSchristos	VEX_LEN_0F3A6F_P_2, VEX_LEN_0F3A7A_P_2, VEX_LEN_0F3A7B_P_2,
1505*c42dbd0eSchristos	VEX_LEN_0F3A7E_P_2, VEX_LEN_0F3A7F_P_2): Delete.
1506*c42dbd0eSchristos	(vex_len_table): Move scalar FMA4 entries ...
1507*c42dbd0eSchristos	(prefix_table): ... here.
1508*c42dbd0eSchristos	(OP_REG_VexI4): Handle scalar_mode.
1509*c42dbd0eSchristos	* i386-opc.tbl: Use VexLIG for scalar FMA4 insns.
1510*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
1511*c42dbd0eSchristos
1512*c42dbd0eSchristos2020-07-08  Jan Beulich  <jbeulich@suse.com>
1513*c42dbd0eSchristos
1514*c42dbd0eSchristos	* i386-dis.c (OP_Vex_2src_1, OP_Vex_2src_2, Vex_2src_1,
1515*c42dbd0eSchristos	Vex_2src_2): Delete.
1516*c42dbd0eSchristos	(OP_VexW, VexW): New.
1517*c42dbd0eSchristos	(xop_table): Use EXx for rotates by immediate. Use EXx and VexW
1518*c42dbd0eSchristos	for shifts and rotates by register.
1519*c42dbd0eSchristos
1520*c42dbd0eSchristos2020-07-08  Jan Beulich  <jbeulich@suse.com>
1521*c42dbd0eSchristos
1522*c42dbd0eSchristos	* i386-dis.c (OP_EX_VexImmW, OP_XMM_VexW, EXVexImmW, XMVexW,
1523*c42dbd0eSchristos	VEX_W_0F3A48_P_2, VEX_W_0F3A49_P_2, vex_w_done, get_vex_imm8,
1524*c42dbd0eSchristos	OP_EX_VexReg): Delete.
1525*c42dbd0eSchristos	(OP_VexI4, VexI4): New.
1526*c42dbd0eSchristos	(vex_w_table): Move vpermil2ps and vpermil2pd entries ...
1527*c42dbd0eSchristos	(prefix_table): ... here.
1528*c42dbd0eSchristos	(print_insn): Drop setting of vex_w_done.
1529*c42dbd0eSchristos
1530*c42dbd0eSchristos2020-07-08  Jan Beulich  <jbeulich@suse.com>
1531*c42dbd0eSchristos
1532*c42dbd0eSchristos	* i386-dis.c (OP_EX_VexW, EXVexW, EXdVexW, EXqVexW): Delete.
1533*c42dbd0eSchristos	(prefix_table, vex_len_table): Replace operands for FMA4 insns.
1534*c42dbd0eSchristos	(xop_table): Replace operands of 4-operand insns.
1535*c42dbd0eSchristos	(OP_REG_VexI4): Move VEX.W based operand swaping here.
1536*c42dbd0eSchristos
1537*c42dbd0eSchristos2020-07-07  Claudiu Zissulescu  <claziss@synopsys.com>
1538*c42dbd0eSchristos
1539*c42dbd0eSchristos	* arc-opc.c (insert_rbd): New function.
1540*c42dbd0eSchristos	(RBD): Define.
1541*c42dbd0eSchristos	(RBDdup): Likewise.
1542*c42dbd0eSchristos	* arc-tbl.h (vadd2, vadd4h, vmac2h, vmpy2h, vsub4h): Update
1543*c42dbd0eSchristos	instructions.
1544*c42dbd0eSchristos
1545*c42dbd0eSchristos2020-07-07  Jan Beulich  <jbeulich@suse.com>
1546*c42dbd0eSchristos
1547*c42dbd0eSchristos	* i386-dis.c (EVEX_W_0F3826_P_1, EVEX_W_0F3826_P_2,
1548*c42dbd0eSchristos	EVEX_W_0F3828_P_1, EVEX_W_0F3829_P_1, EVEX_W_0F3854_P_2,
1549*c42dbd0eSchristos	EVEX_W_0F3866_P_2, EVEX_W_0F3875_P_2, EVEX_W_0F387D_P_2,
1550*c42dbd0eSchristos	EVEX_W_0F388D_P_2, EVEX_W_0F3A3E_P_2, EVEX_W_0F3A3F_P_2):
1551*c42dbd0eSchristos	Delete.
1552*c42dbd0eSchristos	(putop): Handle "BW".
1553*c42dbd0eSchristos	* i386-dis-evex-w.h: Move entries for opcodes 0F3826, 0F3826,
1554*c42dbd0eSchristos	0F3828, 0F3829, 0F3854, 0F3866, 0F3875, 0F387D, 0F388D, 0F3A3E,
1555*c42dbd0eSchristos	and 0F3A3F ...
1556*c42dbd0eSchristos	* i386-dis-evex-prefix.h: ... here.
1557*c42dbd0eSchristos
1558*c42dbd0eSchristos2020-07-06  Jan Beulich  <jbeulich@suse.com>
1559*c42dbd0eSchristos
1560*c42dbd0eSchristos	* i386-dis.c (VEX_LEN_0FXOP_09_80, VEX_LEN_0FXOP_09_81): Delete.
1561*c42dbd0eSchristos	(VEX_LEN_0FXOP_09_82_W_0, VEX_LEN_0FXOP_09_83_W_0,
1562*c42dbd0eSchristos	VEX_W_0FXOP_09_80, VEX_W_0FXOP_09_81, VEX_W_0FXOP_09_82,
1563*c42dbd0eSchristos	VEX_W_0FXOP_09_83): New enumerators.
1564*c42dbd0eSchristos	(xop_table): Reference the above.
1565*c42dbd0eSchristos	(vex_len_table): Replace vfrczp* entries by vfrczs* ones.
1566*c42dbd0eSchristos	(vex_w_table): New VEX_W_0FXOP_09_80, VEX_W_0FXOP_09_81,
1567*c42dbd0eSchristos	VEX_W_0FXOP_09_82, and VEX_W_0FXOP_09_83 entries.
1568*c42dbd0eSchristos	(get_valid_dis386): Return bad_opcode for XOP.PP != 0.
1569*c42dbd0eSchristos
1570*c42dbd0eSchristos2020-07-06  Jan Beulich  <jbeulich@suse.com>
1571*c42dbd0eSchristos
1572*c42dbd0eSchristos	* i386-dis.c (EVEX_W_0F3838_P_1,
1573*c42dbd0eSchristos	EVEX_W_0F3839_P_1, EVEX_W_0F3840_P_2, EVEX_W_0F3855_P_2,
1574*c42dbd0eSchristos	EVEX_W_0F3868_P_3, EVEX_W_0F3871_P_2, EVEX_W_0F3873_P_2,
1575*c42dbd0eSchristos	EVEX_W_0F3A50_P_2, EVEX_W_0F3A51_P_2, EVEX_W_0F3A56_P_2,
1576*c42dbd0eSchristos	EVEX_W_0F3A57_P_2, EVEX_W_0F3A66_P_2, EVEX_W_0F3A67_P_2,
1577*c42dbd0eSchristos	EVEX_W_0F3A71_P_2, EVEX_W_0F3A73_P_2): Delete.
1578*c42dbd0eSchristos	(putop): Centralize management of last[]. Delete SAVE_LAST.
1579*c42dbd0eSchristos	* i386-dis-evex-w.h: Move entries for opcodes 0F3838, 0F3839,
1580*c42dbd0eSchristos	0F3840, 0F3855, 0F3868, 0F3871, 0F3873, 0F3A50, 0F3A51, 0F3A56,
1581*c42dbd0eSchristos	0F3A57, 0F3A66, 0F3A67,	0F3A71, and 0F3A73 ...
1582*c42dbd0eSchristos	* i386-dis-evex-prefix.h: here.
1583*c42dbd0eSchristos
1584*c42dbd0eSchristos2020-07-06  Jan Beulich  <jbeulich@suse.com>
1585*c42dbd0eSchristos
1586*c42dbd0eSchristos	* i386-dis.c (MOD_EVEX_0F381A_P_2_W_0, MOD_EVEX_0F381A_P_2_W_1,
1587*c42dbd0eSchristos	MOD_EVEX_0F381B_P_2_W_0, MOD_EVEX_0F381B_P_2_W_1,
1588*c42dbd0eSchristos	MOD_EVEX_0F385A_P_2_W_0, MOD_EVEX_0F385A_P_2_W_1,
1589*c42dbd0eSchristos	MOD_EVEX_0F385B_P_2_W_0, MOD_EVEX_0F385B_P_2_W_1): New
1590*c42dbd0eSchristos	enumerators.
1591*c42dbd0eSchristos	(EVEX_LEN_0F381A_P_2_W_0, EVEX_LEN_0F381A_P_2_W_1,
1592*c42dbd0eSchristos	EVEX_LEN_0F381B_P_2_W_0, EVEX_LEN_0F381B_P_2_W_1,
1593*c42dbd0eSchristos	EVEX_LEN_0F385A_P_2_W_0, EVEX_LEN_0F385A_P_2_W_1,
1594*c42dbd0eSchristos	EVEX_LEN_0F385B_P_2_W_0, EVEX_LEN_0F385B_P_2_W_1): Rename to ...
1595*c42dbd0eSchristos	(EVEX_LEN_0F381A_P_2_W_0_M_0, EVEX_LEN_0F381A_P_2_W_1_M_0,
1596*c42dbd0eSchristos	EVEX_LEN_0F381B_P_2_W_0_M_0, EVEX_LEN_0F381B_P_2_W_1_M_0,
1597*c42dbd0eSchristos	EVEX_LEN_0F385A_P_2_W_0_M_0, EVEX_LEN_0F385A_P_2_W_1_M_0,
1598*c42dbd0eSchristos	EVEX_LEN_0F385B_P_2_W_0_M_0, EVEX_LEN_0F385B_P_2_W_1_M_0): ...
1599*c42dbd0eSchristos	these, respectively.
1600*c42dbd0eSchristos	* i386-dis-evex-len.h: Adjust comments.
1601*c42dbd0eSchristos	* i386-dis-evex-mod.h: New MOD_EVEX_0F381A_P_2_W_0,
1602*c42dbd0eSchristos	MOD_EVEX_0F381A_P_2_W_1, MOD_EVEX_0F381B_P_2_W_0,
1603*c42dbd0eSchristos	MOD_EVEX_0F381B_P_2_W_1, MOD_EVEX_0F385A_P_2_W_0,
1604*c42dbd0eSchristos	MOD_EVEX_0F385A_P_2_W_1, MOD_EVEX_0F385B_P_2_W_0, and
1605*c42dbd0eSchristos	MOD_EVEX_0F385B_P_2_W_1 table entries.
1606*c42dbd0eSchristos	* i386-dis-evex-w.h: Reference mod_table[] for
1607*c42dbd0eSchristos	EVEX_W_0F381A_P_2, EVEX_W_0F381B_P_2, EVEX_W_0F385A_P_2, and
1608*c42dbd0eSchristos	EVEX_W_0F385B_P_2.
1609*c42dbd0eSchristos
1610*c42dbd0eSchristos2020-07-06  Jan Beulich  <jbeulich@suse.com>
1611*c42dbd0eSchristos
1612*c42dbd0eSchristos	* i386-dis-evex-len.h (vbroadcastf32x8, vbroadcasti32x8,
1613*c42dbd0eSchristos	vinsertf32x8, vinsertf64x4, vextractf32x8, vextractf64x4): Use
1614*c42dbd0eSchristos	EXymm.
1615*c42dbd0eSchristos	(vinserti32x8, vinserti64x4, vextracti32x8, vextracti64x4):
1616*c42dbd0eSchristos	Likewise. Mark 256-bit entries invalid.
1617*c42dbd0eSchristos
1618*c42dbd0eSchristos2020-07-06  Jan Beulich  <jbeulich@suse.com>
1619*c42dbd0eSchristos
1620*c42dbd0eSchristos	* i386-dis.c (PREFIX_EVEX_0F62, PREFIX_EVEX_0F6A,
1621*c42dbd0eSchristos	PREFIX_EVEX_0F6B, PREFIX_EVEX_0F6C, PREFIX_EVEX_0F6D,
1622*c42dbd0eSchristos	PREFIX_EVEX_0FD2, PREFIX_EVEX_0FD3, PREFIX_EVEX_0FD4,
1623*c42dbd0eSchristos	PREFIX_EVEX_0FF2, PREFIX_EVEX_0FF3, PREFIX_EVEX_0FF4,
1624*c42dbd0eSchristos	PREFIX_EVEX_0FFA, PREFIX_EVEX_0FFB, PREFIX_EVEX_0FFE,
1625*c42dbd0eSchristos	PREFIX_EVEX_0F382B): Delete.
1626*c42dbd0eSchristos	(EVEX_W_0F62_P_2, EVEX_W_0F6A_P_2, EVEX_W_0F6B_P_2,
1627*c42dbd0eSchristos	EVEX_W_0F6C_P_2, EVEX_W_0F6D_P_2, EVEX_W_0FD2_P_2,
1628*c42dbd0eSchristos	EVEX_W_0FD3_P_2, EVEX_W_0FD4_P_2, EVEX_W_0FF2_P_2,
1629*c42dbd0eSchristos	EVEX_W_0FF3_P_2, EVEX_W_0FF4_P_2, EVEX_W_0FFA_P_2,
1630*c42dbd0eSchristos	EVEX_W_0FFB_P_2, EVEX_W_0FFE_P_2, EVEX_W_0F382B_P_2): Rename
1631*c42dbd0eSchristos	to ...
1632*c42dbd0eSchristos	(EVEX_W_0F62, EVEX_W_0F6A, EVEX_W_0F6B, EVEX_W_0F6C,
1633*c42dbd0eSchristos	EVEX_W_0F6D, EVEX_W_0FD2, EVEX_W_0FD3, EVEX_W_0FD4,
1634*c42dbd0eSchristos	EVEX_W_0FF2, EVEX_W_0FF3, EVEX_W_0FF4, EVEX_W_0FFA,
1635*c42dbd0eSchristos	EVEX_W_0FFB, EVEX_W_0FFE, EVEX_W_0F382B): ... these
1636*c42dbd0eSchristos	respectively.
1637*c42dbd0eSchristos	* i386-dis-evex.h (evex_table): Reference VEX_W table entries
1638*c42dbd0eSchristos	for opcodes 0F62, 0F6A, 0F6B, 0F6C, 0F6D, 0FD2, 0FD3, 0FD4,
1639*c42dbd0eSchristos	0FF2, 0FF3, 0FF4, 0FFA, 0FFB, 0FFE, 0F382B.
1640*c42dbd0eSchristos	* i386-dis-evex-prefix.h (PREFIX_EVEX_0F62, PREFIX_EVEX_0F6A,
1641*c42dbd0eSchristos	PREFIX_EVEX_0F6B, PREFIX_EVEX_0F6C, PREFIX_EVEX_0F6D,
1642*c42dbd0eSchristos	PREFIX_EVEX_0FD2, PREFIX_EVEX_0FD3, PREFIX_EVEX_0FD4,
1643*c42dbd0eSchristos	PREFIX_EVEX_0FF2, PREFIX_EVEX_0FF3, PREFIX_EVEX_0FF4,
1644*c42dbd0eSchristos	PREFIX_EVEX_0FFA, PREFIX_EVEX_0FFB, PREFIX_EVEX_0FFE,
1645*c42dbd0eSchristos	PREFIX_EVEX_0F382B): Remove table entries.
1646*c42dbd0eSchristos	* i386-dis-evex-w.h: Reference VEX table entries for opcodes
1647*c42dbd0eSchristos	0F62, 0F6A, 0F6B, 0F6C, 0F6D, 0FD2, 0FD3, 0FD4, 0FF2, 0FF3,
1648*c42dbd0eSchristos	0FF4, 0FFA, 0FFB, 0FFE, 0F382B.
1649*c42dbd0eSchristos
1650*c42dbd0eSchristos2020-07-06  Jan Beulich  <jbeulich@suse.com>
1651*c42dbd0eSchristos
1652*c42dbd0eSchristos	* i386-dis.c (EVEX_LEN_0F3816_P_2, EVEX_LEN_0F3836_P_2,
1653*c42dbd0eSchristos	EVEX_LEN_0F3A00_P_2_W_1, EVEX_LEN_0F3A01_P_2_W_1): New
1654*c42dbd0eSchristos	enumerators.
1655*c42dbd0eSchristos	* i386-dis-evex-len.h (evex_len_table): New EVEX_LEN_0F3816_P_2,
1656*c42dbd0eSchristos	EVEX_LEN_0F3836_P_2, EVEX_LEN_0F3A00_P_2_W_1, and
1657*c42dbd0eSchristos	EVEX_LEN_0F3A01_P_2_W_1 table entries.
1658*c42dbd0eSchristos	* i386-dis-evex-prefix.h, i386-dis-evex-w.h: Reference the above
1659*c42dbd0eSchristos	entries.
1660*c42dbd0eSchristos
1661*c42dbd0eSchristos2020-07-06  Jan Beulich  <jbeulich@suse.com>
1662*c42dbd0eSchristos
1663*c42dbd0eSchristos	* i386-dis.c (EVEX_LEN_0FC4_P_2, EVEX_LEN_0FC5_P_2,
1664*c42dbd0eSchristos	EVEX_LEN_0F3A14_P_2, EVEX_LEN_0F3A15_P_2, EVEX_LEN_0F3A16_P_2,
1665*c42dbd0eSchristos	EVEX_LEN_0F3A17_P_2, EVEX_LEN_0F3A20_P_2,
1666*c42dbd0eSchristos	EVEX_LEN_0F3A21_P_2_W_0, EVEX_LEN_0F3A22_P_2): New enumerators.
1667*c42dbd0eSchristos	* i386-dis-evex-len.h (evex_len_table): New EVEX_LEN_0FC4_P_2,
1668*c42dbd0eSchristos	EVEX_LEN_0FC5_P_2, EVEX_LEN_0F3A14_P_2, EVEX_LEN_0F3A15_P_2,
1669*c42dbd0eSchristos	EVEX_LEN_0F3A16_P_2, EVEX_LEN_0F3A17_P_2, EVEX_LEN_0F3A20_P_2,
1670*c42dbd0eSchristos	EVEX_LEN_0F3A21_P_2_W_0, and EVEX_LEN_0F3A22_P_2 table entries.
1671*c42dbd0eSchristos	* i386-dis-evex-prefix.h, i386-dis-evex-w.h: Reference the above
1672*c42dbd0eSchristos	entries.
1673*c42dbd0eSchristos
1674*c42dbd0eSchristos2020-07-06  Jan Beulich  <jbeulich@suse.com>
1675*c42dbd0eSchristos
1676*c42dbd0eSchristos	* i386-dis.c (PREFIX_EVEX_0F3A1D, EVEX_W_0F3A1D_P_2): Delete.
1677*c42dbd0eSchristos	(VEX_W_0F3813_P_2, VEX_W_0F3A1D_P_2): New enumerators.
1678*c42dbd0eSchristos	(prefix_table): Reference VEX_W_0F3813_P_2 and VEX_W_0F3A1D_P_2
1679*c42dbd0eSchristos	respectively.
1680*c42dbd0eSchristos	(vex_w_table): New VEX_W_0F3813_P_2 and VEX_W_0F3A1D_P_2 table
1681*c42dbd0eSchristos	entries.
1682*c42dbd0eSchristos	* i386-dis-evex.h (evex_table): Reference VEX table entry for
1683*c42dbd0eSchristos	opcode 0F3A1D.
1684*c42dbd0eSchristos	* i386-dis-evex-prefix.h (PREFIX_EVEX_0F3A1D): Delete table
1685*c42dbd0eSchristos	entry.
1686*c42dbd0eSchristos	* i386-dis-evex-w.h (EVEX_W_0F3A1D_P_2): Likewise.
1687*c42dbd0eSchristos
1688*c42dbd0eSchristos2020-07-06  Jan Beulich  <jbeulich@suse.com>
1689*c42dbd0eSchristos
1690*c42dbd0eSchristos	* i386-dis.c (PREFIX_EVEX_0F60, PREFIX_EVEX_0F61,
1691*c42dbd0eSchristos	PREFIX_EVEX_0F63, PREFIX_EVEX_0F67, PREFIX_EVEX_0F68,
1692*c42dbd0eSchristos	PREFIX_EVEX_0F69, PREFIX_EVEX_0FD1, PREFIX_EVEX_0FD5,
1693*c42dbd0eSchristos	PREFIX_EVEX_0FD8, PREFIX_EVEX_0FD9, PREFIX_EVEX_0FDA,
1694*c42dbd0eSchristos	PREFIX_EVEX_0FDC, PREFIX_EVEX_0FDD, PREFIX_EVEX_0FDE,
1695*c42dbd0eSchristos	PREFIX_EVEX_0FE0, PREFIX_EVEX_0FE1, PREFIX_EVEX_0FE3,
1696*c42dbd0eSchristos	PREFIX_EVEX_0FE4, PREFIX_EVEX_0FE5, PREFIX_EVEX_0FE8,
1697*c42dbd0eSchristos	PREFIX_EVEX_0FE9, PREFIX_EVEX_0FEA, PREFIX_EVEX_0FEC,
1698*c42dbd0eSchristos	PREFIX_EVEX_0FED, PREFIX_EVEX_0FEE, PREFIX_EVEX_0FF1,
1699*c42dbd0eSchristos	PREFIX_EVEX_0FF5, PREFIX_EVEX_0FF6, PREFIX_EVEX_0FF8,
1700*c42dbd0eSchristos	PREFIX_EVEX_0FF9, PREFIX_EVEX_0FFC, PREFIX_EVEX_0FFD,
1701*c42dbd0eSchristos	PREFIX_EVEX_0F3800, PREFIX_EVEX_0F3804, PREFIX_EVEX_0F380B,
1702*c42dbd0eSchristos	PREFIX_EVEX_0F380C, PREFIX_EVEX_0F3818, PREFIX_EVEX_0F381C,
1703*c42dbd0eSchristos	PREFIX_EVEX_0F381D, PREFIX_EVEX_0F383C, PREFIX_EVEX_0F383E,
1704*c42dbd0eSchristos	PREFIX_EVEX_0F3858, PREFIX_EVEX_0F3878, PREFIX_EVEX_0F3879,
1705*c42dbd0eSchristos	PREFIX_EVEX_0F3896, PREFIX_EVEX_0F3897, PREFIX_EVEX_0F3898,
1706*c42dbd0eSchristos	PREFIX_EVEX_0F3899, PREFIX_EVEX_0F389C, PREFIX_EVEX_0F389D,
1707*c42dbd0eSchristos	PREFIX_EVEX_0F389E, PREFIX_EVEX_0F389F, PREFIX_EVEX_0F38A6,
1708*c42dbd0eSchristos	PREFIX_EVEX_0F38A7, PREFIX_EVEX_0F38A8, PREFIX_EVEX_0F38A9,
1709*c42dbd0eSchristos	PREFIX_EVEX_0F38AC, PREFIX_EVEX_0F38AD, PREFIX_EVEX_0F38AE,
1710*c42dbd0eSchristos	PREFIX_EVEX_0F38AF, PREFIX_EVEX_0F38B6, PREFIX_EVEX_0F38B7,
1711*c42dbd0eSchristos	PREFIX_EVEX_0F38B8, PREFIX_EVEX_0F38B9, PREFIX_EVEX_0F38BA,
1712*c42dbd0eSchristos	PREFIX_EVEX_0F38BB, PREFIX_EVEX_0F38BC, PREFIX_EVEX_0F38BD,
1713*c42dbd0eSchristos	PREFIX_EVEX_0F38BE, PREFIX_EVEX_0F38BF, PREFIX_EVEX_0F38CF,
1714*c42dbd0eSchristos	PREFIX_EVEX_0F38DC, PREFIX_EVEX_0F38DD, PREFIX_EVEX_0F38DE,
1715*c42dbd0eSchristos	PREFIX_EVEX_0F38DF, PREFIX_EVEX_0F3A04, PREFIX_EVEX_0F3A0F,
1716*c42dbd0eSchristos	PREFIX_EVEX_0F3A44, PREFIX_EVEX_0F3ACE, PREFIX_EVEX_0F3ACF,
1717*c42dbd0eSchristos	EVEX_W_0F380C_P_2, EVEX_W_0F3818_P_2, EVEX_W_0F3858_P_2,
1718*c42dbd0eSchristos	EVEX_W_0F3878_P_2, EVEX_W_0F3879_P_2, EVEX_W_0F3A04_P_2,
1719*c42dbd0eSchristos	EVEX_W_0F3ACE_P_2, EVEX_W_0F3ACF_P_2): Delete.
1720*c42dbd0eSchristos	(prefix_table): Add EXxEVexR to FMA table entries.
1721*c42dbd0eSchristos	(OP_Rounding): Move abort() invocation.
1722*c42dbd0eSchristos	* i386-dis-evex.h (evex_table): Reference VEX table for opcodes
1723*c42dbd0eSchristos	0F60, 0F61, 0F63, 0F67, 0F68, 0F69, 0FD1, 0FD5, 0FD8, 0FD9,
1724*c42dbd0eSchristos	0FDA, 0FDC, 0FDD, 0FDE, 0FE0, 0FE1, 0FE3, 0FE4, 0FE5, 0FE8,
1725*c42dbd0eSchristos	0FE9, 0FEA, 0FEC, 0FED, 0FEE, 0FF1, 0FF5, 0FF6, 0FF8, 0FF9,
1726*c42dbd0eSchristos	0FFC, 0FFD, 0F3800, 0F3804, 0F380B, 0F380C, 0F3818, 0F381C,
1727*c42dbd0eSchristos	0F381D, 0F383C, 0F383E, 0F3858, 0F3878, 0F3879, 0F3896, 0F3897,
1728*c42dbd0eSchristos	0F3898, 0F3899, 0F389C, 0F389D, 0F389E, 0F389F, 0F38A6, 0F38A7,
1729*c42dbd0eSchristos	0F38A8, 0F38A9, 0F38AC, 0F38AD, 0F38AE, 0F38AF, 0F38B6, 0F38B7,
1730*c42dbd0eSchristos	0F38B8, 0F38B9, 0F38BA, 0F38BB, 0F38BC, 0F38BD, 0F38BE, 0F38BF,
1731*c42dbd0eSchristos	0F38CF, 0F38DC, 0F38DD, 0F38DE, 0F38DF, 0F3A04, 0F3A0F, 0F3A44,
1732*c42dbd0eSchristos	0F3ACE, 0F3ACF.
1733*c42dbd0eSchristos	* i386-dis-evex-prefix.h (PREFIX_EVEX_0F60, PREFIX_EVEX_0F61,
1734*c42dbd0eSchristos	PREFIX_EVEX_0F63, PREFIX_EVEX_0F67, PREFIX_EVEX_0F68,
1735*c42dbd0eSchristos	PREFIX_EVEX_0F69, PREFIX_EVEX_0FD1, PREFIX_EVEX_0FD5,
1736*c42dbd0eSchristos	PREFIX_EVEX_0FD8, PREFIX_EVEX_0FD9, PREFIX_EVEX_0FDA,
1737*c42dbd0eSchristos	PREFIX_EVEX_0FDC, PREFIX_EVEX_0FDD, PREFIX_EVEX_0FDE,
1738*c42dbd0eSchristos	PREFIX_EVEX_0FE0, PREFIX_EVEX_0FE1, PREFIX_EVEX_0FE3,
1739*c42dbd0eSchristos	PREFIX_EVEX_0FE4, PREFIX_EVEX_0FE5, PREFIX_EVEX_0FE8,
1740*c42dbd0eSchristos	PREFIX_EVEX_0FE9, PREFIX_EVEX_0FEA, PREFIX_EVEX_0FEC,
1741*c42dbd0eSchristos	PREFIX_EVEX_0FED, PREFIX_EVEX_0FEE, PREFIX_EVEX_0FF1,
1742*c42dbd0eSchristos	PREFIX_EVEX_0FF5, PREFIX_EVEX_0FF6, PREFIX_EVEX_0FF8,
1743*c42dbd0eSchristos	PREFIX_EVEX_0FF9, PREFIX_EVEX_0FFC, PREFIX_EVEX_0FFD,
1744*c42dbd0eSchristos	PREFIX_EVEX_0F3800, PREFIX_EVEX_0F3804, PREFIX_EVEX_0F380B,
1745*c42dbd0eSchristos	PREFIX_EVEX_0F380C, PREFIX_EVEX_0F3818, PREFIX_EVEX_0F381C,
1746*c42dbd0eSchristos	PREFIX_EVEX_0F381D, PREFIX_EVEX_0F383C, PREFIX_EVEX_0F383E,
1747*c42dbd0eSchristos	PREFIX_EVEX_0F3858, PREFIX_EVEX_0F3878, PREFIX_EVEX_0F3879,
1748*c42dbd0eSchristos	PREFIX_EVEX_0F3896, PREFIX_EVEX_0F3897, PREFIX_EVEX_0F3898,
1749*c42dbd0eSchristos	PREFIX_EVEX_0F3899, PREFIX_EVEX_0F389C, PREFIX_EVEX_0F389D,
1750*c42dbd0eSchristos	PREFIX_EVEX_0F389E, PREFIX_EVEX_0F389F, PREFIX_EVEX_0F38A6,
1751*c42dbd0eSchristos	PREFIX_EVEX_0F38A7, PREFIX_EVEX_0F38A8, PREFIX_EVEX_0F38A9,
1752*c42dbd0eSchristos	PREFIX_EVEX_0F38AC, PREFIX_EVEX_0F38AD, PREFIX_EVEX_0F38AE,
1753*c42dbd0eSchristos	PREFIX_EVEX_0F38AF, PREFIX_EVEX_0F38B6, PREFIX_EVEX_0F38B7,
1754*c42dbd0eSchristos	PREFIX_EVEX_0F38B8, PREFIX_EVEX_0F38B9, PREFIX_EVEX_0F38BA,
1755*c42dbd0eSchristos	PREFIX_EVEX_0F38BB, PREFIX_EVEX_0F38BC, PREFIX_EVEX_0F38BD,
1756*c42dbd0eSchristos	PREFIX_EVEX_0F38BE, PREFIX_EVEX_0F38BF, PREFIX_EVEX_0F38CF,
1757*c42dbd0eSchristos	PREFIX_EVEX_0F38DC, PREFIX_EVEX_0F38DD, PREFIX_EVEX_0F38DE,
1758*c42dbd0eSchristos	PREFIX_EVEX_0F38DF, PREFIX_EVEX_0F3A04, PREFIX_EVEX_0F3A0F,
1759*c42dbd0eSchristos	PREFIX_EVEX_0F3A44, PREFIX_EVEX_0F3ACE, PREFIX_EVEX_0F3ACF):
1760*c42dbd0eSchristos	Delete table entries.
1761*c42dbd0eSchristos	* i386-dis-evex-w.h (EVEX_W_0F380C_P_2, EVEX_W_0F3818_P_2,
1762*c42dbd0eSchristos	EVEX_W_0F3858_P_2, EVEX_W_0F3878_P_2, EVEX_W_0F3879_P_2,
1763*c42dbd0eSchristos	EVEX_W_0F3A04_P_2, EVEX_W_0F3ACE_P_2, EVEX_W_0F3ACF_P_2):
1764*c42dbd0eSchristos	Likewise.
1765*c42dbd0eSchristos
1766*c42dbd0eSchristos2020-07-06  Jan Beulich  <jbeulich@suse.com>
1767*c42dbd0eSchristos
1768*c42dbd0eSchristos	* i386-dis.c (EXqScalarS): Delete.
1769*c42dbd0eSchristos	(vex_len_table): Replace EXqScalarS by EXqVexScalarS.
1770*c42dbd0eSchristos	* i386-dis-evex-w.h (vmovq): Use EXqVexScalarS.
1771*c42dbd0eSchristos
1772*c42dbd0eSchristos2020-07-06  Jan Beulich  <jbeulich@suse.com>
1773*c42dbd0eSchristos
1774*c42dbd0eSchristos	* i386-dis.c (safe-ctype.h): Include.
1775*c42dbd0eSchristos	(EXdScalar, EXqScalar): Delete.
1776*c42dbd0eSchristos	(d_scalar_mode, q_scalar_mode): Delete.
1777*c42dbd0eSchristos	(prefix_table, vex_len_table): Use EXxmm_md in place of
1778*c42dbd0eSchristos	EXdScalar and EXxmm_mq in place of EXqScalar.
1779*c42dbd0eSchristos	(intel_operand_size, OP_E_memory, OP_EX): Remove uses of
1780*c42dbd0eSchristos	d_scalar_mode and q_scalar_mode.
1781*c42dbd0eSchristos	* i386-dis-evex-w.h (vmovss): Use EXxmm_md.
1782*c42dbd0eSchristos	(vmovsd): Use EXxmm_mq.
1783*c42dbd0eSchristos
1784*c42dbd0eSchristos2020-07-06  Yuri Chornoivan  <yurchor@ukr.net>
1785*c42dbd0eSchristos
1786*c42dbd0eSchristos	PR 26204
1787*c42dbd0eSchristos	* arc-dis.c: Fix spelling mistake.
1788*c42dbd0eSchristos	* po/opcodes.pot: Regenerate.
1789*c42dbd0eSchristos
1790*c42dbd0eSchristos2020-07-06  Nick Clifton  <nickc@redhat.com>
1791*c42dbd0eSchristos
1792*c42dbd0eSchristos	* po/pt_BR.po: Updated Brazilian Portugugese translation.
1793*c42dbd0eSchristos	* po/uk.po: Updated Ukranian translation.
1794*c42dbd0eSchristos
1795*c42dbd0eSchristos2020-07-04  Nick Clifton  <nickc@redhat.com>
1796*c42dbd0eSchristos
1797*c42dbd0eSchristos	* configure: Regenerate.
1798*c42dbd0eSchristos	* po/opcodes.pot: Regenerate.
1799*c42dbd0eSchristos
1800*c42dbd0eSchristos2020-07-04  Nick Clifton  <nickc@redhat.com>
1801*c42dbd0eSchristos
1802*c42dbd0eSchristos	Binutils 2.35 branch created.
1803*c42dbd0eSchristos
1804*c42dbd0eSchristos2020-07-02  H.J. Lu  <hongjiu.lu@intel.com>
1805*c42dbd0eSchristos
1806*c42dbd0eSchristos	* i386-gen.c (opcode_modifiers): Add VexSwapSources.
1807*c42dbd0eSchristos	* i386-opc.h (VexSwapSources): New.
1808*c42dbd0eSchristos	(i386_opcode_modifier): Add vexswapsources.
1809*c42dbd0eSchristos	* i386-opc.tbl: Add VexSwapSources to BMI2 and BMI instructions
1810*c42dbd0eSchristos	with two source operands swapped.
1811*c42dbd0eSchristos	* i386-tbl.h: Regenerated.
1812*c42dbd0eSchristos
1813*c42dbd0eSchristos2020-06-30  Nelson Chu  <nelson.chu@sifive.com>
1814*c42dbd0eSchristos
1815*c42dbd0eSchristos	* riscv-dis.c (print_insn_args, case 'E'): Updated.  Let the
1816*c42dbd0eSchristos	unprivileged CSR can also be initialized.
1817*c42dbd0eSchristos
1818*c42dbd0eSchristos2020-06-29  Alan Modra  <amodra@gmail.com>
1819*c42dbd0eSchristos
1820*c42dbd0eSchristos	* arm-dis.c: Use C style comments.
1821*c42dbd0eSchristos	* cr16-opc.c: Likewise.
1822*c42dbd0eSchristos	* ft32-dis.c: Likewise.
1823*c42dbd0eSchristos	* moxie-opc.c: Likewise.
1824*c42dbd0eSchristos	* tic54x-dis.c: Likewise.
1825*c42dbd0eSchristos	* s12z-opc.c: Remove useless comment.
1826*c42dbd0eSchristos	* xgate-dis.c: Likewise.
1827*c42dbd0eSchristos
1828*c42dbd0eSchristos2020-06-26  H.J. Lu  <hongjiu.lu@intel.com>
1829*c42dbd0eSchristos
1830*c42dbd0eSchristos	* i386-opc.tbl: Add a blank line.
1831*c42dbd0eSchristos
1832*c42dbd0eSchristos2020-06-26  H.J. Lu  <hongjiu.lu@intel.com>
1833*c42dbd0eSchristos
1834*c42dbd0eSchristos	* i386-gen.c (opcode_modifiers): Replace VecSIB with SIB.
1835*c42dbd0eSchristos	(VecSIB128): Renamed to ...
1836*c42dbd0eSchristos	(VECSIB128): This.
1837*c42dbd0eSchristos	(VecSIB256): Renamed to ...
1838*c42dbd0eSchristos	(VECSIB256): This.
1839*c42dbd0eSchristos	(VecSIB512): Renamed to ...
1840*c42dbd0eSchristos	(VECSIB512): This.
1841*c42dbd0eSchristos	(VecSIB): Renamed to ...
1842*c42dbd0eSchristos	(SIB): This.
1843*c42dbd0eSchristos	(i386_opcode_modifier): Replace vecsib with sib.
1844*c42dbd0eSchristos	* i386-opc.tbl (VecSIB128): New.
1845*c42dbd0eSchristos	(VecSIB256): Likewise.
1846*c42dbd0eSchristos	(VecSIB512): Likewise.
1847*c42dbd0eSchristos	Replace VecSIB=1, VecSIB=2 and VecSIB=3 with VecSIB128, VecSIB256
1848*c42dbd0eSchristos	and VecSIB512, respectively.
1849*c42dbd0eSchristos
1850*c42dbd0eSchristos2020-06-26  Jan Beulich  <jbeulich@suse.com>
1851*c42dbd0eSchristos
1852*c42dbd0eSchristos	* i386-dis.c: Adjust description of I macro.
1853*c42dbd0eSchristos	(x86_64_table): Drop use of I.
1854*c42dbd0eSchristos	(float_mem): Replace use of I.
1855*c42dbd0eSchristos	(putop): Remove handling of I. Adjust setting/clearing of "alt".
1856*c42dbd0eSchristos
1857*c42dbd0eSchristos2020-06-26  Jan Beulich  <jbeulich@suse.com>
1858*c42dbd0eSchristos
1859*c42dbd0eSchristos	* i386-dis.c: (print_insn): Avoid straight assignment to
1860*c42dbd0eSchristos	priv.orig_sizeflag when processing -M sub-options.
1861*c42dbd0eSchristos
1862*c42dbd0eSchristos2020-06-25  Jan Beulich  <jbeulich@suse.com>
1863*c42dbd0eSchristos
1864*c42dbd0eSchristos	* i386-dis.c: Adjust description of J macro.
1865*c42dbd0eSchristos	(dis386, x86_64_table, mod_table): Replace J.
1866*c42dbd0eSchristos	(putop): Remove handling of J.
1867*c42dbd0eSchristos
1868*c42dbd0eSchristos2020-06-25  Jan Beulich  <jbeulich@suse.com>
1869*c42dbd0eSchristos
1870*c42dbd0eSchristos	* i386-dis.c: (float_mem): Reduce alternatives for fstpt and fldpt.
1871*c42dbd0eSchristos
1872*c42dbd0eSchristos2020-06-25  Jan Beulich  <jbeulich@suse.com>
1873*c42dbd0eSchristos
1874*c42dbd0eSchristos	* i386-dis.c: Adjust description of "LQ" macro.
1875*c42dbd0eSchristos	(dis386_twobyte): Use LQ for sysret.
1876*c42dbd0eSchristos	(putop): Adjust handling of LQ.
1877*c42dbd0eSchristos
1878*c42dbd0eSchristos2020-06-22  Nelson Chu  <nelson.chu@sifive.com>
1879*c42dbd0eSchristos
1880*c42dbd0eSchristos	* riscv-opc.c: Move the structures and functions to bfd/elfxx-riscv.c.
1881*c42dbd0eSchristos	* riscv-dis.c: Include elfxx-riscv.h.
1882*c42dbd0eSchristos
1883*c42dbd0eSchristos2020-06-18  H.J. Lu  <hongjiu.lu@intel.com>
1884*c42dbd0eSchristos
1885*c42dbd0eSchristos	* i386-dis.c (prefix_table): Revert the last vmgexit change.
1886*c42dbd0eSchristos
1887*c42dbd0eSchristos2020-06-17  Lili Cui  <lili.cui@intel.com>
1888*c42dbd0eSchristos
1889*c42dbd0eSchristos	* i386-dis.c (prefix_table): Delete the incorrect vmgexit.
1890*c42dbd0eSchristos
1891*c42dbd0eSchristos2020-06-14  H.J. Lu  <hongjiu.lu@intel.com>
1892*c42dbd0eSchristos
1893*c42dbd0eSchristos	PR gas/26115
1894*c42dbd0eSchristos	* i386-dis.c (prefix_table): Replace xsuspldtrk with xsusldtrk.
1895*c42dbd0eSchristos	* i386-opc.tbl: Likewise.
1896*c42dbd0eSchristos	* i386-tbl.h: Regenerated.
1897*c42dbd0eSchristos
1898*c42dbd0eSchristos2020-06-12  Nelson Chu  <nelson.chu@sifive.com>
1899*c42dbd0eSchristos
1900*c42dbd0eSchristos	* riscv-opc.c (priv_specs): Remove v1.9 and PRIV_SPEC_CLASS_1P9.
1901*c42dbd0eSchristos
1902*c42dbd0eSchristos2020-06-11  Alex Coplan  <alex.coplan@arm.com>
1903*c42dbd0eSchristos
1904*c42dbd0eSchristos	* aarch64-opc.c (SYSREG): New macro for describing system registers.
1905*c42dbd0eSchristos	(SR_CORE): Likewise.
1906*c42dbd0eSchristos	(SR_FEAT): Likewise.
1907*c42dbd0eSchristos	(SR_RNG): Likewise.
1908*c42dbd0eSchristos	(SR_V8_1): Likewise.
1909*c42dbd0eSchristos	(SR_V8_2): Likewise.
1910*c42dbd0eSchristos	(SR_V8_3): Likewise.
1911*c42dbd0eSchristos	(SR_V8_4): Likewise.
1912*c42dbd0eSchristos	(SR_PAN): Likewise.
1913*c42dbd0eSchristos	(SR_RAS): Likewise.
1914*c42dbd0eSchristos	(SR_SSBS): Likewise.
1915*c42dbd0eSchristos	(SR_SVE): Likewise.
1916*c42dbd0eSchristos	(SR_ID_PFR2): Likewise.
1917*c42dbd0eSchristos	(SR_PROFILE): Likewise.
1918*c42dbd0eSchristos	(SR_MEMTAG): Likewise.
1919*c42dbd0eSchristos	(SR_SCXTNUM): Likewise.
1920*c42dbd0eSchristos	(aarch64_sys_regs): Refactor to store feature information in the table.
1921*c42dbd0eSchristos	(aarch64_sys_reg_supported_p): Collapse logic for system registers
1922*c42dbd0eSchristos	that now describe their own features.
1923*c42dbd0eSchristos	(aarch64_pstatefield_supported_p): Likewise.
1924*c42dbd0eSchristos
1925*c42dbd0eSchristos2020-06-09  H.J. Lu  <hongjiu.lu@intel.com>
1926*c42dbd0eSchristos
1927*c42dbd0eSchristos	* i386-dis.c (prefix_table): Fix a typo in comments.
1928*c42dbd0eSchristos
1929*c42dbd0eSchristos2020-06-09  Jan Beulich  <jbeulich@suse.com>
1930*c42dbd0eSchristos
1931*c42dbd0eSchristos	* i386-dis.c (rex_ignored): Delete.
1932*c42dbd0eSchristos	(ckprefix): Drop rex_ignored initialization.
1933*c42dbd0eSchristos	(get_valid_dis386): Drop setting of rex_ignored.
1934*c42dbd0eSchristos	(print_insn): Drop checking of rex_ignored. Don't record data
1935*c42dbd0eSchristos	size prefix as used with VEX-and-alike encodings.
1936*c42dbd0eSchristos
1937*c42dbd0eSchristos2020-06-09  Jan Beulich  <jbeulich@suse.com>
1938*c42dbd0eSchristos
1939*c42dbd0eSchristos	* i386-dis.c (MOD_0F12_PREFIX_2, MOD_0F16_PREFIX_2,
1940*c42dbd0eSchristos	MOD_VEX_0F12_PREFIX_2, MOD_VEX_0F16_PREFIX_2): New enumerators.
1941*c42dbd0eSchristos	(VEX_LEN_0F12_P_2, VEX_LEN_0F16_P_2): Delete.
1942*c42dbd0eSchristos	(VEX_LEN_0F12_P_2_M_0, VEX_LEN_0F16_P_2_M_0): Define.
1943*c42dbd0eSchristos	(prefix_table): Decode MOD for cases 2 of opcodes 0F12, 0F16,
1944*c42dbd0eSchristos	VEX_0F12, and VEX_0F16.
1945*c42dbd0eSchristos	(vex_len_table): Use X for vmovlp* and vmovh*s. Drop
1946*c42dbd0eSchristos	VEX_LEN_0F12_P_2 and VEX_LEN_0F16_P_2 entries.
1947*c42dbd0eSchristos	(mod_table): Use X for movlpX and movhpX. Drop PREFIX_OPCODE
1948*c42dbd0eSchristos	from movlps and movhlps. New MOD_0F12_PREFIX_2,
1949*c42dbd0eSchristos	MOD_0F16_PREFIX_2, MOD_VEX_0F12_PREFIX_2, and
1950*c42dbd0eSchristos	MOD_VEX_0F16_PREFIX_2 entries.
1951*c42dbd0eSchristos
1952*c42dbd0eSchristos2020-06-09  Jan Beulich  <jbeulich@suse.com>
1953*c42dbd0eSchristos
1954*c42dbd0eSchristos	* i386-dis.c (MOD_EVEX_0F12_PREFIX_2, MOD_EVEX_0F13,
1955*c42dbd0eSchristos	MOD_EVEX_0F16_PREFIX_2, MOD_EVEX_0F17, MOD_EVEX_0F2B): New enumerators.
1956*c42dbd0eSchristos	(PREFIX_EVEX_0F13, PREFIX_EVEX_0F14, PREFIX_EVEX_0F15,
1957*c42dbd0eSchristos	PREFIX_EVEX_0F17, PREFIX_EVEX_0F28, PREFIX_EVEX_0F29,
1958*c42dbd0eSchristos	PREFIX_EVEX_0F2B, PREFIX_EVEX_0F54, PREFIX_EVEX_0F55,
1959*c42dbd0eSchristos	PREFIX_EVEX_0F56, PREFIX_EVEX_0F57, PREFIX_EVEX_0FC6,
1960*c42dbd0eSchristos	EVEX_W_0F10_P_0, EVEX_W_0F10_P_2, EVEX_W_0F11_P_0,
1961*c42dbd0eSchristos	EVEX_W_0F11_P_2, EVEX_W_0F12_P_0_M_0, EVEX_W_0F12_P_2,
1962*c42dbd0eSchristos	EVEX_W_0F13_P_0, EVEX_W_0F13_P_2, EVEX_W_0F14_P_0,
1963*c42dbd0eSchristos	EVEX_W_0F14_P_2, EVEX_W_0F15_P_0, EVEX_W_0F15_P_2,
1964*c42dbd0eSchristos	EVEX_W_0F16_P_0_M_0, EVEX_W_0F16_P_2, EVEX_W_0F17_P_0,
1965*c42dbd0eSchristos	EVEX_W_0F17_P_2, EVEX_W_0F28_P_0, EVEX_W_0F28_P_2,
1966*c42dbd0eSchristos	EVEX_W_0F29_P_0, EVEX_W_0F29_P_2, EVEX_W_0F2B_P_0,
1967*c42dbd0eSchristos	EVEX_W_0F2B_P_2, EVEX_W_0F2E_P_0, EVEX_W_0F2E_P_2,
1968*c42dbd0eSchristos	EVEX_W_0F2F_P_0, EVEX_W_0F2F_P_2, EVEX_W_0F51_P_0,
1969*c42dbd0eSchristos	EVEX_W_0F51_P_2, EVEX_W_0F54_P_0, EVEX_W_0F54_P_2,
1970*c42dbd0eSchristos	EVEX_W_0F55_P_0, EVEX_W_0F55_P_2, EVEX_W_0F56_P_0,
1971*c42dbd0eSchristos	EVEX_W_0F56_P_2, EVEX_W_0F57_P_0, EVEX_W_0F57_P_2,
1972*c42dbd0eSchristos	EVEX_W_0F58_P_0, EVEX_W_0F58_P_2, EVEX_W_0F59_P_0,
1973*c42dbd0eSchristos	EVEX_W_0F59_P_2, EVEX_W_0F5C_P_0, EVEX_W_0F5C_P_2,
1974*c42dbd0eSchristos	EVEX_W_0F5D_P_0, EVEX_W_0F5D_P_2, EVEX_W_0F5E_P_0,
1975*c42dbd0eSchristos	EVEX_W_0F5E_P_2, EVEX_W_0F5F_P_0, EVEX_W_0F5F_P_2,
1976*c42dbd0eSchristos	EVEX_W_0FC2_P_0, EVEX_W_0FC2_P_2, EVEX_W_0FC6_P_0,
1977*c42dbd0eSchristos	EVEX_W_0FC6_P_2): Delete.
1978*c42dbd0eSchristos	(print_insn): Add EVEX.W vs embedded prefix consistency check
1979*c42dbd0eSchristos	to prefix validation.
1980*c42dbd0eSchristos	* i386-dis-evex.h (evex_table): Don't further descend for
1981*c42dbd0eSchristos	vunpcklpX, vunpckhpX, vmovapX, vandpX, vandnpX, vorpX, vxorpX,
1982*c42dbd0eSchristos	and vshufpX. Continue with MOD decoding for opcodes 0F13, 0F17,
1983*c42dbd0eSchristos	and 0F2B.
1984*c42dbd0eSchristos	* i386-dis-evex-mod.h: Add/adjust vmovlpX/vmovhpX entries.
1985*c42dbd0eSchristos	* i386-dis-evex-prefix.h: Don't further descend for vmovupX,
1986*c42dbd0eSchristos	vucomisX, vcomisX, vsqrtpX, vaddpX, vmulpX, vsubpX, vminpX,
1987*c42dbd0eSchristos	vdivpX, vmaxpX, and vcmppX. Continue with MOD decoding for cases
1988*c42dbd0eSchristos	2 of PREFIX_EVEX_0F12, PREFIX_EVEX_0F16, and PREFIX_EVEX_0F29.
1989*c42dbd0eSchristos	Drop PREFIX_EVEX_0F13, PREFIX_EVEX_0F14, PREFIX_EVEX_0F15,
1990*c42dbd0eSchristos	PREFIX_EVEX_0F17, PREFIX_EVEX_0F28, PREFIX_EVEX_0F2B,
1991*c42dbd0eSchristos	PREFIX_EVEX_0F54, PREFIX_EVEX_0F55, PREFIX_EVEX_0F56,
1992*c42dbd0eSchristos	PREFIX_EVEX_0F57, and PREFIX_EVEX_0FC6 entries.
1993*c42dbd0eSchristos	* i386-dis-evex-w.h: Drop EVEX_W_0F10_P_0, EVEX_W_0F10_P_2,
1994*c42dbd0eSchristos	EVEX_W_0F11_P_0, EVEX_W_0F11_P_2, EVEX_W_0F12_P_0_M_0,
1995*c42dbd0eSchristos	EVEX_W_0F12_P_2, EVEX_W_0F12_P_3, EVEX_W_0F13_P_0,
1996*c42dbd0eSchristos	EVEX_W_0F13_P_2, EVEX_W_0F14_P_0, EVEX_W_0F14_P_2,
1997*c42dbd0eSchristos	EVEX_W_0F15_P_0, EVEX_W_0F15_P_2, EVEX_W_0F16_P_0_M_0,
1998*c42dbd0eSchristos	EVEX_W_0F16_P_2, EVEX_W_0F17_P_0, EVEX_W_0F17_P_2,
1999*c42dbd0eSchristos	EVEX_W_0F28_P_0, EVEX_W_0F28_P_2, EVEX_W_0F29_P_0,
2000*c42dbd0eSchristos	EVEX_W_0F29_P_2, EVEX_W_0F2B_P_0, EVEX_W_0F2B_P_2,
2001*c42dbd0eSchristos	EVEX_W_0F2E_P_0, EVEX_W_0F2E_P_2, EVEX_W_0F2F_P_0,
2002*c42dbd0eSchristos	EVEX_W_0F2F_P_2, EVEX_W_0F51_P_0, EVEX_W_0F51_P_2,
2003*c42dbd0eSchristos	EVEX_W_0F54_P_0, EVEX_W_0F54_P_2, EVEX_W_0F55_P_0,
2004*c42dbd0eSchristos	EVEX_W_0F55_P_2, EVEX_W_0F56_P_0, EVEX_W_0F56_P_2,
2005*c42dbd0eSchristos	EVEX_W_0F57_P_0, EVEX_W_0F57_P_2, EVEX_W_0F58_P_0,
2006*c42dbd0eSchristos	EVEX_W_0F58_P_2, EVEX_W_0F59_P_0, EVEX_W_0F59_P_2,
2007*c42dbd0eSchristos	EVEX_W_0F5C_P_0, EVEX_W_0F5C_P_2, EVEX_W_0F5D_P_0,
2008*c42dbd0eSchristos	EVEX_W_0F5D_P_2, EVEX_W_0F5E_P_0, EVEX_W_0F5E_P_2,
2009*c42dbd0eSchristos	EVEX_W_0F5F_P_0, EVEX_W_0F5F_P_2, EVEX_W_0FC2_P_0,
2010*c42dbd0eSchristos	EVEX_W_0FC2_P_2, EVEX_W_0FC6_P_0, and EVEX_W_0FC6_P_2 entries.
2011*c42dbd0eSchristos
2012*c42dbd0eSchristos2020-06-09  Jan Beulich  <jbeulich@suse.com>
2013*c42dbd0eSchristos
2014*c42dbd0eSchristos	* i386-dis.c (vex_table): Use PREFIX_OPCODE for vunpcklpX,
2015*c42dbd0eSchristos	vunpckhpX, vmovapX, vandpX, vandnpX, vorpX, vxorpX and vshufpX.
2016*c42dbd0eSchristos	(vex_len_table) : Likewise for vmovlpX, vmovhpX, vmovntpX, and
2017*c42dbd0eSchristos	vmovmskpX.
2018*c42dbd0eSchristos	(print_insn): Drop pointless check against bad_opcode. Split
2019*c42dbd0eSchristos	prefix validation into legacy and VEX-and-alike parts.
2020*c42dbd0eSchristos	(putop): Re-work 'X' macro handling.
2021*c42dbd0eSchristos
2022*c42dbd0eSchristos2020-06-09  Jan Beulich  <jbeulich@suse.com>
2023*c42dbd0eSchristos
2024*c42dbd0eSchristos	* i386-dis.c (MOD_0F51): Rename to ...
2025*c42dbd0eSchristos	(MOD_0F50): ... this.
2026*c42dbd0eSchristos
2027*c42dbd0eSchristos2020-06-08  Alex Coplan  <alex.coplan@arm.com>
2028*c42dbd0eSchristos
2029*c42dbd0eSchristos	* arm-dis.c (arm_opcodes): Add dfb.
2030*c42dbd0eSchristos	(thumb32_opcodes): Add dfb.
2031*c42dbd0eSchristos
2032*c42dbd0eSchristos2020-06-08  Jan Beulich  <jbeulich@suse.com>
2033*c42dbd0eSchristos
2034*c42dbd0eSchristos	* i386-opc.h (reg_entry): Const-qualify reg_name field.
2035*c42dbd0eSchristos
2036*c42dbd0eSchristos2020-06-06  Alan Modra  <amodra@gmail.com>
2037*c42dbd0eSchristos
2038*c42dbd0eSchristos	* ppc-dis.c (ppc_opts): Accept -mpwr10/-Mpwr10.
2039*c42dbd0eSchristos
2040*c42dbd0eSchristos2020-06-05  Alan Modra  <amodra@gmail.com>
2041*c42dbd0eSchristos
2042*c42dbd0eSchristos	* cgen-dis.c (hash_insn_array): Increase size of buf.  Assert
2043*c42dbd0eSchristos	size is large enough.
2044*c42dbd0eSchristos
2045*c42dbd0eSchristos2020-06-04  Jose E. Marchesi  <jose.marchesi@oracle.com>
2046*c42dbd0eSchristos
2047*c42dbd0eSchristos	* disassemble.c (disassemble_init_for_target): Set endian_code for
2048*c42dbd0eSchristos	bpf targets.
2049*c42dbd0eSchristos	* bpf-desc.c: Regenerate.
2050*c42dbd0eSchristos	* bpf-opc.c: Likewise.
2051*c42dbd0eSchristos	* bpf-dis.c: Likewise.
2052*c42dbd0eSchristos
2053*c42dbd0eSchristos2020-06-03  Jose E. Marchesi  <jose.marchesi@oracle.com>
2054*c42dbd0eSchristos
2055*c42dbd0eSchristos	* cgen-opc.c (cgen_get_insn_value): Get an `endian' argument.
2056*c42dbd0eSchristos	(cgen_put_insn_value): Likewise.
2057*c42dbd0eSchristos	(cgen_lookup_insn): Pass endianness to cgen_{get,put}_insn_value.
2058*c42dbd0eSchristos	* cgen-dis.in (print_insn): Likewise.
2059*c42dbd0eSchristos	* cgen-ibld.in (insert_1): Likewise.
2060*c42dbd0eSchristos	(insert_1): Likewise.
2061*c42dbd0eSchristos	(insert_insn_normal): Likewise.
2062*c42dbd0eSchristos	(extract_1): Likewise.
2063*c42dbd0eSchristos	* bpf-dis.c: Regenerate.
2064*c42dbd0eSchristos	* bpf-ibld.c: Likewise.
2065*c42dbd0eSchristos	* bpf-ibld.c: Likewise.
2066*c42dbd0eSchristos	* cgen-dis.in: Likewise.
2067*c42dbd0eSchristos	* cgen-ibld.in: Likewise.
2068*c42dbd0eSchristos	* cgen-opc.c: Likewise.
2069*c42dbd0eSchristos	* epiphany-dis.c: Likewise.
2070*c42dbd0eSchristos	* epiphany-ibld.c: Likewise.
2071*c42dbd0eSchristos	* fr30-dis.c: Likewise.
2072*c42dbd0eSchristos	* fr30-ibld.c: Likewise.
2073*c42dbd0eSchristos	* frv-dis.c: Likewise.
2074*c42dbd0eSchristos	* frv-ibld.c: Likewise.
2075*c42dbd0eSchristos	* ip2k-dis.c: Likewise.
2076*c42dbd0eSchristos	* ip2k-ibld.c: Likewise.
2077*c42dbd0eSchristos	* iq2000-dis.c: Likewise.
2078*c42dbd0eSchristos	* iq2000-ibld.c: Likewise.
2079*c42dbd0eSchristos	* lm32-dis.c: Likewise.
2080*c42dbd0eSchristos	* lm32-ibld.c: Likewise.
2081*c42dbd0eSchristos	* m32c-dis.c: Likewise.
2082*c42dbd0eSchristos	* m32c-ibld.c: Likewise.
2083*c42dbd0eSchristos	* m32r-dis.c: Likewise.
2084*c42dbd0eSchristos	* m32r-ibld.c: Likewise.
2085*c42dbd0eSchristos	* mep-dis.c: Likewise.
2086*c42dbd0eSchristos	* mep-ibld.c: Likewise.
2087*c42dbd0eSchristos	* mt-dis.c: Likewise.
2088*c42dbd0eSchristos	* mt-ibld.c: Likewise.
2089*c42dbd0eSchristos	* or1k-dis.c: Likewise.
2090*c42dbd0eSchristos	* or1k-ibld.c: Likewise.
2091*c42dbd0eSchristos	* xc16x-dis.c: Likewise.
2092*c42dbd0eSchristos	* xc16x-ibld.c: Likewise.
2093*c42dbd0eSchristos	* xstormy16-dis.c: Likewise.
2094*c42dbd0eSchristos	* xstormy16-ibld.c: Likewise.
2095*c42dbd0eSchristos
2096*c42dbd0eSchristos2020-06-04  Jose E. Marchesi  <jemarch@gnu.org>
2097*c42dbd0eSchristos
2098*c42dbd0eSchristos	* cgen-dis.in (cpu_desc_list): New field `insn_endian'.
2099*c42dbd0eSchristos	(print_insn_): Handle instruction endian.
2100*c42dbd0eSchristos	* bpf-dis.c: Regenerate.
2101*c42dbd0eSchristos	* bpf-desc.c: Regenerate.
2102*c42dbd0eSchristos	* epiphany-dis.c: Likewise.
2103*c42dbd0eSchristos	* epiphany-desc.c: Likewise.
2104*c42dbd0eSchristos	* fr30-dis.c: Likewise.
2105*c42dbd0eSchristos	* fr30-desc.c: Likewise.
2106*c42dbd0eSchristos	* frv-dis.c: Likewise.
2107*c42dbd0eSchristos	* frv-desc.c: Likewise.
2108*c42dbd0eSchristos	* ip2k-dis.c: Likewise.
2109*c42dbd0eSchristos	* ip2k-desc.c: Likewise.
2110*c42dbd0eSchristos	* iq2000-dis.c: Likewise.
2111*c42dbd0eSchristos	* iq2000-desc.c: Likewise.
2112*c42dbd0eSchristos	* lm32-dis.c: Likewise.
2113*c42dbd0eSchristos	* lm32-desc.c: Likewise.
2114*c42dbd0eSchristos	* m32c-dis.c: Likewise.
2115*c42dbd0eSchristos	* m32c-desc.c: Likewise.
2116*c42dbd0eSchristos	* m32r-dis.c: Likewise.
2117*c42dbd0eSchristos	* m32r-desc.c: Likewise.
2118*c42dbd0eSchristos	* mep-dis.c: Likewise.
2119*c42dbd0eSchristos	* mep-desc.c: Likewise.
2120*c42dbd0eSchristos	* mt-dis.c: Likewise.
2121*c42dbd0eSchristos	* mt-desc.c: Likewise.
2122*c42dbd0eSchristos	* or1k-dis.c: Likewise.
2123*c42dbd0eSchristos	* or1k-desc.c: Likewise.
2124*c42dbd0eSchristos	* xc16x-dis.c: Likewise.
2125*c42dbd0eSchristos	* xc16x-desc.c: Likewise.
2126*c42dbd0eSchristos	* xstormy16-dis.c: Likewise.
2127*c42dbd0eSchristos	* xstormy16-desc.c: Likewise.
2128*c42dbd0eSchristos
2129*c42dbd0eSchristos2020-06-03  Nick Clifton  <nickc@redhat.com>
2130*c42dbd0eSchristos
2131*c42dbd0eSchristos	* po/sr.po: Updated Serbian translation.
2132*c42dbd0eSchristos
2133*c42dbd0eSchristos2020-06-03  Nelson Chu  <nelson.chu@sifive.com>
2134*c42dbd0eSchristos
2135*c42dbd0eSchristos	* riscv-opc.c (riscv_get_isa_spec_class): Change bfd_boolean to int.
2136*c42dbd0eSchristos	(riscv_get_priv_spec_class): Likewise.
2137*c42dbd0eSchristos
2138*c42dbd0eSchristos2020-06-01  Alan Modra  <amodra@gmail.com>
2139*c42dbd0eSchristos
2140*c42dbd0eSchristos	* bpf-desc.c: Regenerate.
2141*c42dbd0eSchristos
2142*c42dbd0eSchristos2020-05-28  Jose E. Marchesi  <jose.marchesi@oracle.com>
2143*c42dbd0eSchristos	    David Faust <david.faust@oracle.com>
2144*c42dbd0eSchristos
2145*c42dbd0eSchristos	* bpf-desc.c: Regenerate.
2146*c42dbd0eSchristos	* bpf-opc.h: Likewise.
2147*c42dbd0eSchristos	* bpf-opc.c: Likewise.
2148*c42dbd0eSchristos	* bpf-dis.c: Likewise.
2149*c42dbd0eSchristos
2150*c42dbd0eSchristos2020-05-28  Alan Modra  <amodra@gmail.com>
2151*c42dbd0eSchristos
2152*c42dbd0eSchristos	* nios2-dis.c (nios2_print_insn_arg): Avoid shift left of negative
2153*c42dbd0eSchristos	values.
2154*c42dbd0eSchristos
2155*c42dbd0eSchristos2020-05-28  Alan Modra  <amodra@gmail.com>
2156*c42dbd0eSchristos
2157*c42dbd0eSchristos	* ns32k-dis.c (print_insn_arg): Handle d value of 'f' for
2158*c42dbd0eSchristos	immediates.
2159*c42dbd0eSchristos	(print_insn_ns32k): Revert last change.
2160*c42dbd0eSchristos
2161*c42dbd0eSchristos2020-05-28  Nick Clifton  <nickc@redhat.com>
2162*c42dbd0eSchristos
2163*c42dbd0eSchristos	* ns32k-dis.c (print_insn_ns32k): Change the arg_bufs array to
2164*c42dbd0eSchristos	static.
2165*c42dbd0eSchristos
2166*c42dbd0eSchristos2020-05-26  Sandra Loosemore  <sandra@codesourcery.com>
2167*c42dbd0eSchristos
2168*c42dbd0eSchristos	Fix extraction of signed constants in nios2 disassembler (again).
2169*c42dbd0eSchristos
2170*c42dbd0eSchristos	* nios2-dis.c (nios2_print_insn_arg): Add explicit casts to
2171*c42dbd0eSchristos	extractions of signed fields.
2172*c42dbd0eSchristos
2173*c42dbd0eSchristos2020-05-26  Stefan Schulze Frielinghaus  <stefansf@linux.ibm.com>
2174*c42dbd0eSchristos
2175*c42dbd0eSchristos	* s390-opc.txt: Relocate vector load/store instructions with
2176*c42dbd0eSchristos	additional alignment parameter and change architecture level
2177*c42dbd0eSchristos	constraint from z14 to z13.
2178*c42dbd0eSchristos
2179*c42dbd0eSchristos2020-05-21  Alan Modra  <amodra@gmail.com>
2180*c42dbd0eSchristos
2181*c42dbd0eSchristos	* arc-ext.c: Replace "if (x) free (x)" with "free (x)" throughout.
2182*c42dbd0eSchristos	* sparc-dis.c: Likewise.
2183*c42dbd0eSchristos	* tic4x-dis.c: Likewise.
2184*c42dbd0eSchristos	* xtensa-dis.c: Likewise.
2185*c42dbd0eSchristos	* bpf-desc.c: Regenerate.
2186*c42dbd0eSchristos	* epiphany-desc.c: Regenerate.
2187*c42dbd0eSchristos	* fr30-desc.c: Regenerate.
2188*c42dbd0eSchristos	* frv-desc.c: Regenerate.
2189*c42dbd0eSchristos	* ip2k-desc.c: Regenerate.
2190*c42dbd0eSchristos	* iq2000-desc.c: Regenerate.
2191*c42dbd0eSchristos	* lm32-desc.c: Regenerate.
2192*c42dbd0eSchristos	* m32c-desc.c: Regenerate.
2193*c42dbd0eSchristos	* m32r-desc.c: Regenerate.
2194*c42dbd0eSchristos	* mep-asm.c: Regenerate.
2195*c42dbd0eSchristos	* mep-desc.c: Regenerate.
2196*c42dbd0eSchristos	* mt-desc.c: Regenerate.
2197*c42dbd0eSchristos	* or1k-desc.c: Regenerate.
2198*c42dbd0eSchristos	* xc16x-desc.c: Regenerate.
2199*c42dbd0eSchristos	* xstormy16-desc.c: Regenerate.
2200*c42dbd0eSchristos
2201*c42dbd0eSchristos2020-05-20  Nelson Chu  <nelson.chu@sifive.com>
2202*c42dbd0eSchristos
2203*c42dbd0eSchristos	* riscv-opc.c (riscv_ext_version_table): The table used to store
2204*c42dbd0eSchristos	all information about the supported spec and the corresponding ISA
2205*c42dbd0eSchristos	versions.  Currently, only Zicsr is supported to verify the
2206*c42dbd0eSchristos	correctness of Z sub extension settings.  Others will be supported
2207*c42dbd0eSchristos	in the future patches.
2208*c42dbd0eSchristos	(struct isa_spec_t, isa_specs): List for all supported ISA spec
2209*c42dbd0eSchristos	classes and the corresponding strings.
2210*c42dbd0eSchristos	(riscv_get_isa_spec_class): New function.  Get the corresponding ISA
2211*c42dbd0eSchristos	spec class by giving a ISA spec string.
2212*c42dbd0eSchristos	* riscv-opc.c (struct priv_spec_t): New structure.
2213*c42dbd0eSchristos	(struct priv_spec_t priv_specs): List for all supported privilege spec
2214*c42dbd0eSchristos	classes and the corresponding strings.
2215*c42dbd0eSchristos	(riscv_get_priv_spec_class): New function.  Get the corresponding
2216*c42dbd0eSchristos	privilege spec class by giving a spec string.
2217*c42dbd0eSchristos	(riscv_get_priv_spec_name): New function.  Get the corresponding
2218*c42dbd0eSchristos	privilege spec string by giving a CSR version class.
2219*c42dbd0eSchristos	* riscv-dis.c: Updated since DECLARE_CSR is changed.
2220*c42dbd0eSchristos	* riscv-dis.c: Add new disassembler option -Mpriv-spec to dump the CSR
2221*c42dbd0eSchristos	according to the chosen version.  Build a hash table riscv_csr_hash to
2222*c42dbd0eSchristos	store the valid CSR for the chosen pirv verison.  Dump the direct
2223*c42dbd0eSchristos	CSR address rather than it's name if it is invalid.
2224*c42dbd0eSchristos	(parse_riscv_dis_option_without_args): New function.  Parse the options
2225*c42dbd0eSchristos	without arguments.
2226*c42dbd0eSchristos	(parse_riscv_dis_option): Call parse_riscv_dis_option_without_args to
2227*c42dbd0eSchristos	parse the options without arguments first, and then handle the options
2228*c42dbd0eSchristos	with arguments.  Add the new option -Mpriv-spec, which has argument.
2229*c42dbd0eSchristos	* riscv-dis.c (print_riscv_disassembler_options): Add description
2230*c42dbd0eSchristos	about the new OBJDUMP option.
2231*c42dbd0eSchristos
2232*c42dbd0eSchristos2020-05-19  Peter Bergner  <bergner@linux.ibm.com>
2233*c42dbd0eSchristos
2234*c42dbd0eSchristos	* ppc-opc.c (insert_ls, extract_ls): Handle 3-bit L fields and new
2235*c42dbd0eSchristos	WC values on POWER10 sync, dcbf  and wait instructions.
2236*c42dbd0eSchristos	(insert_pl, extract_pl): New functions.
2237*c42dbd0eSchristos	(L2OPT, LS, WC): Use insert_ls and extract_ls.
2238*c42dbd0eSchristos	(LS3): New , 3-bit L for sync.
2239*c42dbd0eSchristos	(LS3, L3OPT): New, 3-bit L for sync and dcbf.
2240*c42dbd0eSchristos	(SC2, PL): New, 2-bit SC and PL for sync and wait.
2241*c42dbd0eSchristos	(XWCPL_MASK, XL3RT_MASK, XSYNCLS_MASK): New instruction masks.
2242*c42dbd0eSchristos	(XOPL3, XWCPL, XSYNCLS): New opcode macros.
2243*c42dbd0eSchristos	(powerpc_opcodes) <dcbflp, dcbfps, dcbstps pause_short, phwsync,
2244*c42dbd0eSchristos	plwsync, stcisync, stncisync, stsync, waitrsv>: New extended mnemonics.
2245*c42dbd0eSchristos	<wait>: Enable PL operand on POWER10.
2246*c42dbd0eSchristos	<dcbf>: Enable L3OPT operand on POWER10.
2247*c42dbd0eSchristos	<sync>: Enable SC2 operand on POWER10.
2248*c42dbd0eSchristos
2249*c42dbd0eSchristos2020-05-19  Stafford Horne  <shorne@gmail.com>
2250*c42dbd0eSchristos
2251*c42dbd0eSchristos	PR 25184
2252*c42dbd0eSchristos	* or1k-asm.c: Regenerate.
2253*c42dbd0eSchristos	* or1k-desc.c: Regenerate.
2254*c42dbd0eSchristos	* or1k-desc.h: Regenerate.
2255*c42dbd0eSchristos	* or1k-dis.c: Regenerate.
2256*c42dbd0eSchristos	* or1k-ibld.c: Regenerate.
2257*c42dbd0eSchristos	* or1k-opc.c: Regenerate.
2258*c42dbd0eSchristos	* or1k-opc.h: Regenerate.
2259*c42dbd0eSchristos	* or1k-opinst.c: Regenerate.
2260*c42dbd0eSchristos
2261*c42dbd0eSchristos2020-05-11  Alan Modra  <amodra@gmail.com>
2262*c42dbd0eSchristos
2263*c42dbd0eSchristos	* ppc-opc (powerpc_opcodes): Add xscmpeqqp, xscmpgeqp, xscmpgtqp,
2264*c42dbd0eSchristos	xsmaxcqp, xsmincqp.
2265*c42dbd0eSchristos
2266*c42dbd0eSchristos2020-05-11  Alan Modra  <amodra@gmail.com>
2267*c42dbd0eSchristos
2268*c42dbd0eSchristos	* ppc-opc.c (powerpc_opcodes): Add lxvrbx, lxvrhx, lxvrwx, lxvrdx,
2269*c42dbd0eSchristos	stxvrbx, stxvrhx, stxvrwx, stxvrdx.
2270*c42dbd0eSchristos
2271*c42dbd0eSchristos2020-05-11  Alan Modra  <amodra@gmail.com>
2272*c42dbd0eSchristos
2273*c42dbd0eSchristos	* ppc-opc.c (powerpc_opcodes): Add xvtlsbb.
2274*c42dbd0eSchristos
2275*c42dbd0eSchristos2020-05-11  Alan Modra  <amodra@gmail.com>
2276*c42dbd0eSchristos
2277*c42dbd0eSchristos	* ppc-opc.c (powerpc_opcodes): Add vstribl, vstribr, vstrihl, vstrihr,
2278*c42dbd0eSchristos	vclrlb, vclrrb, vstribl., vstribr., vstrihl., vstrihr..
2279*c42dbd0eSchristos
2280*c42dbd0eSchristos2020-05-11  Peter Bergner  <bergner@linux.ibm.com>
2281*c42dbd0eSchristos
2282*c42dbd0eSchristos	* ppc-opc.c (powerpc_opcodes) <setbc, setbcr, setnbc, setnbcr>: New
2283*c42dbd0eSchristos	mnemonics.
2284*c42dbd0eSchristos
2285*c42dbd0eSchristos2020-05-11  Alan Modra  <amodra@gmail.com>
2286*c42dbd0eSchristos
2287*c42dbd0eSchristos	* ppc-opc.c (UIM8, P_U8XX4_MASK): Define.
2288*c42dbd0eSchristos	(powerpc_opcodes): Add vgnb, vcfuged, vpextd, vpdepd, vclzdm,
2289*c42dbd0eSchristos	vctzdm, cntlzdm, pdepd, pextd, cfuged, cnttzdm.
2290*c42dbd0eSchristos	(prefix_opcodes): Add xxeval.
2291*c42dbd0eSchristos
2292*c42dbd0eSchristos2020-05-11  Alan Modra  <amodra@gmail.com>
2293*c42dbd0eSchristos
2294*c42dbd0eSchristos	* ppc-opc.c (powerpc_opcodes): Add xxgenpcvbm, xxgenpcvhm,
2295*c42dbd0eSchristos	xxgenpcvwm, xxgenpcvdm.
2296*c42dbd0eSchristos
2297*c42dbd0eSchristos2020-05-11  Alan Modra  <amodra@gmail.com>
2298*c42dbd0eSchristos
2299*c42dbd0eSchristos	* ppc-opc.c (MP, VXVAM_MASK): Define.
2300*c42dbd0eSchristos	(VXVAPS_MASK): Use VXVA_MASK.
2301*c42dbd0eSchristos	(powerpc_opcodes): Add mtvsrbmi, vexpandbm, vexpandhm, vexpandwm,
2302*c42dbd0eSchristos	vexpanddm, vexpandqm, vextractbm, vextracthm, vextractwm,
2303*c42dbd0eSchristos	vextractdm, vextractqm, mtvsrbm, mtvsrhm, mtvsrwm, mtvsrdm, mtvsrqm,
2304*c42dbd0eSchristos	vcntmbb, vcntmbh, vcntmbw, vcntmbd.
2305*c42dbd0eSchristos
2306*c42dbd0eSchristos2020-05-11  Alan Modra  <amodra@gmail.com>
2307*c42dbd0eSchristos	    Peter Bergner  <bergner@linux.ibm.com>
2308*c42dbd0eSchristos
2309*c42dbd0eSchristos	* ppc-opc.c (insert_xa6a, extract_xa6a, insert_xb6a, extract_xb6a):
2310*c42dbd0eSchristos	New functions.
2311*c42dbd0eSchristos	(powerpc_operands): Define ACC, PMSK8, PMSK4, PMSK2, XMSK, YMSK,
2312*c42dbd0eSchristos	YMSK2, XA6a, XA6ap, XB6a entries.
2313*c42dbd0eSchristos	(PMMIRR, P_X_MASK, P_XX1_MASK, P_GER_MASK): Define
2314*c42dbd0eSchristos	(P_GER2_MASK, P_GER4_MASK, P_GER8_MASK, P_GER64_MASK): Define.
2315*c42dbd0eSchristos	(PPCVSX4): Define.
2316*c42dbd0eSchristos	(powerpc_opcodes): Add xxmfacc, xxmtacc, xxsetaccz,
2317*c42dbd0eSchristos	xvi8ger4pp, xvi8ger4, xvf16ger2pp, xvf16ger2, xvf32gerpp, xvf32ger,
2318*c42dbd0eSchristos	xvi4ger8pp, xvi4ger8, xvi16ger2spp, xvi16ger2s, xvbf16ger2pp,
2319*c42dbd0eSchristos	xvbf16ger2, xvf64gerpp, xvf64ger, xvi16ger2, xvf16ger2np,
2320*c42dbd0eSchristos	xvf32gernp, xvi8ger4spp, xvi16ger2pp, xvbf16ger2np, xvf64gernp,
2321*c42dbd0eSchristos	xvf16ger2pn, xvf32gerpn, xvbf16ger2pn, xvf64gerpn, xvf16ger2nn,
2322*c42dbd0eSchristos	xvf32gernn, xvbf16ger2nn, xvf64gernn, xvcvbf16sp, xvcvspbf16.
2323*c42dbd0eSchristos	(prefix_opcodes): Add pmxvi8ger4pp, pmxvi8ger4, pmxvf16ger2pp,
2324*c42dbd0eSchristos	pmxvf16ger2, pmxvf32gerpp, pmxvf32ger, pmxvi4ger8pp, pmxvi4ger8,
2325*c42dbd0eSchristos	pmxvi16ger2spp, pmxvi16ger2s, pmxvbf16ger2pp, pmxvbf16ger2,
2326*c42dbd0eSchristos	pmxvf64gerpp, pmxvf64ger, pmxvi16ger2, pmxvf16ger2np, pmxvf32gernp,
2327*c42dbd0eSchristos	pmxvi8ger4spp, pmxvi16ger2pp, pmxvbf16ger2np, pmxvf64gernp,
2328*c42dbd0eSchristos	pmxvf16ger2pn, pmxvf32gerpn, pmxvbf16ger2pn, pmxvf64gerpn,
2329*c42dbd0eSchristos	pmxvf16ger2nn, pmxvf32gernn, pmxvbf16ger2nn, pmxvf64gernn.
2330*c42dbd0eSchristos
2331*c42dbd0eSchristos2020-05-11  Alan Modra  <amodra@gmail.com>
2332*c42dbd0eSchristos
2333*c42dbd0eSchristos	* ppc-opc.c (insert_imm32, extract_imm32): New functions.
2334*c42dbd0eSchristos	(insert_xts, extract_xts): New functions.
2335*c42dbd0eSchristos	(IMM32, UIM3, IX, UIM5, SH3, XTS, P8RR): Define.
2336*c42dbd0eSchristos	(P_XX4_MASK, P_UXX4_MASK, VSOP, P_VS_MASK, P_VSI_MASK): Define.
2337*c42dbd0eSchristos	(VXRC_MASK, VXSH_MASK): Define.
2338*c42dbd0eSchristos	(powerpc_opcodes): Add vinsbvlx, vsldbi, vextdubvlx, vextdubvrx,
2339*c42dbd0eSchristos	vextduhvlx, vextduhvrx, vextduwvlx, vextduwvrx, vextddvlx,
2340*c42dbd0eSchristos	vextddvrx, vinshvlx, vinswvlx, vinsw, vinsbvrx, vinshvrx,
2341*c42dbd0eSchristos	vinswvrx, vinsd, vinsblx, vsrdbi, vinshlx, vinswlx, vinsdlx,
2342*c42dbd0eSchristos	vinsbrx, vinshrx, vinswrx, vinsdrx, lxvkq.
2343*c42dbd0eSchristos	(prefix_opcodes): Add xxsplti32dx, xxspltidp, xxspltiw, xxblendvb,
2344*c42dbd0eSchristos	xxblendvh, xxblendvw, xxblendvd, xxpermx.
2345*c42dbd0eSchristos
2346*c42dbd0eSchristos2020-05-11  Alan Modra  <amodra@gmail.com>
2347*c42dbd0eSchristos
2348*c42dbd0eSchristos	* ppc-opc.c (powerpc_opcodes): Add vrlq, vdivuq, vmsumcud, vrlqmi,
2349*c42dbd0eSchristos	vmuloud, vcmpuq, vslq, vdivsq, vcmpsq, vrlqnm, vcmpequq, vmulosd,
2350*c42dbd0eSchristos	vsrq, vdiveuq, vcmpgtuq, vmuleud, vsraq, vdivesq, vcmpgtsq, vmulesd,
2351*c42dbd0eSchristos	vcmpequq., vextsd2q, vmoduq, vcmpgtuq., vmodsq, vcmpgtsq., xscvqpuqz,
2352*c42dbd0eSchristos	xscvuqqp, xscvqpsqz, xscvsqqp, dcffixqq, dctfixqq.
2353*c42dbd0eSchristos
2354*c42dbd0eSchristos2020-05-11  Alan Modra  <amodra@gmail.com>
2355*c42dbd0eSchristos
2356*c42dbd0eSchristos	* ppc-opc.c (insert_xtp, extract_xtp): New functions.
2357*c42dbd0eSchristos	(XTP, DQXP, DQXP_MASK): Define.
2358*c42dbd0eSchristos	(powerpc_opcodes): Add lxvp, stxvp, lxvpx, stxvpx.
2359*c42dbd0eSchristos	(prefix_opcodes): Add plxvp and pstxvp.
2360*c42dbd0eSchristos
2361*c42dbd0eSchristos2020-05-11  Alan Modra  <amodra@gmail.com>
2362*c42dbd0eSchristos
2363*c42dbd0eSchristos	* ppc-opc.c (powerpc_opcodes): Add vdivuw, vdivud, vdivsw, vmulld,
2364*c42dbd0eSchristos	vdivsd, vmulhuw, vdiveuw, vmulhud, vdiveud, vmulhsw, vdivesw,
2365*c42dbd0eSchristos	vmulhsd, vdivesd, vmoduw, vmodud, vmodsw, vmodsd.
2366*c42dbd0eSchristos
2367*c42dbd0eSchristos2020-05-11  Peter Bergner  <bergner@linux.ibm.com>
2368*c42dbd0eSchristos
2369*c42dbd0eSchristos	* ppc-opc.c (powerpc_opcodes) <brd, brh, brw>: New mnemonics.
2370*c42dbd0eSchristos
2371*c42dbd0eSchristos2020-05-11  Peter Bergner  <bergner@linux.ibm.com>
2372*c42dbd0eSchristos
2373*c42dbd0eSchristos	* ppc-opc.c (insert_l1opt, extract_l1opt): New functions.
2374*c42dbd0eSchristos	(L1OPT): Define.
2375*c42dbd0eSchristos	(powerpc_opcodes) <paste.>: Add L operand for cpu POWER10.
2376*c42dbd0eSchristos
2377*c42dbd0eSchristos2020-05-11  Peter Bergner  <bergner@linux.ibm.com>
2378*c42dbd0eSchristos
2379*c42dbd0eSchristos	* ppc-opc.c (powerpc_opcodes) <slbiag>: Add variant with L operand.
2380*c42dbd0eSchristos
2381*c42dbd0eSchristos2020-05-11  Alan Modra  <amodra@gmail.com>
2382*c42dbd0eSchristos
2383*c42dbd0eSchristos	* ppc-dis.c (powerpc_init_dialect): Default to "power10".
2384*c42dbd0eSchristos
2385*c42dbd0eSchristos2020-05-11  Alan Modra  <amodra@gmail.com>
2386*c42dbd0eSchristos
2387*c42dbd0eSchristos	* ppc-dis.c (ppc_opts): Add "power10" entry.
2388*c42dbd0eSchristos	(print_insn_powerpc): Update for PPC_OPCODE_POWER10 renaming.
2389*c42dbd0eSchristos	* ppc-opc.c (POWER10): Rename from POWERXX.  Update all uses.
2390*c42dbd0eSchristos
2391*c42dbd0eSchristos2020-05-11  Nick Clifton  <nickc@redhat.com>
2392*c42dbd0eSchristos
2393*c42dbd0eSchristos	* po/fr.po: Updated French translation.
2394*c42dbd0eSchristos
2395*c42dbd0eSchristos2020-04-30  Alex Coplan  <alex.coplan@arm.com>
2396*c42dbd0eSchristos
2397*c42dbd0eSchristos	* aarch64-opc.h (enum aarch64_field_kind): Add FLD_imm16_2.
2398*c42dbd0eSchristos	* aarch64-opc.c (fields): Add entry for FLD_imm16_2.
2399*c42dbd0eSchristos	(operand_general_constraint_met_p): validate
2400*c42dbd0eSchristos	AARCH64_OPND_UNDEFINED.
2401*c42dbd0eSchristos	* aarch64-tbl.h (aarch64_opcode_table): Add udf instruction, entry
2402*c42dbd0eSchristos	for FLD_imm16_2.
2403*c42dbd0eSchristos	* aarch64-asm-2.c: Regenerated.
2404*c42dbd0eSchristos	* aarch64-dis-2.c: Regenerated.
2405*c42dbd0eSchristos	* aarch64-opc-2.c: Regenerated.
2406*c42dbd0eSchristos
2407*c42dbd0eSchristos2020-04-29  Nick Clifton  <nickc@redhat.com>
2408*c42dbd0eSchristos
2409*c42dbd0eSchristos	PR 22699
2410*c42dbd0eSchristos	* sh-opc.h: Also use unsigned 8-bit immediate values for the LDRC
2411*c42dbd0eSchristos	and SETRC insns.
2412*c42dbd0eSchristos
2413*c42dbd0eSchristos2020-04-29  Nick Clifton  <nickc@redhat.com>
2414*c42dbd0eSchristos
2415*c42dbd0eSchristos	* po/sv.po: Updated Swedish translation.
2416*c42dbd0eSchristos
2417*c42dbd0eSchristos2020-04-29  Nick Clifton  <nickc@redhat.com>
2418*c42dbd0eSchristos
2419*c42dbd0eSchristos	PR 22699
2420*c42dbd0eSchristos	* sh-opc.h (IMM0_8): Replace with IMM0_8S and IMM0_8U.  Use
2421*c42dbd0eSchristos	IMM0_8S for arithmetic insns and IMM0_8U for logical insns.
2422*c42dbd0eSchristos	* sh-dis.c (print_insn_sh): Change IMM0_8 case to IMM0_8S and add
2423*c42dbd0eSchristos	IMM0_8U case.
2424*c42dbd0eSchristos
2425*c42dbd0eSchristos2020-04-21  Andreas Schwab  <schwab@linux-m68k.org>
2426*c42dbd0eSchristos
2427*c42dbd0eSchristos	PR 25848
2428*c42dbd0eSchristos	* m68k-opc.c (m68k_opcodes): Allow pc-rel for second operand of
2429*c42dbd0eSchristos	cmpi only on m68020up and cpu32.
2430*c42dbd0eSchristos
2431*c42dbd0eSchristos2020-04-20  Sudakshina Das  <sudi.das@arm.com>
2432*c42dbd0eSchristos
2433*c42dbd0eSchristos	* aarch64-asm.c (aarch64_ins_none): New.
2434*c42dbd0eSchristos	* aarch64-asm.h (ins_none): New declaration.
2435*c42dbd0eSchristos	* aarch64-dis.c (aarch64_ext_none): New.
2436*c42dbd0eSchristos	* aarch64-dis.h (ext_none): New declaration.
2437*c42dbd0eSchristos	* aarch64-opc.c (aarch64_print_operand): Update case for
2438*c42dbd0eSchristos	AARCH64_OPND_BARRIER_PSB.
2439*c42dbd0eSchristos	* aarch64-tbl.h (aarch64_opcode_table): Add tsb.
2440*c42dbd0eSchristos	(AARCH64_OPERANDS): Update inserter/extracter for
2441*c42dbd0eSchristos	AARCH64_OPND_BARRIER_PSB to use new dummy functions.
2442*c42dbd0eSchristos	* aarch64-asm-2.c: Regenerated.
2443*c42dbd0eSchristos	* aarch64-dis-2.c: Regenerated.
2444*c42dbd0eSchristos	* aarch64-opc-2.c: Regenerated.
2445*c42dbd0eSchristos
2446*c42dbd0eSchristos2020-04-20  Sudakshina Das  <sudi.das@arm.com>
2447*c42dbd0eSchristos
2448*c42dbd0eSchristos	* aarch64-tbl.h (aarch64_feature_bti, BTI, BTI_INSN): Remove.
2449*c42dbd0eSchristos	(aarch64_feature_ras, RAS): Likewise.
2450*c42dbd0eSchristos	(aarch64_feature_stat_profile, STAT_PROFILE): Likewise.
2451*c42dbd0eSchristos	(aarch64_opcode_table): Update bti, xpaclri, pacia1716, pacib1716,
2452*c42dbd0eSchristos	autia1716, autib1716, esb, psb, dgh, paciaz, paciasp, pacibz, pacibsp,
2453*c42dbd0eSchristos	autiaz, autiasp, autibz, autibsp to be CORE_INSN.
2454*c42dbd0eSchristos	* aarch64-asm-2.c: Regenerated.
2455*c42dbd0eSchristos	* aarch64-dis-2.c: Regenerated.
2456*c42dbd0eSchristos	* aarch64-opc-2.c: Regenerated.
2457*c42dbd0eSchristos
2458*c42dbd0eSchristos2020-04-17  Fredrik Strupe  <fredrik@strupe.net>
2459*c42dbd0eSchristos
2460*c42dbd0eSchristos	* arm-dis.c (neon_opcodes): Fix VDUP instruction masks.
2461*c42dbd0eSchristos	(print_insn_neon): Support disassembly of conditional
2462*c42dbd0eSchristos	instructions.
2463*c42dbd0eSchristos
2464*c42dbd0eSchristos2020-02-16  David Faust  <david.faust@oracle.com>
2465*c42dbd0eSchristos
2466*c42dbd0eSchristos	* bpf-desc.c: Regenerate.
2467*c42dbd0eSchristos	* bpf-desc.h: Likewise.
2468*c42dbd0eSchristos	* bpf-opc.c: Regenerate.
2469*c42dbd0eSchristos	* bpf-opc.h: Likewise.
2470*c42dbd0eSchristos
2471*c42dbd0eSchristos2020-04-07  Lili Cui  <lili.cui@intel.com>
2472*c42dbd0eSchristos
2473*c42dbd0eSchristos	* i386-dis.c (enum): Add PREFIX_0F01_REG_5_MOD_3_RM_1,
2474*c42dbd0eSchristos	(prefix_table): New instructions (see prefixes above).
2475*c42dbd0eSchristos	(rm_table): Likewise
2476*c42dbd0eSchristos	* i386-gen.c (cpu_flag_init): Add CPU_TSXLDTRK_FLAGS,
2477*c42dbd0eSchristos	CPU_ANY_TSXLDTRK_FLAGS.
2478*c42dbd0eSchristos	(cpu_flags): Add CpuTSXLDTRK.
2479*c42dbd0eSchristos	* i386-opc.h (enum): Add CpuTSXLDTRK.
2480*c42dbd0eSchristos	(i386_cpu_flags): Add cputsxldtrk.
2481*c42dbd0eSchristos	* i386-opc.tbl: Add XSUSPLDTRK insns.
2482*c42dbd0eSchristos	* i386-init.h: Regenerate.
2483*c42dbd0eSchristos	* i386-tbl.h: Likewise.
2484*c42dbd0eSchristos
2485*c42dbd0eSchristos2020-04-02  Lili Cui  <lili.cui@intel.com>
2486*c42dbd0eSchristos
2487*c42dbd0eSchristos	* i386-dis.c (prefix_table): New instructions serialize.
2488*c42dbd0eSchristos	* i386-gen.c (cpu_flag_init): Add CPU_SERIALIZE_FLAGS,
2489*c42dbd0eSchristos	CPU_ANY_SERIALIZE_FLAGS.
2490*c42dbd0eSchristos	(cpu_flags): Add CpuSERIALIZE.
2491*c42dbd0eSchristos	* i386-opc.h (enum): Add CpuSERIALIZE.
2492*c42dbd0eSchristos	(i386_cpu_flags): Add cpuserialize.
2493*c42dbd0eSchristos	* i386-opc.tbl: Add SERIALIZE insns.
2494*c42dbd0eSchristos	* i386-init.h: Regenerate.
2495*c42dbd0eSchristos	* i386-tbl.h: Likewise.
2496*c42dbd0eSchristos
2497*c42dbd0eSchristos2020-03-26  Alan Modra  <amodra@gmail.com>
2498*c42dbd0eSchristos
2499*c42dbd0eSchristos	* disassemble.h (opcodes_assert): Declare.
2500*c42dbd0eSchristos	(OPCODES_ASSERT): Define.
2501*c42dbd0eSchristos	* disassemble.c: Don't include assert.h.  Include opintl.h.
2502*c42dbd0eSchristos	(opcodes_assert): New function.
2503*c42dbd0eSchristos	* h8300-dis.c (bfd_h8_disassemble_init): Use OPCODES_ASSERT.
2504*c42dbd0eSchristos	(bfd_h8_disassemble): Reduce size of data array.  Correctly
2505*c42dbd0eSchristos	calculate maxlen.  Omit insn decoding when insn length exceeds
2506*c42dbd0eSchristos	maxlen.  Exit from nibble loop when looking for E, before
2507*c42dbd0eSchristos	accessing next data byte.  Move processing of E outside loop.
2508*c42dbd0eSchristos	Replace tests of maxlen in loop with assertions.
2509*c42dbd0eSchristos
2510*c42dbd0eSchristos2020-03-26  Alan Modra  <amodra@gmail.com>
2511*c42dbd0eSchristos
2512*c42dbd0eSchristos	* arc-dis.c (find_format): Init needs_limm.  Simplify use of limm.
2513*c42dbd0eSchristos
2514*c42dbd0eSchristos2020-03-25  Alan Modra  <amodra@gmail.com>
2515*c42dbd0eSchristos
2516*c42dbd0eSchristos	* z80-dis.c (suffix): Init mybuf.
2517*c42dbd0eSchristos
2518*c42dbd0eSchristos2020-03-22  Alan Modra  <amodra@gmail.com>
2519*c42dbd0eSchristos
2520*c42dbd0eSchristos	* h8300-dis.c (bfd_h8_disassemble): Limit data[] access to that
2521*c42dbd0eSchristos	successflly read from section.
2522*c42dbd0eSchristos
2523*c42dbd0eSchristos2020-03-22  Alan Modra  <amodra@gmail.com>
2524*c42dbd0eSchristos
2525*c42dbd0eSchristos	* arc-dis.c (find_format): Use ISO C string concatenation rather
2526*c42dbd0eSchristos	than line continuation within a string.  Don't access needs_limm
2527*c42dbd0eSchristos	before testing opcode != NULL.
2528*c42dbd0eSchristos
2529*c42dbd0eSchristos2020-03-22  Alan Modra  <amodra@gmail.com>
2530*c42dbd0eSchristos
2531*c42dbd0eSchristos	* ns32k-dis.c (print_insn_arg): Update comment.
2532*c42dbd0eSchristos	(print_insn_ns32k): Reduce size of index_offset array, and
2533*c42dbd0eSchristos	initialize, passing -1 to print_insn_arg for args that are not
2534*c42dbd0eSchristos	an index.  Don't exit arg loop early.  Abort on bad arg number.
2535*c42dbd0eSchristos
2536*c42dbd0eSchristos2020-03-22  Alan Modra  <amodra@gmail.com>
2537*c42dbd0eSchristos
2538*c42dbd0eSchristos	* s12z-dis.c (abstract_read_memory): Don't print error on EOI.
2539*c42dbd0eSchristos	* s12z-opc.c: Formatting.
2540*c42dbd0eSchristos	(operands_f): Return an int.
2541*c42dbd0eSchristos	(opr_n_bytes_p1): Return -1 on reaching buffer memory limit.
2542*c42dbd0eSchristos	(opr_n_bytes2, bfextins_n_bytes, mul_n_bytes, bm_n_bytes),
2543*c42dbd0eSchristos	(shift_n_bytes, mov_imm_opr_n_bytes, loop_prim_n_bytes),
2544*c42dbd0eSchristos	(exg_sex_discrim): Likewise.
2545*c42dbd0eSchristos	(create_immediate_operand, create_bitfield_operand),
2546*c42dbd0eSchristos	(create_register_operand_with_size, create_register_all_operand),
2547*c42dbd0eSchristos	(create_register_all16_operand, create_simple_memory_operand),
2548*c42dbd0eSchristos	(create_memory_operand, create_memory_auto_operand): Don't
2549*c42dbd0eSchristos	segfault on malloc failure.
2550*c42dbd0eSchristos	(z_ext24_decode): Return an int status, negative on fail, zero
2551*c42dbd0eSchristos	on success.
2552*c42dbd0eSchristos	(x_imm1, imm1_decode, trap_decode, z_opr_decode, z_opr_decode2),
2553*c42dbd0eSchristos	(imm1234, reg_s_imm, reg_s_opr, z_imm1234_8base, z_imm1234_0base),
2554*c42dbd0eSchristos	(z_tfr, z_reg, reg_xy, lea_reg_xys_opr, lea_reg_xys, rel_15_7),
2555*c42dbd0eSchristos	(decode_rel_15_7, cmp_xy, sub_d6_x_y, sub_d6_y_x),
2556*c42dbd0eSchristos	(ld_18bit_decode, mul_decode, bm_decode, bm_rel_decode),
2557*c42dbd0eSchristos	(mov_imm_opr, ld_18bit_decode, exg_sex_decode),
2558*c42dbd0eSchristos	(loop_primitive_decode, shift_decode, psh_pul_decode),
2559*c42dbd0eSchristos	(bit_field_decode): Similarly.
2560*c42dbd0eSchristos	(z_decode_signed_value, decode_signed_value): Similarly.  Add arg
2561*c42dbd0eSchristos	to return value, update callers.
2562*c42dbd0eSchristos	(x_opr_decode_with_size): Check all reads, returning NULL on fail.
2563*c42dbd0eSchristos	Don't segfault on NULL operand.
2564*c42dbd0eSchristos	(decode_operation): Return OP_INVALID on first fail.
2565*c42dbd0eSchristos	(decode_s12z): Check all reads, returning -1 on fail.
2566*c42dbd0eSchristos
2567*c42dbd0eSchristos2020-03-20  Alan Modra  <amodra@gmail.com>
2568*c42dbd0eSchristos
2569*c42dbd0eSchristos	* metag-dis.c (print_insn_metag): Don't ignore status from
2570*c42dbd0eSchristos	read_memory_func.
2571*c42dbd0eSchristos
2572*c42dbd0eSchristos2020-03-20  Alan Modra  <amodra@gmail.com>
2573*c42dbd0eSchristos
2574*c42dbd0eSchristos	* nds32-dis.c (print_insn_nds32): Remove unnecessary casts.
2575*c42dbd0eSchristos	Initialize parts of buffer not written when handling a possible
2576*c42dbd0eSchristos	2-byte insn at end of section.  Don't attempt decoding of such
2577*c42dbd0eSchristos	an insn by the 4-byte machinery.
2578*c42dbd0eSchristos
2579*c42dbd0eSchristos2020-03-20  Alan Modra  <amodra@gmail.com>
2580*c42dbd0eSchristos
2581*c42dbd0eSchristos	* ppc-dis.c (print_insn_powerpc): Only clear needed bytes of
2582*c42dbd0eSchristos	partially filled buffer.  Prevent lookup of 4-byte insns when
2583*c42dbd0eSchristos	only VLE 2-byte insns are possible due to section size.  Print
2584*c42dbd0eSchristos	".word" rather than ".long" for 2-byte leftovers.
2585*c42dbd0eSchristos
2586*c42dbd0eSchristos2020-03-17  Sergey Belyashov  <sergey.belyashov@gmail.com>
2587*c42dbd0eSchristos
2588*c42dbd0eSchristos	PR 25641
2589*c42dbd0eSchristos	* z80-dis.c: Fix disassembling ED+A4/AC/B4/BC opcodes.
2590*c42dbd0eSchristos
2591*c42dbd0eSchristos2020-03-13  Jan Beulich  <jbeulich@suse.com>
2592*c42dbd0eSchristos
2593*c42dbd0eSchristos	* i386-dis.c (X86_64_0D): Rename to ...
2594*c42dbd0eSchristos	(X86_64_0E): ... this.
2595*c42dbd0eSchristos
2596*c42dbd0eSchristos2020-03-09  H.J. Lu  <hongjiu.lu@intel.com>
2597*c42dbd0eSchristos
2598*c42dbd0eSchristos	* Makefile.am ($(srcdir)/i386-init.h): Also pass -P to $(CPP).
2599*c42dbd0eSchristos	* Makefile.in: Regenerated.
2600*c42dbd0eSchristos
2601*c42dbd0eSchristos2020-03-09  Jan Beulich  <jbeulich@suse.com>
2602*c42dbd0eSchristos
2603*c42dbd0eSchristos	* i386-opc.tbl (avx_irel): New. Use is for AVX512 vpcmp*
2604*c42dbd0eSchristos	3-operand pseudos.
2605*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2606*c42dbd0eSchristos
2607*c42dbd0eSchristos2020-03-09  Jan Beulich  <jbeulich@suse.com>
2608*c42dbd0eSchristos
2609*c42dbd0eSchristos	* i386-opc.tbl (xop_elem, xop_irel, xop_sign): New. Use them for XOP vpcom*,
2610*c42dbd0eSchristos	vprot*, vpsha*, and vpshl*.
2611*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2612*c42dbd0eSchristos
2613*c42dbd0eSchristos2020-03-09  Jan Beulich  <jbeulich@suse.com>
2614*c42dbd0eSchristos
2615*c42dbd0eSchristos	* i386-opc.tbl (avx_frel): New. Use it for AVX/AVX512 vcmpps,
2616*c42dbd0eSchristos	vcmpss, vcmppd, and vcmpsd 3-operand pseudo-ops.
2617*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2618*c42dbd0eSchristos
2619*c42dbd0eSchristos2020-03-09  Jan Beulich  <jbeulich@suse.com>
2620*c42dbd0eSchristos
2621*c42dbd0eSchristos	* i386-gen.c (set_bitfield): Ignore zero-length field names.
2622*c42dbd0eSchristos	* i386-opc.tbl (sse_frel): New. Use it for SSE/SSE2 cmpps,
2623*c42dbd0eSchristos	cmpss, cmppd, and cmpsd 2-operand pseudo-ops.
2624*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2625*c42dbd0eSchristos
2626*c42dbd0eSchristos2020-03-09  Jan Beulich  <jbeulich@suse.com>
2627*c42dbd0eSchristos
2628*c42dbd0eSchristos	* i386-gen.c (struct template_arg, struct template_instance,
2629*c42dbd0eSchristos	struct template_param, struct template, templates,
2630*c42dbd0eSchristos	parse_template, expand_templates): New.
2631*c42dbd0eSchristos	(process_i386_opcodes): Various local variables moved to
2632*c42dbd0eSchristos	expand_templates. Call parse_template and expand_templates.
2633*c42dbd0eSchristos	* i386-opc.tbl (cc): New. Use it for Jcc, SETcc, and CMOVcc.
2634*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2635*c42dbd0eSchristos
2636*c42dbd0eSchristos2020-03-06  Jan Beulich  <jbeulich@suse.com>
2637*c42dbd0eSchristos
2638*c42dbd0eSchristos	* i386-opc.tbl (vcvtdq2pd, vcvtps2pd, vcvtudq2pd, vcvtps2ph,
2639*c42dbd0eSchristos	vcvtps2qq, vcvtps2uqq, vcvttps2qq, vcvttps2uqq): Fold separate
2640*c42dbd0eSchristos	register and memory source templates. Replace VexW= by VexW*
2641*c42dbd0eSchristos	where applicable.
2642*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2643*c42dbd0eSchristos
2644*c42dbd0eSchristos2020-03-06  Jan Beulich  <jbeulich@suse.com>
2645*c42dbd0eSchristos
2646*c42dbd0eSchristos	* i386-opc.tbl: Drop IgnoreSize from various SIMD insns. Replace
2647*c42dbd0eSchristos	VexW= by VexW* and VexVVVV=1 by just VexVVVV where applicable.
2648*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2649*c42dbd0eSchristos
2650*c42dbd0eSchristos2020-03-06  Jan Beulich  <jbeulich@suse.com>
2651*c42dbd0eSchristos
2652*c42dbd0eSchristos	* i386-opc.tbl (fildll, fistpll, fisttpll): Add ATTSyntax.
2653*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2654*c42dbd0eSchristos
2655*c42dbd0eSchristos2020-03-06  Jan Beulich  <jbeulich@suse.com>
2656*c42dbd0eSchristos
2657*c42dbd0eSchristos	* i386-opc.tbl (movq): Drop NoRex64 from XMM/XMM SSE2AVX variants.
2658*c42dbd0eSchristos	(movmskps, pextrw, pinsrw, pmovmskb, movmskpd, extractps,
2659*c42dbd0eSchristos	pextrb, pinsrb, roundsd): Drop NoRex64 and where applicable use
2660*c42dbd0eSchristos	VexW0 on SSE2AVX variants.
2661*c42dbd0eSchristos	(vmovq): Drop NoRex64 from XMM/XMM variants.
2662*c42dbd0eSchristos	(vextractps, vmovmskpd, vmovmskps, vpextrb, vpextrw, vpinsrb,
2663*c42dbd0eSchristos	vpinsrw, vpmovmskb, vroundsd, vpmovmskb): Drop NoRex64 and where
2664*c42dbd0eSchristos	applicable use VexW0.
2665*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2666*c42dbd0eSchristos
2667*c42dbd0eSchristos2020-03-06  Jan Beulich  <jbeulich@suse.com>
2668*c42dbd0eSchristos
2669*c42dbd0eSchristos	* i386-gen.c (opcode_modifiers): Remove Rex64 field.
2670*c42dbd0eSchristos	* i386-opc.h (Rex64): Delete.
2671*c42dbd0eSchristos	(struct i386_opcode_modifier): Remove rex64 field.
2672*c42dbd0eSchristos	* i386-opc.tbl (crc32): Drop Rex64.
2673*c42dbd0eSchristos	Replace Rex64 with Size64 everywhere else.
2674*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2675*c42dbd0eSchristos
2676*c42dbd0eSchristos2020-03-06  Jan Beulich  <jbeulich@suse.com>
2677*c42dbd0eSchristos
2678*c42dbd0eSchristos	* i386-dis.c (OP_E_memory): Exclude recording of used address
2679*c42dbd0eSchristos	prefix for "bnd" modes only in 64-bit mode. Don't decode 16-bit
2680*c42dbd0eSchristos	addressed memory operands for MPX insns.
2681*c42dbd0eSchristos
2682*c42dbd0eSchristos2020-03-06  Jan Beulich  <jbeulich@suse.com>
2683*c42dbd0eSchristos
2684*c42dbd0eSchristos	* i386-opc.tbl (movmskps, mwait, vmread, vmwrite, invept,
2685*c42dbd0eSchristos	invvpid, invpcid, rdfsbase, rdgsbase, wrfsbase, wrgsbase, adcx,
2686*c42dbd0eSchristos	adox, mwaitx, rdpid, movdiri): Add IgnoreSize.
2687*c42dbd0eSchristos	(ptwrite): Split into non-64-bit and 64-bit forms.
2688*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2689*c42dbd0eSchristos
2690*c42dbd0eSchristos2020-03-06  Jan Beulich  <jbeulich@suse.com>
2691*c42dbd0eSchristos
2692*c42dbd0eSchristos	* i386-opc.tbl (tpause, umwait): Add IgnoreSize. Add 3-operand
2693*c42dbd0eSchristos	template.
2694*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2695*c42dbd0eSchristos
2696*c42dbd0eSchristos2020-03-04  Jan Beulich  <jbeulich@suse.com>
2697*c42dbd0eSchristos
2698*c42dbd0eSchristos	* i386-dis.c (PREFIX_0F01_REG_3_RM_1): New.
2699*c42dbd0eSchristos	(prefix_table): Move vmmcall here. Add vmgexit.
2700*c42dbd0eSchristos	(rm_table): Replace vmmcall entry by prefix_table[] escape.
2701*c42dbd0eSchristos	* i386-gen.c (cpu_flag_init): Add CPU_SEV_ES_FLAGS entry.
2702*c42dbd0eSchristos	(cpu_flags): Add CpuSEV_ES entry.
2703*c42dbd0eSchristos	* i386-opc.h (CpuSEV_ES): New.
2704*c42dbd0eSchristos	(union i386_cpu_flags): Add cpusev_es field.
2705*c42dbd0eSchristos	* i386-opc.tbl (vmgexit): New.
2706*c42dbd0eSchristos	* i386-init.h, i386-tbl.h: Re-generate.
2707*c42dbd0eSchristos
2708*c42dbd0eSchristos2020-03-03  H.J. Lu  <hongjiu.lu@intel.com>
2709*c42dbd0eSchristos
2710*c42dbd0eSchristos	* i386-gen.c (opcode_modifiers): Replace IgnoreSize/DefaultSize
2711*c42dbd0eSchristos	with MnemonicSize.
2712*c42dbd0eSchristos	* i386-opc.h (IGNORESIZE): New.
2713*c42dbd0eSchristos	(DEFAULTSIZE): Likewise.
2714*c42dbd0eSchristos	(IgnoreSize): Removed.
2715*c42dbd0eSchristos	(DefaultSize): Likewise.
2716*c42dbd0eSchristos	(MnemonicSize): New.
2717*c42dbd0eSchristos	(i386_opcode_modifier): Replace ignoresize/defaultsize with
2718*c42dbd0eSchristos	mnemonicsize.
2719*c42dbd0eSchristos	* i386-opc.tbl (IgnoreSize): New.
2720*c42dbd0eSchristos	(DefaultSize): Likewise.
2721*c42dbd0eSchristos	* i386-tbl.h: Regenerated.
2722*c42dbd0eSchristos
2723*c42dbd0eSchristos2020-03-03  Sergey Belyashov  <sergey.belyashov@gmail.com>
2724*c42dbd0eSchristos
2725*c42dbd0eSchristos	PR 25627
2726*c42dbd0eSchristos	* z80-dis.c: Fix disassembly of LD IY,(HL) and D (HL),IX
2727*c42dbd0eSchristos	instructions.
2728*c42dbd0eSchristos
2729*c42dbd0eSchristos2020-03-03  H.J. Lu  <hongjiu.lu@intel.com>
2730*c42dbd0eSchristos
2731*c42dbd0eSchristos	PR gas/25622
2732*c42dbd0eSchristos	* i386-opc.tbl: Add IgnoreSize to cvtsi2sd, cvtsi2ss, vcvtsi2sd,
2733*c42dbd0eSchristos	vcvtsi2ss, vcvtusi2sd and vcvtusi2ss for AT&T syntax.
2734*c42dbd0eSchristos	* i386-tbl.h: Regenerated.
2735*c42dbd0eSchristos
2736*c42dbd0eSchristos2020-02-26  Alan Modra  <amodra@gmail.com>
2737*c42dbd0eSchristos
2738*c42dbd0eSchristos	* aarch64-asm.c: Indent labels correctly.
2739*c42dbd0eSchristos	* aarch64-dis.c: Likewise.
2740*c42dbd0eSchristos	* aarch64-gen.c: Likewise.
2741*c42dbd0eSchristos	* aarch64-opc.c: Likewise.
2742*c42dbd0eSchristos	* alpha-dis.c: Likewise.
2743*c42dbd0eSchristos	* i386-dis.c: Likewise.
2744*c42dbd0eSchristos	* nds32-asm.c: Likewise.
2745*c42dbd0eSchristos	* nfp-dis.c: Likewise.
2746*c42dbd0eSchristos	* visium-dis.c: Likewise.
2747*c42dbd0eSchristos
2748*c42dbd0eSchristos2020-02-25  Claudiu Zissulescu <claziss@gmail.com>
2749*c42dbd0eSchristos
2750*c42dbd0eSchristos	* arc-regs.h (int_vector_base): Make it available for all ARC
2751*c42dbd0eSchristos	CPUs.
2752*c42dbd0eSchristos
2753*c42dbd0eSchristos2020-02-20  Nelson Chu  <nelson.chu@sifive.com>
2754*c42dbd0eSchristos
2755*c42dbd0eSchristos	* riscv-dis.c (print_insn_args): Updated since the DECLARE_CSR is
2756*c42dbd0eSchristos	changed.
2757*c42dbd0eSchristos
2758*c42dbd0eSchristos2020-02-19  Nelson Chu  <nelson.chu@sifive.com>
2759*c42dbd0eSchristos
2760*c42dbd0eSchristos	* riscv-opc.c (riscv_opcodes): Convert add/addi to the compressed
2761*c42dbd0eSchristos	c.mv/c.li if rs1 is zero.
2762*c42dbd0eSchristos
2763*c42dbd0eSchristos2020-02-17  H.J. Lu  <hongjiu.lu@intel.com>
2764*c42dbd0eSchristos
2765*c42dbd0eSchristos	* i386-gen.c (cpu_flag_init): Replace CpuABM with
2766*c42dbd0eSchristos	CpuLZCNT|CpuPOPCNT.  Add CpuPOPCNT to CPU_SSE4_2_FLAGS.  Add
2767*c42dbd0eSchristos	CPU_POPCNT_FLAGS.
2768*c42dbd0eSchristos	(cpu_flags): Remove CpuABM.  Add CpuPOPCNT.
2769*c42dbd0eSchristos	* i386-opc.h (CpuABM): Removed.
2770*c42dbd0eSchristos	(CpuPOPCNT): New.
2771*c42dbd0eSchristos	(i386_cpu_flags): Remove cpuabm.  Add cpupopcnt.
2772*c42dbd0eSchristos	* i386-opc.tbl: Replace CpuABM|CpuSSE4_2 with CpuPOPCNT on
2773*c42dbd0eSchristos	popcnt.  Remove CpuABM from lzcnt.
2774*c42dbd0eSchristos	* i386-init.h: Regenerated.
2775*c42dbd0eSchristos	* i386-tbl.h: Likewise.
2776*c42dbd0eSchristos
2777*c42dbd0eSchristos2020-02-17  Jan Beulich  <jbeulich@suse.com>
2778*c42dbd0eSchristos
2779*c42dbd0eSchristos	* i386-opc.tbl (vcvtsi2sd, vcvtsi2ss, vcvtusi2sd, vcvtusi2ss):
2780*c42dbd0eSchristos	Fold CpuNo64 and Cpu64 templates. Use VexLIG/EVexLIG and VexW0/
2781*c42dbd0eSchristos	VexW1 instead of open-coding them.
2782*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2783*c42dbd0eSchristos
2784*c42dbd0eSchristos2020-02-17  Jan Beulich  <jbeulich@suse.com>
2785*c42dbd0eSchristos
2786*c42dbd0eSchristos	* i386-opc.tbl (AddrPrefixOpReg): Define.
2787*c42dbd0eSchristos	(monitor, invlpga, vmload, vmrun, vmsave, clzero, monitorx,
2788*c42dbd0eSchristos	umonitor, movdir64b, enqcmd, enqcmds): Fold Cpu64 and CpuNo64
2789*c42dbd0eSchristos	templates. Drop NoRex64.
2790*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2791*c42dbd0eSchristos
2792*c42dbd0eSchristos2020-02-17  Jan Beulich  <jbeulich@suse.com>
2793*c42dbd0eSchristos
2794*c42dbd0eSchristos	PR gas/6518
2795*c42dbd0eSchristos	* i386-opc.tbl (vcvtpd2dq, vcvtpd2ps, vcvttpd2dq, vcvtpd2udq,
2796*c42dbd0eSchristos	vcvttpd2udq, vcvtqq2ps, vcvtuqq2ps): Split XMM/YMM source forms
2797*c42dbd0eSchristos	into Intel syntax instance (with Unpsecified) and AT&T one
2798*c42dbd0eSchristos	(without).
2799*c42dbd0eSchristos	(vcvtneps2bf16): Likewise, along with folding the two so far
2800*c42dbd0eSchristos	separate ones.
2801*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2802*c42dbd0eSchristos
2803*c42dbd0eSchristos2020-02-16  H.J. Lu  <hongjiu.lu@intel.com>
2804*c42dbd0eSchristos
2805*c42dbd0eSchristos	* i386-gen.c (cpu_flag_init): Remove CPU_ANY_SSE3_FLAGS from
2806*c42dbd0eSchristos	CPU_ANY_SSE4A_FLAGS.
2807*c42dbd0eSchristos
2808*c42dbd0eSchristos2020-02-17  Alan Modra  <amodra@gmail.com>
2809*c42dbd0eSchristos
2810*c42dbd0eSchristos	* i386-gen.c (cpu_flag_init): Correct last change.
2811*c42dbd0eSchristos
2812*c42dbd0eSchristos2020-02-16  H.J. Lu  <hongjiu.lu@intel.com>
2813*c42dbd0eSchristos
2814*c42dbd0eSchristos	* i386-gen.c (cpu_flag_init): Add CPU_ANY_SSE4A_FLAGS.  Remove
2815*c42dbd0eSchristos	CPU_ANY_SSE4_FLAGS.
2816*c42dbd0eSchristos
2817*c42dbd0eSchristos2020-02-14  H.J. Lu  <hongjiu.lu@intel.com>
2818*c42dbd0eSchristos
2819*c42dbd0eSchristos	* i386-opc.tbl (movsx): Remove Intel syntax comments.
2820*c42dbd0eSchristos	(movzx): Likewise.
2821*c42dbd0eSchristos
2822*c42dbd0eSchristos2020-02-14  Jan Beulich  <jbeulich@suse.com>
2823*c42dbd0eSchristos
2824*c42dbd0eSchristos	PR gas/25438
2825*c42dbd0eSchristos	* i386-opc.tbl (movsx): Fold patterns. Also allow Reg32 as
2826*c42dbd0eSchristos	destination for Cpu64-only variant.
2827*c42dbd0eSchristos	(movzx): Fold patterns.
2828*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2829*c42dbd0eSchristos
2830*c42dbd0eSchristos2020-02-13  Jan Beulich  <jbeulich@suse.com>
2831*c42dbd0eSchristos
2832*c42dbd0eSchristos	* i386-gen.c (cpu_flag_init): Move CpuSSE4a from
2833*c42dbd0eSchristos	CPU_ANY_SSE_FLAGS entry to CPU_ANY_SSE3_FLAGS one. Add
2834*c42dbd0eSchristos	CPU_ANY_SSE4_FLAGS entry.
2835*c42dbd0eSchristos	* i386-init.h: Re-generate.
2836*c42dbd0eSchristos
2837*c42dbd0eSchristos2020-02-12  Jan Beulich  <jbeulich@suse.com>
2838*c42dbd0eSchristos
2839*c42dbd0eSchristos	* i386-opc.tbl (vfpclasspd, vfpclassps): Add Intel sytax form
2840*c42dbd0eSchristos	with Unspecified, making the present one AT&T syntax only.
2841*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2842*c42dbd0eSchristos
2843*c42dbd0eSchristos2020-02-12  Jan Beulich  <jbeulich@suse.com>
2844*c42dbd0eSchristos
2845*c42dbd0eSchristos	* i386-opc.tbl (jmp): Fold CpuNo64 and Amd64 direct variants.
2846*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2847*c42dbd0eSchristos
2848*c42dbd0eSchristos2020-02-12  Jan Beulich  <jbeulich@suse.com>
2849*c42dbd0eSchristos
2850*c42dbd0eSchristos	PR gas/24546
2851*c42dbd0eSchristos	* i386-dis.c (putop): Handle REX.W in '^' case for Intel64 mode.
2852*c42dbd0eSchristos	* i386-opc.tbl (lfs, lgs, lss, lcall, ljmp): Split into
2853*c42dbd0eSchristos	Amd64 and Intel64 templates.
2854*c42dbd0eSchristos	(call, jmp): Likewise for far indirect variants. Dro
2855*c42dbd0eSchristos	Unspecified.
2856*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2857*c42dbd0eSchristos
2858*c42dbd0eSchristos2020-02-11  Jan Beulich  <jbeulich@suse.com>
2859*c42dbd0eSchristos
2860*c42dbd0eSchristos	* i386-gen.c (opcode_modifiers): Remove ShortForm entry.
2861*c42dbd0eSchristos	* i386-opc.h (ShortForm): Delete.
2862*c42dbd0eSchristos	(struct i386_opcode_modifier): Remove shortform field.
2863*c42dbd0eSchristos	* i386-opc.tbl (mov, movabs, push, pop, xchg, inc, dec, fld,
2864*c42dbd0eSchristos	fst, fstp, fxch, fcom, fcomp, fucom, fucomp, fadd, faddp, fsub,
2865*c42dbd0eSchristos	fsubp, fsubr, fsubrp, fmul, fmulp, fdiv, fdivp, fdivr, fdivrp,
2866*c42dbd0eSchristos	ffreep, bswap, fcmov*, fcomi, fcomip, fucomi, fucomip, movq):
2867*c42dbd0eSchristos	Drop ShortForm.
2868*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2869*c42dbd0eSchristos
2870*c42dbd0eSchristos2020-02-11  Jan Beulich  <jbeulich@suse.com>
2871*c42dbd0eSchristos
2872*c42dbd0eSchristos	* i386-opc.tbl (fcomi, fucomi, fcomip, fcompi, fucomip,
2873*c42dbd0eSchristos	fucompi): Drop ShortForm from operand-less templates.
2874*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2875*c42dbd0eSchristos
2876*c42dbd0eSchristos2020-02-11  Alan Modra  <amodra@gmail.com>
2877*c42dbd0eSchristos
2878*c42dbd0eSchristos	* cgen-ibld.in (extract_normal): Set *valuep on all return paths.
2879*c42dbd0eSchristos	* bpf-ibld.c, * epiphany-ibld.c, * fr30-ibld.c, * frv-ibld.c,
2880*c42dbd0eSchristos	* ip2k-ibld.c, * iq2000-ibld.c, * lm32-ibld.c, * m32c-ibld.c,
2881*c42dbd0eSchristos	* m32r-ibld.c, * mep-ibld.c, * mt-ibld.c, * or1k-ibld.c,
2882*c42dbd0eSchristos	* xc16x-ibld.c, * xstormy16-ibld.c: Regenerate.
2883*c42dbd0eSchristos
2884*c42dbd0eSchristos2020-02-10  Matthew Malcomson  <matthew.malcomson@arm.com>
2885*c42dbd0eSchristos
2886*c42dbd0eSchristos	* arm-dis.c (print_insn_cde): Define 'V' parse character.
2887*c42dbd0eSchristos	(cde_opcodes): Add VCX* instructions.
2888*c42dbd0eSchristos
2889*c42dbd0eSchristos2020-02-10  Stam Markianos-Wright  <stam.markianos-wright@arm.com>
2890*c42dbd0eSchristos	    Matthew Malcomson  <matthew.malcomson@arm.com>
2891*c42dbd0eSchristos
2892*c42dbd0eSchristos	* arm-dis.c (struct cdeopcode32): New.
2893*c42dbd0eSchristos	(CDE_OPCODE): New macro.
2894*c42dbd0eSchristos	(cde_opcodes): New disassembly table.
2895*c42dbd0eSchristos	(regnames): New option to table.
2896*c42dbd0eSchristos	(cde_coprocs): New global variable.
2897*c42dbd0eSchristos	(print_insn_cde): New
2898*c42dbd0eSchristos	(print_insn_thumb32): Use print_insn_cde.
2899*c42dbd0eSchristos	(parse_arm_disassembler_options): Parse coprocN args.
2900*c42dbd0eSchristos
2901*c42dbd0eSchristos2020-02-10  H.J. Lu  <hongjiu.lu@intel.com>
2902*c42dbd0eSchristos
2903*c42dbd0eSchristos	PR gas/25516
2904*c42dbd0eSchristos	* i386-gen.c (opcode_modifiers): Replace AMD64 and Intel64
2905*c42dbd0eSchristos	with ISA64.
2906*c42dbd0eSchristos	* i386-opc.h (AMD64): Removed.
2907*c42dbd0eSchristos	(Intel64): Likewose.
2908*c42dbd0eSchristos	(AMD64): New.
2909*c42dbd0eSchristos	(INTEL64): Likewise.
2910*c42dbd0eSchristos	(INTEL64ONLY): Likewise.
2911*c42dbd0eSchristos	(i386_opcode_modifier): Replace amd64 and intel64 with isa64.
2912*c42dbd0eSchristos	* i386-opc.tbl (Amd64): New.
2913*c42dbd0eSchristos	(Intel64): Likewise.
2914*c42dbd0eSchristos	(Intel64Only): Likewise.
2915*c42dbd0eSchristos	Replace AMD64 with Amd64.  Update sysenter/sysenter with
2916*c42dbd0eSchristos	Cpu64 and Intel64Only.  Remove AMD64 from sysenter/sysenter.
2917*c42dbd0eSchristos	* i386-tbl.h: Regenerated.
2918*c42dbd0eSchristos
2919*c42dbd0eSchristos2020-02-07  Sergey Belyashov  <sergey.belyashov@gmail.com>
2920*c42dbd0eSchristos
2921*c42dbd0eSchristos	PR 25469
2922*c42dbd0eSchristos	* z80-dis.c: Add support for GBZ80 opcodes.
2923*c42dbd0eSchristos
2924*c42dbd0eSchristos2020-02-04  Alan Modra  <amodra@gmail.com>
2925*c42dbd0eSchristos
2926*c42dbd0eSchristos	* d30v-dis.c (print_insn): Make "val" and "opnum" unsigned.
2927*c42dbd0eSchristos
2928*c42dbd0eSchristos2020-02-03  Alan Modra  <amodra@gmail.com>
2929*c42dbd0eSchristos
2930*c42dbd0eSchristos	* m32c-ibld.c: Regenerate.
2931*c42dbd0eSchristos
2932*c42dbd0eSchristos2020-02-01  Alan Modra  <amodra@gmail.com>
2933*c42dbd0eSchristos
2934*c42dbd0eSchristos	* frv-ibld.c: Regenerate.
2935*c42dbd0eSchristos
2936*c42dbd0eSchristos2020-01-31  Jan Beulich  <jbeulich@suse.com>
2937*c42dbd0eSchristos
2938*c42dbd0eSchristos	* i386-dis.c (EXxmm_mdq, xmm_mdq_mode): Delete.
2939*c42dbd0eSchristos	(intel_operand_size, OP_EX): Drop xmm_mdq_mode case label.
2940*c42dbd0eSchristos	(OP_E_memory): Replace xmm_mdq_mode case label by
2941*c42dbd0eSchristos	vex_scalar_w_dq_mode one.
2942*c42dbd0eSchristos	* i386-dis-evex-prefix.h: Replace EXxmm_mdq by EXVexWdqScalar.
2943*c42dbd0eSchristos
2944*c42dbd0eSchristos2020-01-31  Jan Beulich  <jbeulich@suse.com>
2945*c42dbd0eSchristos
2946*c42dbd0eSchristos	* i386-dis.c (EXVexWdq, vex_w_dq_mode): Delete.
2947*c42dbd0eSchristos	(vex_vsib_d_w_dq_mode, vex_vsib_q_w_dq_mode,
2948*c42dbd0eSchristos	vex_scalar_w_dq_mode): Don't refer to vex_w_dq_mode in comments.
2949*c42dbd0eSchristos	(intel_operand_size): Drop vex_w_dq_mode case label.
2950*c42dbd0eSchristos
2951*c42dbd0eSchristos2020-01-31  Richard Sandiford  <richard.sandiford@arm.com>
2952*c42dbd0eSchristos
2953*c42dbd0eSchristos	* aarch64-tbl.h (aarch64_opcode): Set C_MAX_ELEM for SVE bfcvt.
2954*c42dbd0eSchristos	Remove C_SCAN_MOVPRFX for SVE bfcvtnt.
2955*c42dbd0eSchristos
2956*c42dbd0eSchristos2020-01-30  Alan Modra  <amodra@gmail.com>
2957*c42dbd0eSchristos
2958*c42dbd0eSchristos	* m32c-ibld.c: Regenerate.
2959*c42dbd0eSchristos
2960*c42dbd0eSchristos2020-01-30  Jose E. Marchesi  <jose.marchesi@oracle.com>
2961*c42dbd0eSchristos
2962*c42dbd0eSchristos	* bpf-opc.c: Regenerate.
2963*c42dbd0eSchristos
2964*c42dbd0eSchristos2020-01-30  Jan Beulich  <jbeulich@suse.com>
2965*c42dbd0eSchristos
2966*c42dbd0eSchristos	* i386-dis.c (X86_64_C2, X86_64_C3): New enumerators.
2967*c42dbd0eSchristos	(dis386): Use them to replace C2/C3 table entries.
2968*c42dbd0eSchristos	(x86_64_table): Add X86_64_C2 and X86_64_C3 entries.
2969*c42dbd0eSchristos	* i386-opc.tbl (ret): Split Cpu64 entries into AMD64 and Intel64
2970*c42dbd0eSchristos	ones. Use Size64 instead of DefaultSize on Intel64 ones.
2971*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2972*c42dbd0eSchristos
2973*c42dbd0eSchristos2020-01-30  Jan Beulich  <jbeulich@suse.com>
2974*c42dbd0eSchristos
2975*c42dbd0eSchristos	* i386-opc.tbl (call): Drop DefaultSize from Intel64 JumpDword
2976*c42dbd0eSchristos	forms.
2977*c42dbd0eSchristos	(fldenv, fnstenv, fstenv, fnsave, fsave, frstor): Drop
2978*c42dbd0eSchristos	DefaultSize.
2979*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
2980*c42dbd0eSchristos
2981*c42dbd0eSchristos2020-01-30  Alan Modra  <amodra@gmail.com>
2982*c42dbd0eSchristos
2983*c42dbd0eSchristos	* tic4x-dis.c (tic4x_dp): Make unsigned.
2984*c42dbd0eSchristos
2985*c42dbd0eSchristos2020-01-27  H.J. Lu  <hongjiu.lu@intel.com>
2986*c42dbd0eSchristos	    Jan Beulich  <jbeulich@suse.com>
2987*c42dbd0eSchristos
2988*c42dbd0eSchristos	PR binutils/25445
2989*c42dbd0eSchristos	* i386-dis.c (MOVSXD_Fixup): New function.
2990*c42dbd0eSchristos	(movsxd_mode): New enum.
2991*c42dbd0eSchristos	(x86_64_table): Use MOVSXD_Fixup and movsxd_mode on movsxd.
2992*c42dbd0eSchristos	(intel_operand_size): Handle movsxd_mode.
2993*c42dbd0eSchristos	(OP_E_register): Likewise.
2994*c42dbd0eSchristos	(OP_G): Likewise.
2995*c42dbd0eSchristos	* i386-opc.tbl: Remove Rex64 and allow 32-bit destination
2996*c42dbd0eSchristos	register on movsxd.  Add movsxd with 16-bit destination register
2997*c42dbd0eSchristos	for AMD64 and Intel64 ISAs.
2998*c42dbd0eSchristos	* i386-tbl.h: Regenerated.
2999*c42dbd0eSchristos
3000*c42dbd0eSchristos2020-01-27  Tamar Christina  <tamar.christina@arm.com>
3001*c42dbd0eSchristos
3002*c42dbd0eSchristos	PR 25403
3003*c42dbd0eSchristos	* aarch64-tbl.h (struct aarch64_opcode): Re-order cfinv.
3004*c42dbd0eSchristos	* aarch64-asm-2.c: Regenerate
3005*c42dbd0eSchristos	* aarch64-dis-2.c: Likewise.
3006*c42dbd0eSchristos	* aarch64-opc-2.c: Likewise.
3007*c42dbd0eSchristos
3008*c42dbd0eSchristos2020-01-21  Jan Beulich  <jbeulich@suse.com>
3009*c42dbd0eSchristos
3010*c42dbd0eSchristos	* i386-opc.tbl (sysret): Drop DefaultSize.
3011*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
3012*c42dbd0eSchristos
3013*c42dbd0eSchristos2020-01-21  Jan Beulich  <jbeulich@suse.com>
3014*c42dbd0eSchristos
3015*c42dbd0eSchristos	* i386-opc.tbl (vcvtneps2bf16x): Add Broadcast, Xmmword, and
3016*c42dbd0eSchristos	Dword.
3017*c42dbd0eSchristos	(vcvtneps2bf16y): Add Broadcast, Ymmword, and Dword.
3018*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
3019*c42dbd0eSchristos
3020*c42dbd0eSchristos2020-01-20  Nick Clifton  <nickc@redhat.com>
3021*c42dbd0eSchristos
3022*c42dbd0eSchristos	* po/de.po: Updated German translation.
3023*c42dbd0eSchristos	* po/pt_BR.po: Updated Brazilian Portuguese translation.
3024*c42dbd0eSchristos	* po/uk.po: Updated Ukranian translation.
3025*c42dbd0eSchristos
3026*c42dbd0eSchristos2020-01-20  Alan Modra  <amodra@gmail.com>
3027*c42dbd0eSchristos
3028*c42dbd0eSchristos	* hppa-dis.c (fput_const): Remove useless cast.
3029*c42dbd0eSchristos
3030*c42dbd0eSchristos2020-01-20  Alan Modra  <amodra@gmail.com>
3031*c42dbd0eSchristos
3032*c42dbd0eSchristos	* arm-dis.c (print_insn_arm): Wrap 'T' value.
3033*c42dbd0eSchristos
3034*c42dbd0eSchristos2020-01-18  Nick Clifton  <nickc@redhat.com>
3035*c42dbd0eSchristos
3036*c42dbd0eSchristos	* configure: Regenerate.
3037*c42dbd0eSchristos	* po/opcodes.pot: Regenerate.
3038*c42dbd0eSchristos
3039*c42dbd0eSchristos2020-01-18  Nick Clifton  <nickc@redhat.com>
3040*c42dbd0eSchristos
3041*c42dbd0eSchristos	Binutils 2.34 branch created.
3042*c42dbd0eSchristos
3043*c42dbd0eSchristos2020-01-17  Christian Biesinger  <cbiesinger@google.com>
3044*c42dbd0eSchristos
3045*c42dbd0eSchristos	* opintl.h: Fix spelling error (seperate).
3046*c42dbd0eSchristos
3047*c42dbd0eSchristos2020-01-17  H.J. Lu  <hongjiu.lu@intel.com>
3048*c42dbd0eSchristos
3049*c42dbd0eSchristos	* i386-opc.tbl: Add {vex} pseudo prefix.
3050*c42dbd0eSchristos	* i386-tbl.h: Regenerated.
3051*c42dbd0eSchristos
3052*c42dbd0eSchristos2020-01-16  Andre Vieira  <andre.simoesdiasvieira@arm.com>
3053*c42dbd0eSchristos
3054*c42dbd0eSchristos	PR 25376
3055*c42dbd0eSchristos	* arm-dis.c (coprocessor_opcodes): Use CORE_HIGH for MVE bits.
3056*c42dbd0eSchristos	(neon_opcodes): Likewise.
3057*c42dbd0eSchristos	(select_arm_features): Make sure we enable MVE bits when selecting
3058*c42dbd0eSchristos	armv8.1-m.main.  Make sure we do not enable MVE bits when not selecting
3059*c42dbd0eSchristos	any architecture.
3060*c42dbd0eSchristos
3061*c42dbd0eSchristos2020-01-16  Jan Beulich  <jbeulich@suse.com>
3062*c42dbd0eSchristos
3063*c42dbd0eSchristos	* i386-opc.tbl: Drop stale comment from XOP section.
3064*c42dbd0eSchristos
3065*c42dbd0eSchristos2020-01-16  Jan Beulich  <jbeulich@suse.com>
3066*c42dbd0eSchristos
3067*c42dbd0eSchristos	* i386-opc.tbl (movq): Add VexWIG to SSE2AVX XMM->XMM forms.
3068*c42dbd0eSchristos	(extractps): Add VexWIG to SSE2AVX forms.
3069*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
3070*c42dbd0eSchristos
3071*c42dbd0eSchristos2020-01-16  Jan Beulich  <jbeulich@suse.com>
3072*c42dbd0eSchristos
3073*c42dbd0eSchristos	* i386-opc.tbl (pextrq, pinsrq): Drop IgnoreSize and Qword. Drop
3074*c42dbd0eSchristos	Size64 from and use VexW1 on SSE2AVX forms.
3075*c42dbd0eSchristos	(vpextrq, vpinsrq): Drop IgnoreSize and Qword. Drop Size64 from
3076*c42dbd0eSchristos	VEX-encoded forms. Add Cpu64 to EVEX-encoded forms. Use VexW1.
3077*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
3078*c42dbd0eSchristos
3079*c42dbd0eSchristos2020-01-15  Alan Modra  <amodra@gmail.com>
3080*c42dbd0eSchristos
3081*c42dbd0eSchristos	* tic4x-dis.c (tic4x_version): Make unsigned long.
3082*c42dbd0eSchristos	(optab, optab_special, registernames): New file scope vars.
3083*c42dbd0eSchristos	(tic4x_print_register): Set up registernames rather than
3084*c42dbd0eSchristos	malloc'd registertable.
3085*c42dbd0eSchristos	(tic4x_disassemble): Delete optable and optable_special.  Use
3086*c42dbd0eSchristos	optab and optab_special instead.  Throw away old optab,
3087*c42dbd0eSchristos	optab_special and registernames when info->mach changes.
3088*c42dbd0eSchristos
3089*c42dbd0eSchristos2020-01-14  Sergey Belyashov  <sergey.belyashov@gmail.com>
3090*c42dbd0eSchristos
3091*c42dbd0eSchristos	PR 25377
3092*c42dbd0eSchristos	* z80-dis.c (suffix): Use .db instruction to generate double
3093*c42dbd0eSchristos	prefix.
3094*c42dbd0eSchristos
3095*c42dbd0eSchristos2020-01-14  Alan Modra  <amodra@gmail.com>
3096*c42dbd0eSchristos
3097*c42dbd0eSchristos	* z8k-dis.c (unpack_instr): Formatting.  Cast unsigned short
3098*c42dbd0eSchristos	values to unsigned before shifting.
3099*c42dbd0eSchristos
3100*c42dbd0eSchristos2020-01-13  Thomas Troeger  <tstroege@gmx.de>
3101*c42dbd0eSchristos
3102*c42dbd0eSchristos	* arm-dis.c (print_insn_arm): Fill in insn info fields for control
3103*c42dbd0eSchristos	flow instructions.
3104*c42dbd0eSchristos	(print_insn_thumb16, print_insn_thumb32): Likewise.
3105*c42dbd0eSchristos	(print_insn): Initialize the insn info.
3106*c42dbd0eSchristos	* i386-dis.c (print_insn): Initialize the insn info fields, and
3107*c42dbd0eSchristos	detect jumps.
3108*c42dbd0eSchristos
3109*c42dbd0eSchristos2020-01-13  Claudiu Zissulescu <claziss@gmail.com>
3110*c42dbd0eSchristos
3111*c42dbd0eSchristos	* arc-opc.c (C_NE): Make it required.
3112*c42dbd0eSchristos
3113*c42dbd0eSchristos2020-01-13  Claudiu Zissulescu <claziss@gmail.com>
3114*c42dbd0eSchristos
3115*c42dbd0eSchristos	* opcode/arc-dis.c (regnames): Correct ACCL/ACCH naming, fix typo
3116*c42dbd0eSchristos	reserved register name.
3117*c42dbd0eSchristos
3118*c42dbd0eSchristos2020-01-13  Alan Modra  <amodra@gmail.com>
3119*c42dbd0eSchristos
3120*c42dbd0eSchristos	* ns32k-dis.c (Is_gen): Use strchr, add 'f'.
3121*c42dbd0eSchristos	(print_insn_ns32k): Adjust ioffset for 'f' index_offset.
3122*c42dbd0eSchristos
3123*c42dbd0eSchristos2020-01-13  Alan Modra  <amodra@gmail.com>
3124*c42dbd0eSchristos
3125*c42dbd0eSchristos	* wasm32-dis.c (print_insn_wasm32): Localise variables.  Store
3126*c42dbd0eSchristos	result of wasm_read_leb128 in a uint64_t and check that bits
3127*c42dbd0eSchristos	are not lost when copying to other locals.  Use uint32_t for
3128*c42dbd0eSchristos	most locals.  Use PRId64 when printing int64_t.
3129*c42dbd0eSchristos
3130*c42dbd0eSchristos2020-01-13  Alan Modra  <amodra@gmail.com>
3131*c42dbd0eSchristos
3132*c42dbd0eSchristos	* score-dis.c: Formatting.
3133*c42dbd0eSchristos	* score7-dis.c: Formatting.
3134*c42dbd0eSchristos
3135*c42dbd0eSchristos2020-01-13  Alan Modra  <amodra@gmail.com>
3136*c42dbd0eSchristos
3137*c42dbd0eSchristos	* score-dis.c (print_insn_score48): Use unsigned variables for
3138*c42dbd0eSchristos	unsigned values.  Don't left shift negative values.
3139*c42dbd0eSchristos	(print_insn_score32): Likewise.
3140*c42dbd0eSchristos	* score7-dis.c (print_insn_score32, print_insn_score16): Likewise.
3141*c42dbd0eSchristos
3142*c42dbd0eSchristos2020-01-13  Alan Modra  <amodra@gmail.com>
3143*c42dbd0eSchristos
3144*c42dbd0eSchristos	* tic4x-dis.c (tic4x_print_register): Remove dead code.
3145*c42dbd0eSchristos
3146*c42dbd0eSchristos2020-01-13  Alan Modra  <amodra@gmail.com>
3147*c42dbd0eSchristos
3148*c42dbd0eSchristos	* fr30-ibld.c: Regenerate.
3149*c42dbd0eSchristos
3150*c42dbd0eSchristos2020-01-13  Alan Modra  <amodra@gmail.com>
3151*c42dbd0eSchristos
3152*c42dbd0eSchristos	* xgate-dis.c (print_insn): Don't left shift signed value.
3153*c42dbd0eSchristos	(ripBits): Formatting, use 1u.
3154*c42dbd0eSchristos
3155*c42dbd0eSchristos2020-01-10  Alan Modra  <amodra@gmail.com>
3156*c42dbd0eSchristos
3157*c42dbd0eSchristos	* tilepro-opc.c (parse_insn_tilepro): Make opval unsigned.
3158*c42dbd0eSchristos	* tilegx-opc.c (parse_insn_tilegx): Likewise.  Delete raw_opval.
3159*c42dbd0eSchristos
3160*c42dbd0eSchristos2020-01-10  Alan Modra  <amodra@gmail.com>
3161*c42dbd0eSchristos
3162*c42dbd0eSchristos	* m10300-dis.c (disassemble): Move extraction of DREG, AREG, RREG,
3163*c42dbd0eSchristos	and XRREG value earlier to avoid a shift with negative exponent.
3164*c42dbd0eSchristos	* m10200-dis.c (disassemble): Similarly.
3165*c42dbd0eSchristos
3166*c42dbd0eSchristos2020-01-09  Nick Clifton  <nickc@redhat.com>
3167*c42dbd0eSchristos
3168*c42dbd0eSchristos	PR 25224
3169*c42dbd0eSchristos	* z80-dis.c (ld_ii_ii): Use correct cast.
3170*c42dbd0eSchristos
3171*c42dbd0eSchristos2020-01-03  Sergey Belyashov  <sergey.belyashov@gmail.com>
3172*c42dbd0eSchristos
3173*c42dbd0eSchristos	PR 25224
3174*c42dbd0eSchristos	* z80-dis.c (ld_ii_ii): Use character constant when checking
3175*c42dbd0eSchristos	opcode byte value.
3176*c42dbd0eSchristos
3177*c42dbd0eSchristos2020-01-09  Jan Beulich  <jbeulich@suse.com>
3178*c42dbd0eSchristos
3179*c42dbd0eSchristos	* i386-dis.c (SEP_Fixup): New.
3180*c42dbd0eSchristos	(SEP): Define.
3181*c42dbd0eSchristos	(dis386_twobyte): Use it for sysenter/sysexit.
3182*c42dbd0eSchristos	(enum x86_64_isa): Change amd64 enumerator to value 1.
3183*c42dbd0eSchristos	(OP_J): Compare isa64 against intel64 instead of amd64.
3184*c42dbd0eSchristos	* i386-opc.tbl (sysenter, sysexit): Split into AMD64 and Intel64
3185*c42dbd0eSchristos	forms.
3186*c42dbd0eSchristos	* i386-tbl.h: Re-generate.
3187*c42dbd0eSchristos
3188*c42dbd0eSchristos2020-01-08  Alan Modra  <amodra@gmail.com>
3189*c42dbd0eSchristos
3190*c42dbd0eSchristos	* z8k-dis.c: Include libiberty.h
3191*c42dbd0eSchristos	(instr_data_s): Make max_fetched unsigned.
3192*c42dbd0eSchristos	(z8k_lookup_instr): Make nibl_index and tabl_index unsigned.
3193*c42dbd0eSchristos	Don't exceed byte_info bounds.
3194*c42dbd0eSchristos	(output_instr): Make num_bytes unsigned.
3195*c42dbd0eSchristos	(unpack_instr): Likewise for nibl_count and loop.
3196*c42dbd0eSchristos	* z8kgen.c (gas <opcode_entry_type>): Make noperands, length and
3197*c42dbd0eSchristos	idx unsigned.
3198*c42dbd0eSchristos	* z8k-opc.h: Regenerate.
3199*c42dbd0eSchristos
3200*c42dbd0eSchristos2020-01-07  Shahab Vahedi  <shahab@synopsys.com>
3201*c42dbd0eSchristos
3202*c42dbd0eSchristos	* arc-tbl.h (llock): Use 'LLOCK' as class.
3203*c42dbd0eSchristos	(llockd): Likewise.
3204*c42dbd0eSchristos	(scond): Use 'SCOND' as class.
3205*c42dbd0eSchristos	(scondd): Likewise.
3206*c42dbd0eSchristos	(llockd): Set data_size_mode to 'C_ZZ_D' which is 64-bit.
3207*c42dbd0eSchristos	(scondd): Likewise.
3208*c42dbd0eSchristos
3209*c42dbd0eSchristos2020-01-06  Alan Modra  <amodra@gmail.com>
3210*c42dbd0eSchristos
3211*c42dbd0eSchristos	* m32c-ibld.c: Regenerate.
3212*c42dbd0eSchristos
3213*c42dbd0eSchristos2020-01-06  Alan Modra  <amodra@gmail.com>
3214*c42dbd0eSchristos
3215*c42dbd0eSchristos	PR 25344
3216*c42dbd0eSchristos	* z80-dis.c (suffix): Don't use a local struct buffer copy.
3217*c42dbd0eSchristos	Peek at next byte to prevent recursion on repeated prefix bytes.
3218*c42dbd0eSchristos	Ensure uninitialised "mybuf" is not accessed.
3219*c42dbd0eSchristos	(print_insn_z80): Don't zero n_fetch and n_used here,..
3220*c42dbd0eSchristos	(print_insn_z80_buf): ..do it here instead.
3221*c42dbd0eSchristos
3222*c42dbd0eSchristos2020-01-04  Alan Modra  <amodra@gmail.com>
3223*c42dbd0eSchristos
3224*c42dbd0eSchristos	* m32r-ibld.c: Regenerate.
3225*c42dbd0eSchristos
3226*c42dbd0eSchristos2020-01-04  Alan Modra  <amodra@gmail.com>
3227*c42dbd0eSchristos
3228*c42dbd0eSchristos	* cr16-dis.c (cr16_match_opcode): Avoid shift left of signed value.
3229*c42dbd0eSchristos
3230*c42dbd0eSchristos2020-01-04  Alan Modra  <amodra@gmail.com>
3231*c42dbd0eSchristos
3232*c42dbd0eSchristos	* crx-dis.c (match_opcode): Avoid shift left of signed value.
3233*c42dbd0eSchristos
3234*c42dbd0eSchristos2020-01-04  Alan Modra  <amodra@gmail.com>
3235*c42dbd0eSchristos
3236*c42dbd0eSchristos	* d30v-dis.c (print_insn): Avoid signed overflow in left shift.
3237*c42dbd0eSchristos
3238*c42dbd0eSchristos2020-01-03  Jan Beulich  <jbeulich@suse.com>
3239*c42dbd0eSchristos
3240*c42dbd0eSchristos	* aarch64-tbl.h (aarch64_opcode_table): Use
3241*c42dbd0eSchristos	SVE_ADDR_RX_LSL{1,2,3} for LD1RO{H,W,D}.
3242*c42dbd0eSchristos
3243*c42dbd0eSchristos2020-01-03  Jan Beulich  <jbeulich@suse.com>
3244*c42dbd0eSchristos
3245*c42dbd0eSchristos	* aarch64-tbl.h (aarch64_opcode_table): Correct SIMD
3246*c42dbd0eSchristos	forms of SUDOT and USDOT.
3247*c42dbd0eSchristos
3248*c42dbd0eSchristos2020-01-03  Jan Beulich  <jbeulich@suse.com>
3249*c42dbd0eSchristos
3250*c42dbd0eSchristos	* aarch64-tbl.h (aarch64_opcode_table): Drop 'i' from
3251*c42dbd0eSchristos	uzip{1,2}.
3252*c42dbd0eSchristos	* aarch64-dis-2.c: Re-generate.
3253*c42dbd0eSchristos
3254*c42dbd0eSchristos2020-01-03  Jan Beulich  <jbeulich@suse.com>
3255*c42dbd0eSchristos
3256*c42dbd0eSchristos	* aarch64-tbl.h (aarch64_opcode_table): Correct 64-bit
3257*c42dbd0eSchristos	FMMLA encoding.
3258*c42dbd0eSchristos	* aarch64-dis-2.c: Re-generate.
3259*c42dbd0eSchristos
3260*c42dbd0eSchristos2020-01-02  Sergey Belyashov  <sergey.belyashov@gmail.com>
3261*c42dbd0eSchristos
3262*c42dbd0eSchristos	* z80-dis.c: Add support for eZ80 and Z80 instructions.
3263*c42dbd0eSchristos
3264*c42dbd0eSchristos2020-01-01  Alan Modra  <amodra@gmail.com>
3265*c42dbd0eSchristos
3266*c42dbd0eSchristos	Update year range in copyright notice of all files.
3267*c42dbd0eSchristos
3268*c42dbd0eSchristosFor older changes see ChangeLog-2019
3269*c42dbd0eSchristos
3270*c42dbd0eSchristosCopyright (C) 2020 Free Software Foundation, Inc.
3271*c42dbd0eSchristos
3272*c42dbd0eSchristosCopying and distribution of this file, with or without modification,
3273*c42dbd0eSchristosare permitted in any medium without royalty provided the copyright
3274*c42dbd0eSchristosnotice and this notice are preserved.
3275*c42dbd0eSchristos
3276*c42dbd0eSchristosLocal Variables:
3277*c42dbd0eSchristosmode: change-log
3278*c42dbd0eSchristosleft-margin: 8
3279*c42dbd0eSchristosfill-column: 74
3280*c42dbd0eSchristosversion-control: never
3281*c42dbd0eSchristosEnd:
3282