1*c42dbd0eSchristos /* Copyright (C) 2021 Free Software Foundation, Inc.
2*c42dbd0eSchristos Contributed by Oracle.
3*c42dbd0eSchristos
4*c42dbd0eSchristos This file is part of GNU Binutils.
5*c42dbd0eSchristos
6*c42dbd0eSchristos This program is free software; you can redistribute it and/or modify
7*c42dbd0eSchristos it under the terms of the GNU General Public License as published by
8*c42dbd0eSchristos the Free Software Foundation; either version 3, or (at your option)
9*c42dbd0eSchristos any later version.
10*c42dbd0eSchristos
11*c42dbd0eSchristos This program is distributed in the hope that it will be useful,
12*c42dbd0eSchristos but WITHOUT ANY WARRANTY; without even the implied warranty of
13*c42dbd0eSchristos MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14*c42dbd0eSchristos GNU General Public License for more details.
15*c42dbd0eSchristos
16*c42dbd0eSchristos You should have received a copy of the GNU General Public License
17*c42dbd0eSchristos along with this program; if not, write to the Free Software
18*c42dbd0eSchristos Foundation, 51 Franklin Street - Fifth Floor, Boston,
19*c42dbd0eSchristos MA 02110-1301, USA. */
20*c42dbd0eSchristos
21*c42dbd0eSchristos /*
22*c42dbd0eSchristos * This file contains preset event names from the Performance Application
23*c42dbd0eSchristos * Programming Interface v3.5 which included the following notice:
24*c42dbd0eSchristos *
25*c42dbd0eSchristos * Copyright (c) 2005,6
26*c42dbd0eSchristos * Innovative Computing Labs
27*c42dbd0eSchristos * Computer Science Department,
28*c42dbd0eSchristos * University of Tennessee,
29*c42dbd0eSchristos * Knoxville, TN.
30*c42dbd0eSchristos * All Rights Reserved.
31*c42dbd0eSchristos *
32*c42dbd0eSchristos *
33*c42dbd0eSchristos * Redistribution and use in source and binary forms, with or without
34*c42dbd0eSchristos * modification, are permitted provided that the following conditions are met:
35*c42dbd0eSchristos *
36*c42dbd0eSchristos * * Redistributions of source code must retain the above copyright notice,
37*c42dbd0eSchristos * this list of conditions and the following disclaimer.
38*c42dbd0eSchristos * * Redistributions in binary form must reproduce the above copyright
39*c42dbd0eSchristos * notice, this list of conditions and the following disclaimer in the
40*c42dbd0eSchristos * documentation and/or other materials provided with the distribution.
41*c42dbd0eSchristos * * Neither the name of the University of Tennessee nor the names of its
42*c42dbd0eSchristos * contributors may be used to endorse or promote products derived from
43*c42dbd0eSchristos * this software without specific prior written permission.
44*c42dbd0eSchristos *
45*c42dbd0eSchristos * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
46*c42dbd0eSchristos * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
47*c42dbd0eSchristos * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
48*c42dbd0eSchristos * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
49*c42dbd0eSchristos * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
50*c42dbd0eSchristos * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
51*c42dbd0eSchristos * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
52*c42dbd0eSchristos * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
53*c42dbd0eSchristos * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
54*c42dbd0eSchristos * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
55*c42dbd0eSchristos * POSSIBILITY OF SUCH DAMAGE.
56*c42dbd0eSchristos *
57*c42dbd0eSchristos *
58*c42dbd0eSchristos * This open source software license conforms to the BSD License template.
59*c42dbd0eSchristos */
60*c42dbd0eSchristos
61*c42dbd0eSchristos /*
62*c42dbd0eSchristos * Performance Counter Back-End for AMD Opteron and AMD Athlon 64 processors.
63*c42dbd0eSchristos */
64*c42dbd0eSchristos
65*c42dbd0eSchristos #include <sys/types.h>
66*c42dbd0eSchristos #include "hwcdrv.h"
67*c42dbd0eSchristos
68*c42dbd0eSchristos #define CPU /* used by cpuid_get*() functions */
69*c42dbd0eSchristos
70*c42dbd0eSchristos typedef struct _amd_event
71*c42dbd0eSchristos {
72*c42dbd0eSchristos char *name;
73*c42dbd0eSchristos uint16_t emask; /* Event mask setting */
74*c42dbd0eSchristos uint8_t umask_valid; /* Mask of unreserved UNIT_MASK bits */
75*c42dbd0eSchristos } amd_event_t;
76*c42dbd0eSchristos
77*c42dbd0eSchristos typedef struct _amd_generic_event
78*c42dbd0eSchristos {
79*c42dbd0eSchristos char *name;
80*c42dbd0eSchristos char *event;
81*c42dbd0eSchristos uint8_t umask;
82*c42dbd0eSchristos } amd_generic_event_t;
83*c42dbd0eSchristos
84*c42dbd0eSchristos #define EV_END { NULL, 0, 0 }
85*c42dbd0eSchristos #define GEN_EV_END { NULL, NULL, 0 }
86*c42dbd0eSchristos
87*c42dbd0eSchristos #define AMD_cmn_events \
88*c42dbd0eSchristos { "FP_dispatched_fpu_ops", 0x00, 0x3F }, \
89*c42dbd0eSchristos { "FP_cycles_no_fpu_ops_retired", 0x01, 0x0 }, \
90*c42dbd0eSchristos { "FP_dispatched_fpu_ops_ff", 0x02, 0x0 }, \
91*c42dbd0eSchristos { "LS_seg_reg_load", 0x20, 0x7F }, \
92*c42dbd0eSchristos { "LS_uarch_resync_self_modify", 0x21, 0x0 }, \
93*c42dbd0eSchristos { "LS_uarch_resync_snoop", 0x22, 0x0 }, \
94*c42dbd0eSchristos { "LS_buffer_2_full", 0x23, 0x0 }, \
95*c42dbd0eSchristos { "LS_retired_cflush", 0x26, 0x0 }, \
96*c42dbd0eSchristos { "LS_retired_cpuid", 0x27, 0x0 }, \
97*c42dbd0eSchristos { "DC_access", 0x40, 0x0 }, \
98*c42dbd0eSchristos { "DC_miss", 0x41, 0x0 }, \
99*c42dbd0eSchristos { "DC_refill_from_L2", 0x42, 0x1F }, \
100*c42dbd0eSchristos { "DC_refill_from_system", 0x43, 0x1F }, \
101*c42dbd0eSchristos { "DC_misaligned_data_ref", 0x47, 0x0 }, \
102*c42dbd0eSchristos { "DC_uarch_late_cancel_access", 0x48, 0x0 }, \
103*c42dbd0eSchristos { "DC_uarch_early_cancel_access", 0x49, 0x0 }, \
104*c42dbd0eSchristos { "DC_dispatched_prefetch_instr", 0x4B, 0x7 }, \
105*c42dbd0eSchristos { "DC_dcache_accesses_by_locks", 0x4C, 0x2 }, \
106*c42dbd0eSchristos { "BU_memory_requests", 0x65, 0x83}, \
107*c42dbd0eSchristos { "BU_data_prefetch", 0x67, 0x3 }, \
108*c42dbd0eSchristos { "BU_cpu_clk_unhalted", 0x76, 0x0 }, \
109*c42dbd0eSchristos { "IC_fetch", 0x80, 0x0 }, \
110*c42dbd0eSchristos { "IC_miss", 0x81, 0x0 }, \
111*c42dbd0eSchristos { "IC_refill_from_L2", 0x82, 0x0 }, \
112*c42dbd0eSchristos { "IC_refill_from_system", 0x83, 0x0 }, \
113*c42dbd0eSchristos { "IC_itlb_L1_miss_L2_hit", 0x84, 0x0 }, \
114*c42dbd0eSchristos { "IC_uarch_resync_snoop", 0x86, 0x0 }, \
115*c42dbd0eSchristos { "IC_instr_fetch_stall", 0x87, 0x0 }, \
116*c42dbd0eSchristos { "IC_return_stack_hit", 0x88, 0x0 }, \
117*c42dbd0eSchristos { "IC_return_stack_overflow", 0x89, 0x0 }, \
118*c42dbd0eSchristos { "FR_retired_x86_instr_w_excp_intr", 0xC0, 0x0 }, \
119*c42dbd0eSchristos { "FR_retired_uops", 0xC1, 0x0 }, \
120*c42dbd0eSchristos { "FR_retired_branches_w_excp_intr", 0xC2, 0x0 }, \
121*c42dbd0eSchristos { "FR_retired_branches_mispred", 0xC3, 0x0 }, \
122*c42dbd0eSchristos { "FR_retired_taken_branches", 0xC4, 0x0 }, \
123*c42dbd0eSchristos { "FR_retired_taken_branches_mispred", 0xC5, 0x0 }, \
124*c42dbd0eSchristos { "FR_retired_far_ctl_transfer", 0xC6, 0x0 }, \
125*c42dbd0eSchristos { "FR_retired_resyncs", 0xC7, 0x0 }, \
126*c42dbd0eSchristos { "FR_retired_near_rets", 0xC8, 0x0 }, \
127*c42dbd0eSchristos { "FR_retired_near_rets_mispred", 0xC9, 0x0 }, \
128*c42dbd0eSchristos { "FR_retired_taken_branches_mispred_addr_miscomp", 0xCA, 0x0 }, \
129*c42dbd0eSchristos { "FR_retired_fastpath_double_op_instr", 0xCC, 0x7 }, \
130*c42dbd0eSchristos { "FR_intr_masked_cycles", 0xCD, 0x0 }, \
131*c42dbd0eSchristos { "FR_intr_masked_while_pending_cycles", 0xCE, 0x0 }, \
132*c42dbd0eSchristos { "FR_taken_hardware_intrs", 0xCF, 0x0 }, \
133*c42dbd0eSchristos { "FR_nothing_to_dispatch", 0xD0, 0x0 }, \
134*c42dbd0eSchristos { "FR_dispatch_stalls", 0xD1, 0x0 }, \
135*c42dbd0eSchristos { "FR_dispatch_stall_branch_abort_to_retire", 0xD2, 0x0 }, \
136*c42dbd0eSchristos { "FR_dispatch_stall_serialization", 0xD3, 0x0 }, \
137*c42dbd0eSchristos { "FR_dispatch_stall_segment_load", 0xD4, 0x0 }, \
138*c42dbd0eSchristos { "FR_dispatch_stall_reorder_buffer_full", 0xD5, 0x0 }, \
139*c42dbd0eSchristos { "FR_dispatch_stall_resv_stations_full", 0xD6, 0x0 }, \
140*c42dbd0eSchristos { "FR_dispatch_stall_fpu_full", 0xD7, 0x0 }, \
141*c42dbd0eSchristos { "FR_dispatch_stall_ls_full", 0xD8, 0x0 }, \
142*c42dbd0eSchristos { "FR_dispatch_stall_waiting_all_quiet", 0xD9, 0x0 }, \
143*c42dbd0eSchristos { "FR_dispatch_stall_far_ctl_trsfr_resync_branch_pend", 0xDA, 0x0 },\
144*c42dbd0eSchristos { "FR_fpu_exception", 0xDB, 0xF }, \
145*c42dbd0eSchristos { "FR_num_brkpts_dr0", 0xDC, 0x0 }, \
146*c42dbd0eSchristos { "FR_num_brkpts_dr1", 0xDD, 0x0 }, \
147*c42dbd0eSchristos { "FR_num_brkpts_dr2", 0xDE, 0x0 }, \
148*c42dbd0eSchristos { "FR_num_brkpts_dr3", 0xDF, 0x0 }, \
149*c42dbd0eSchristos { "NB_mem_ctrlr_bypass_counter_saturation", 0xE4, 0xF }
150*c42dbd0eSchristos
151*c42dbd0eSchristos #define OPT_events \
152*c42dbd0eSchristos { "LS_locked_operation", 0x24, 0x7 }, \
153*c42dbd0eSchristos { "DC_copyback", 0x44, 0x1F }, \
154*c42dbd0eSchristos { "DC_dtlb_L1_miss_L2_hit", 0x45, 0x0 }, \
155*c42dbd0eSchristos { "DC_dtlb_L1_miss_L2_miss", 0x46, 0x0 }, \
156*c42dbd0eSchristos { "DC_1bit_ecc_error_found", 0x4A, 0x3 }, \
157*c42dbd0eSchristos { "BU_system_read_responses", 0x6C, 0x7 }, \
158*c42dbd0eSchristos { "BU_quadwords_written_to_system", 0x6D, 0x1 }, \
159*c42dbd0eSchristos { "BU_internal_L2_req", 0x7D, 0x1F }, \
160*c42dbd0eSchristos { "BU_fill_req_missed_L2", 0x7E, 0x7 }, \
161*c42dbd0eSchristos { "BU_fill_into_L2", 0x7F, 0x1 }, \
162*c42dbd0eSchristos { "IC_itlb_L1_miss_L2_miss", 0x85, 0x0 }, \
163*c42dbd0eSchristos { "FR_retired_fpu_instr", 0xCB, 0xF }, \
164*c42dbd0eSchristos { "NB_mem_ctrlr_page_access", 0xE0, 0x7 }, \
165*c42dbd0eSchristos { "NB_mem_ctrlr_page_table_overflow", 0xE1, 0x0 }, \
166*c42dbd0eSchristos { "NB_mem_ctrlr_turnaround", 0xE3, 0x7 }, \
167*c42dbd0eSchristos { "NB_ECC_errors", 0xE8, 0x80}, \
168*c42dbd0eSchristos { "NB_sized_commands", 0xEB, 0x7F }, \
169*c42dbd0eSchristos { "NB_probe_result", 0xEC, 0x7F}, \
170*c42dbd0eSchristos { "NB_gart_events", 0xEE, 0x7 }, \
171*c42dbd0eSchristos { "NB_ht_bus0_bandwidth", 0xF6, 0xF }, \
172*c42dbd0eSchristos { "NB_ht_bus1_bandwidth", 0xF7, 0xF }, \
173*c42dbd0eSchristos { "NB_ht_bus2_bandwidth", 0xF8, 0xF }
174*c42dbd0eSchristos
175*c42dbd0eSchristos #define OPT_RevD_events \
176*c42dbd0eSchristos { "NB_sized_blocks", 0xE5, 0x3C }
177*c42dbd0eSchristos
178*c42dbd0eSchristos #define OPT_RevE_events \
179*c42dbd0eSchristos { "NB_cpu_io_to_mem_io", 0xE9, 0xFF}, \
180*c42dbd0eSchristos { "NB_cache_block_commands", 0xEA, 0x3D}
181*c42dbd0eSchristos
182*c42dbd0eSchristos #define AMD_FAMILY_10h_cmn_events \
183*c42dbd0eSchristos { "FP_retired_sse_ops", 0x3, 0x7F}, \
184*c42dbd0eSchristos { "FP_retired_move_ops", 0x4, 0xF}, \
185*c42dbd0eSchristos { "FP_retired_serialize_ops", 0x5, 0xF}, \
186*c42dbd0eSchristos { "FP_serialize_ops_cycles", 0x6, 0x3}, \
187*c42dbd0eSchristos { "DC_copyback", 0x44, 0x7F }, \
188*c42dbd0eSchristos { "DC_dtlb_L1_miss_L2_hit", 0x45, 0x3 }, \
189*c42dbd0eSchristos { "DC_dtlb_L1_miss_L2_miss", 0x46, 0x7 }, \
190*c42dbd0eSchristos { "DC_1bit_ecc_error_found", 0x4A, 0xF }, \
191*c42dbd0eSchristos { "DC_dtlb_L1_hit", 0x4D, 0x7 }, \
192*c42dbd0eSchristos { "BU_system_read_responses", 0x6C, 0x17 }, \
193*c42dbd0eSchristos { "BU_octwords_written_to_system", 0x6D, 0x1 }, \
194*c42dbd0eSchristos { "BU_internal_L2_req", 0x7D, 0x3F }, \
195*c42dbd0eSchristos { "BU_fill_req_missed_L2", 0x7E, 0xF }, \
196*c42dbd0eSchristos { "BU_fill_into_L2", 0x7F, 0x3 }, \
197*c42dbd0eSchristos { "IC_itlb_L1_miss_L2_miss", 0x85, 0x3 }, \
198*c42dbd0eSchristos { "IC_eviction", 0x8B, 0x0 }, \
199*c42dbd0eSchristos { "IC_cache_lines_invalidate", 0x8C, 0xF }, \
200*c42dbd0eSchristos { "IC_itlb_reload", 0x99, 0x0 }, \
201*c42dbd0eSchristos { "IC_itlb_reload_aborted", 0x9A, 0x0 }, \
202*c42dbd0eSchristos { "FR_retired_mmx_sse_fp_instr", 0xCB, 0x7 }, \
203*c42dbd0eSchristos { "NB_mem_ctrlr_page_access", 0xE0, 0xFF }, \
204*c42dbd0eSchristos { "NB_mem_ctrlr_page_table_overflow", 0xE1, 0x3 }, \
205*c42dbd0eSchristos { "NB_mem_ctrlr_turnaround", 0xE3, 0x3F }, \
206*c42dbd0eSchristos { "NB_thermal_status", 0xE8, 0x7C}, \
207*c42dbd0eSchristos { "NB_sized_commands", 0xEB, 0x3F }, \
208*c42dbd0eSchristos { "NB_probe_results_upstream_req", 0xEC, 0xFF}, \
209*c42dbd0eSchristos { "NB_gart_events", 0xEE, 0xFF }, \
210*c42dbd0eSchristos { "NB_ht_bus0_bandwidth", 0xF6, 0xBF }, \
211*c42dbd0eSchristos { "NB_ht_bus1_bandwidth", 0xF7, 0xBF }, \
212*c42dbd0eSchristos { "NB_ht_bus2_bandwidth", 0xF8, 0xBF }, \
213*c42dbd0eSchristos { "NB_ht_bus3_bandwidth", 0x1F9, 0xBF }, \
214*c42dbd0eSchristos { "LS_locked_operation", 0x24, 0xF }, \
215*c42dbd0eSchristos { "LS_cancelled_store_to_load_fwd_ops", 0x2A, 0x7 }, \
216*c42dbd0eSchristos { "LS_smi_received", 0x2B, 0x0 }, \
217*c42dbd0eSchristos { "LS_ineffective_prefetch", 0x52, 0x9 }, \
218*c42dbd0eSchristos { "LS_global_tlb_flush", 0x54, 0x0 }, \
219*c42dbd0eSchristos { "NB_mem_ctrlr_dram_cmd_slots_missed", 0xE2, 0x3 }, \
220*c42dbd0eSchristos { "NB_mem_ctrlr_req", 0x1F0, 0xFF }, \
221*c42dbd0eSchristos { "CB_cpu_to_dram_req_to_target", 0x1E0, 0xFF }, \
222*c42dbd0eSchristos { "CB_io_to_dram_req_to_target", 0x1E1, 0xFF }, \
223*c42dbd0eSchristos { "CB_cpu_read_cmd_latency_to_target_0_to_3", 0x1E2, 0xFF }, \
224*c42dbd0eSchristos { "CB_cpu_read_cmd_req_to_target_0_to_3", 0x1E3, 0xFF }, \
225*c42dbd0eSchristos { "CB_cpu_read_cmd_latency_to_target_4_to_7", 0x1E4, 0xFF }, \
226*c42dbd0eSchristos { "CB_cpu_read_cmd_req_to_target_4_to_7", 0x1E5, 0xFF }, \
227*c42dbd0eSchristos { "CB_cpu_cmd_latency_to_target_0_to_7", 0x1E6, 0xFF }, \
228*c42dbd0eSchristos { "CB_cpu_req_to_target_0_to_7", 0x1E7, 0xFF }, \
229*c42dbd0eSchristos { "L3_read_req", 0x4E0, 0xF7 }, \
230*c42dbd0eSchristos { "L3_miss", 0x4E1, 0xF7 }, \
231*c42dbd0eSchristos { "L3_l2_eviction_l3_fill", 0x4E2, 0xFF }, \
232*c42dbd0eSchristos { "L3_eviction", 0x4E3, 0xF }
233*c42dbd0eSchristos
234*c42dbd0eSchristos #define AMD_cmn_generic_events \
235*c42dbd0eSchristos { "PAPI_br_ins", "FR_retired_branches_w_excp_intr", 0x0 },\
236*c42dbd0eSchristos { "PAPI_br_msp", "FR_retired_branches_mispred", 0x0 }, \
237*c42dbd0eSchristos { "PAPI_br_tkn", "FR_retired_taken_branches", 0x0 }, \
238*c42dbd0eSchristos { "PAPI_fp_ops", "FP_dispatched_fpu_ops", 0x3 }, \
239*c42dbd0eSchristos { "PAPI_fad_ins", "FP_dispatched_fpu_ops", 0x1 }, \
240*c42dbd0eSchristos { "PAPI_fml_ins", "FP_dispatched_fpu_ops", 0x2 }, \
241*c42dbd0eSchristos { "PAPI_fpu_idl", "FP_cycles_no_fpu_ops_retired", 0x0 }, \
242*c42dbd0eSchristos { "PAPI_tot_cyc", "BU_cpu_clk_unhalted", 0x0 }, \
243*c42dbd0eSchristos { "PAPI_tot_ins", "FR_retired_x86_instr_w_excp_intr", 0x0 }, \
244*c42dbd0eSchristos { "PAPI_l1_dca", "DC_access", 0x0 }, \
245*c42dbd0eSchristos { "PAPI_l1_dcm", "DC_miss", 0x0 }, \
246*c42dbd0eSchristos { "PAPI_l1_ldm", "DC_refill_from_L2", 0xe }, \
247*c42dbd0eSchristos { "PAPI_l1_stm", "DC_refill_from_L2", 0x10 }, \
248*c42dbd0eSchristos { "PAPI_l1_ica", "IC_fetch", 0x0 }, \
249*c42dbd0eSchristos { "PAPI_l1_icm", "IC_miss", 0x0 }, \
250*c42dbd0eSchristos { "PAPI_l1_icr", "IC_fetch", 0x0 }, \
251*c42dbd0eSchristos { "PAPI_l2_dch", "DC_refill_from_L2", 0x1e }, \
252*c42dbd0eSchristos { "PAPI_l2_dcm", "DC_refill_from_system", 0x1e }, \
253*c42dbd0eSchristos { "PAPI_l2_dcr", "DC_refill_from_L2", 0xe }, \
254*c42dbd0eSchristos { "PAPI_l2_dcw", "DC_refill_from_L2", 0x10 }, \
255*c42dbd0eSchristos { "PAPI_l2_ich", "IC_refill_from_L2", 0x0 }, \
256*c42dbd0eSchristos { "PAPI_l2_icm", "IC_refill_from_system", 0x0 }, \
257*c42dbd0eSchristos { "PAPI_l2_ldm", "DC_refill_from_system", 0xe }, \
258*c42dbd0eSchristos { "PAPI_l2_stm", "DC_refill_from_system", 0x10 }, \
259*c42dbd0eSchristos { "PAPI_res_stl", "FR_dispatch_stalls", 0x0 }, \
260*c42dbd0eSchristos { "PAPI_stl_icy", "FR_nothing_to_dispatch", 0x0 }, \
261*c42dbd0eSchristos { "PAPI_hw_int", "FR_taken_hardware_intrs", 0x0 }
262*c42dbd0eSchristos
263*c42dbd0eSchristos #define OPT_cmn_generic_events \
264*c42dbd0eSchristos { "PAPI_tlb_dm", "DC_dtlb_L1_miss_L2_miss", 0x0 }, \
265*c42dbd0eSchristos { "PAPI_tlb_im", "IC_itlb_L1_miss_L2_miss", 0x0 }, \
266*c42dbd0eSchristos { "PAPI_fp_ins", "FR_retired_fpu_instr", 0xd }, \
267*c42dbd0eSchristos { "PAPI_vec_ins", "FR_retired_fpu_instr", 0x4 }
268*c42dbd0eSchristos
269*c42dbd0eSchristos #define AMD_FAMILY_10h_generic_events \
270*c42dbd0eSchristos { "PAPI_tlb_dm", "DC_dtlb_L1_miss_L2_miss", 0x7 }, \
271*c42dbd0eSchristos { "PAPI_tlb_im", "IC_itlb_L1_miss_L2_miss", 0x3 }, \
272*c42dbd0eSchristos { "PAPI_l3_dcr", "L3_read_req", 0xf1 }, \
273*c42dbd0eSchristos { "PAPI_l3_icr", "L3_read_req", 0xf2 }, \
274*c42dbd0eSchristos { "PAPI_l3_tcr", "L3_read_req", 0xf7 }, \
275*c42dbd0eSchristos { "PAPI_l3_stm", "L3_miss", 0xf4 }, \
276*c42dbd0eSchristos { "PAPI_l3_ldm", "L3_miss", 0xf3 }, \
277*c42dbd0eSchristos { "PAPI_l3_tcm", "L3_miss", 0xf7 }
278*c42dbd0eSchristos
279*c42dbd0eSchristos static amd_event_t opt_events_rev_E[] = {
280*c42dbd0eSchristos AMD_cmn_events,
281*c42dbd0eSchristos OPT_events,
282*c42dbd0eSchristos OPT_RevD_events,
283*c42dbd0eSchristos OPT_RevE_events,
284*c42dbd0eSchristos EV_END
285*c42dbd0eSchristos };
286*c42dbd0eSchristos
287*c42dbd0eSchristos static amd_event_t family_10h_events[] = {
288*c42dbd0eSchristos AMD_cmn_events,
289*c42dbd0eSchristos OPT_RevE_events,
290*c42dbd0eSchristos AMD_FAMILY_10h_cmn_events,
291*c42dbd0eSchristos EV_END
292*c42dbd0eSchristos };
293*c42dbd0eSchristos
294*c42dbd0eSchristos static amd_generic_event_t opt_generic_events[] = {
295*c42dbd0eSchristos AMD_cmn_generic_events,
296*c42dbd0eSchristos OPT_cmn_generic_events,
297*c42dbd0eSchristos GEN_EV_END
298*c42dbd0eSchristos };
299*c42dbd0eSchristos
300*c42dbd0eSchristos static amd_generic_event_t family_10h_generic_events[] = {
301*c42dbd0eSchristos AMD_cmn_generic_events,
302*c42dbd0eSchristos AMD_FAMILY_10h_generic_events,
303*c42dbd0eSchristos GEN_EV_END
304*c42dbd0eSchristos };
305*c42dbd0eSchristos
306*c42dbd0eSchristos static amd_event_t *amd_events = NULL;
307*c42dbd0eSchristos static uint_t amd_family;
308*c42dbd0eSchristos static amd_generic_event_t *amd_generic_events = NULL;
309*c42dbd0eSchristos
310*c42dbd0eSchristos #define BITS(v, u, l) (((v) >> (l)) & ((1 << (1 + (u) - (l))) - 1))
311*c42dbd0eSchristos #define OPTERON_FAMILY 0x0f
312*c42dbd0eSchristos #define AMD_FAMILY_10H 0x10
313*c42dbd0eSchristos
314*c42dbd0eSchristos static int
opt_pcbe_init(void)315*c42dbd0eSchristos opt_pcbe_init (void)
316*c42dbd0eSchristos {
317*c42dbd0eSchristos amd_family = cpuid_getfamily ();
318*c42dbd0eSchristos /*
319*c42dbd0eSchristos * Make sure this really _is_ an Opteron or Athlon 64 system. The kernel
320*c42dbd0eSchristos * loads this module based on its name in the module directory, but it
321*c42dbd0eSchristos * could have been renamed.
322*c42dbd0eSchristos */
323*c42dbd0eSchristos if (cpuid_getvendor () != X86_VENDOR_AMD
324*c42dbd0eSchristos || (amd_family != OPTERON_FAMILY && amd_family != AMD_FAMILY_10H))
325*c42dbd0eSchristos return (-1);
326*c42dbd0eSchristos
327*c42dbd0eSchristos /*
328*c42dbd0eSchristos * Figure out processor revision here and assign appropriate
329*c42dbd0eSchristos * event configuration.
330*c42dbd0eSchristos */
331*c42dbd0eSchristos if (amd_family == OPTERON_FAMILY)
332*c42dbd0eSchristos {
333*c42dbd0eSchristos amd_events = opt_events_rev_E;
334*c42dbd0eSchristos amd_generic_events = opt_generic_events;
335*c42dbd0eSchristos }
336*c42dbd0eSchristos else
337*c42dbd0eSchristos {
338*c42dbd0eSchristos amd_events = family_10h_events;
339*c42dbd0eSchristos amd_generic_events = family_10h_generic_events;
340*c42dbd0eSchristos }
341*c42dbd0eSchristos return (0);
342*c42dbd0eSchristos }
343*c42dbd0eSchristos
344*c42dbd0eSchristos static uint_t
opt_pcbe_ncounters(void)345*c42dbd0eSchristos opt_pcbe_ncounters (void)
346*c42dbd0eSchristos {
347*c42dbd0eSchristos return (4);
348*c42dbd0eSchristos }
349*c42dbd0eSchristos
350*c42dbd0eSchristos static const char *
opt_pcbe_impl_name(void)351*c42dbd0eSchristos opt_pcbe_impl_name (void)
352*c42dbd0eSchristos {
353*c42dbd0eSchristos if (amd_family == OPTERON_FAMILY)
354*c42dbd0eSchristos return ("AMD Opteron & Athlon64");
355*c42dbd0eSchristos else if (amd_family == AMD_FAMILY_10H)
356*c42dbd0eSchristos return ("AMD Family 10h");
357*c42dbd0eSchristos else
358*c42dbd0eSchristos return ("Unknown AMD processor");
359*c42dbd0eSchristos }
360*c42dbd0eSchristos
361*c42dbd0eSchristos static const char *
opt_pcbe_cpuref(void)362*c42dbd0eSchristos opt_pcbe_cpuref (void)
363*c42dbd0eSchristos {
364*c42dbd0eSchristos if (amd_family == OPTERON_FAMILY)
365*c42dbd0eSchristos return GTXT ("See Chapter 10 of the \"BIOS and Kernel Developer's Guide for the AMD Athlon 64 and AMD Opteron Processors,\"\nAMD publication #26094");
366*c42dbd0eSchristos else if (amd_family == AMD_FAMILY_10H)
367*c42dbd0eSchristos return GTXT ("See section 3.15 of the \"BIOS and Kernel Developer's Guide (BKDG) For AMD Family 10h Processors,\"\nAMD publication #31116");
368*c42dbd0eSchristos else
369*c42dbd0eSchristos return GTXT ("Unknown AMD processor");
370*c42dbd0eSchristos }
371*c42dbd0eSchristos
372*c42dbd0eSchristos static int
opt_pcbe_get_events(hwcf_hwc_cb_t * hwc_cb)373*c42dbd0eSchristos opt_pcbe_get_events (hwcf_hwc_cb_t *hwc_cb)
374*c42dbd0eSchristos {
375*c42dbd0eSchristos int count = 0;
376*c42dbd0eSchristos for (uint_t kk = 0; amd_events && amd_events[kk].name; kk++)
377*c42dbd0eSchristos for (uint_t jj = 0; jj < opt_pcbe_ncounters (); jj++)
378*c42dbd0eSchristos {
379*c42dbd0eSchristos hwc_cb (jj, amd_events[kk].name);
380*c42dbd0eSchristos count++;
381*c42dbd0eSchristos }
382*c42dbd0eSchristos for (uint_t kk = 0; amd_generic_events && amd_generic_events[kk].name; kk++)
383*c42dbd0eSchristos for (uint_t jj = 0; jj < opt_pcbe_ncounters (); jj++)
384*c42dbd0eSchristos {
385*c42dbd0eSchristos hwc_cb (jj, amd_generic_events[kk].name);
386*c42dbd0eSchristos count++;
387*c42dbd0eSchristos }
388*c42dbd0eSchristos return count;
389*c42dbd0eSchristos }
390*c42dbd0eSchristos
391*c42dbd0eSchristos static int
opt_pcbe_get_eventnum(const char * eventname,uint_t pmc,eventsel_t * eventsel,eventsel_t * event_valid_umask,uint_t * pmc_sel)392*c42dbd0eSchristos opt_pcbe_get_eventnum (const char *eventname, uint_t pmc, eventsel_t *eventsel,
393*c42dbd0eSchristos eventsel_t *event_valid_umask, uint_t *pmc_sel)
394*c42dbd0eSchristos {
395*c42dbd0eSchristos uint_t kk;
396*c42dbd0eSchristos *pmc_sel = pmc; /* for AMD, pmc doesn't need to be adjusted */
397*c42dbd0eSchristos *eventsel = (eventsel_t) - 1;
398*c42dbd0eSchristos *event_valid_umask = 0x0;
399*c42dbd0eSchristos
400*c42dbd0eSchristos /* search table */
401*c42dbd0eSchristos for (kk = 0; amd_events && amd_events[kk].name; kk++)
402*c42dbd0eSchristos {
403*c42dbd0eSchristos if (strcmp (eventname, amd_events[kk].name) == 0)
404*c42dbd0eSchristos {
405*c42dbd0eSchristos *eventsel = EXTENDED_EVNUM_2_EVSEL (amd_events[kk].emask);
406*c42dbd0eSchristos *event_valid_umask = amd_events[kk].umask_valid;
407*c42dbd0eSchristos return 0;
408*c42dbd0eSchristos }
409*c42dbd0eSchristos }
410*c42dbd0eSchristos
411*c42dbd0eSchristos /* search generic */
412*c42dbd0eSchristos int generic = 0;
413*c42dbd0eSchristos eventsel_t tmp_umask = 0;
414*c42dbd0eSchristos for (kk = 0; amd_generic_events && amd_generic_events[kk].name; kk++)
415*c42dbd0eSchristos {
416*c42dbd0eSchristos if (strcmp (eventname, amd_generic_events[kk].name) == 0)
417*c42dbd0eSchristos {
418*c42dbd0eSchristos generic = 1;
419*c42dbd0eSchristos eventname = amd_generic_events[kk].event;
420*c42dbd0eSchristos tmp_umask = amd_generic_events[kk].umask;
421*c42dbd0eSchristos break;
422*c42dbd0eSchristos }
423*c42dbd0eSchristos }
424*c42dbd0eSchristos if (!generic)
425*c42dbd0eSchristos return -1;
426*c42dbd0eSchristos
427*c42dbd0eSchristos /* find real event # for generic event */
428*c42dbd0eSchristos for (kk = 0; amd_events && amd_events[kk].name; kk++)
429*c42dbd0eSchristos {
430*c42dbd0eSchristos if (strcmp (eventname, amd_events[kk].name) == 0)
431*c42dbd0eSchristos {
432*c42dbd0eSchristos *eventsel = EXTENDED_EVNUM_2_EVSEL (amd_events[kk].emask);
433*c42dbd0eSchristos *eventsel |= (tmp_umask << PERFCTR_UMASK_SHIFT);
434*c42dbd0eSchristos *event_valid_umask = 0; /* user umask not allowed w/generic events */
435*c42dbd0eSchristos return 0;
436*c42dbd0eSchristos }
437*c42dbd0eSchristos }
438*c42dbd0eSchristos return -1;
439*c42dbd0eSchristos }
440*c42dbd0eSchristos
441*c42dbd0eSchristos static hdrv_pcbe_api_t hdrv_pcbe_opteron_api = {
442*c42dbd0eSchristos opt_pcbe_init,
443*c42dbd0eSchristos opt_pcbe_ncounters,
444*c42dbd0eSchristos opt_pcbe_impl_name,
445*c42dbd0eSchristos opt_pcbe_cpuref,
446*c42dbd0eSchristos opt_pcbe_get_events,
447*c42dbd0eSchristos opt_pcbe_get_eventnum
448*c42dbd0eSchristos };
449