1*0a6a1f1dSLionel Sambuc /* $NetBSD: specialreg.h,v 1.83 2015/08/14 06:54:22 msaitoh Exp $ */ 21cd76c75SBen Gras 31cd76c75SBen Gras /*- 41cd76c75SBen Gras * Copyright (c) 1991 The Regents of the University of California. 51cd76c75SBen Gras * All rights reserved. 61cd76c75SBen Gras * 71cd76c75SBen Gras * Redistribution and use in source and binary forms, with or without 81cd76c75SBen Gras * modification, are permitted provided that the following conditions 91cd76c75SBen Gras * are met: 101cd76c75SBen Gras * 1. Redistributions of source code must retain the above copyright 111cd76c75SBen Gras * notice, this list of conditions and the following disclaimer. 121cd76c75SBen Gras * 2. Redistributions in binary form must reproduce the above copyright 131cd76c75SBen Gras * notice, this list of conditions and the following disclaimer in the 141cd76c75SBen Gras * documentation and/or other materials provided with the distribution. 151cd76c75SBen Gras * 3. Neither the name of the University nor the names of its contributors 161cd76c75SBen Gras * may be used to endorse or promote products derived from this software 171cd76c75SBen Gras * without specific prior written permission. 181cd76c75SBen Gras * 191cd76c75SBen Gras * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 201cd76c75SBen Gras * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 211cd76c75SBen Gras * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 221cd76c75SBen Gras * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 231cd76c75SBen Gras * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 241cd76c75SBen Gras * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 251cd76c75SBen Gras * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 261cd76c75SBen Gras * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 271cd76c75SBen Gras * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 281cd76c75SBen Gras * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 291cd76c75SBen Gras * SUCH DAMAGE. 301cd76c75SBen Gras * 311cd76c75SBen Gras * @(#)specialreg.h 7.1 (Berkeley) 5/9/91 321cd76c75SBen Gras */ 331cd76c75SBen Gras 341cd76c75SBen Gras /* 351cd76c75SBen Gras * Bits in 386 special registers: 361cd76c75SBen Gras */ 371cd76c75SBen Gras #define CR0_PE 0x00000001 /* Protected mode Enable */ 381cd76c75SBen Gras #define CR0_MP 0x00000002 /* "Math" Present (NPX or NPX emulator) */ 391cd76c75SBen Gras #define CR0_EM 0x00000004 /* EMulate non-NPX coproc. (trap ESC only) */ 401cd76c75SBen Gras #define CR0_TS 0x00000008 /* Task Switched (if MP, trap ESC and WAIT) */ 411cd76c75SBen Gras #define CR0_ET 0x00000010 /* Extension Type (387 (if set) vs 287) */ 421cd76c75SBen Gras #define CR0_PG 0x80000000 /* PaGing enable */ 431cd76c75SBen Gras 441cd76c75SBen Gras /* 451cd76c75SBen Gras * Bits in 486 special registers: 461cd76c75SBen Gras */ 471cd76c75SBen Gras #define CR0_NE 0x00000020 /* Numeric Error enable (EX16 vs IRQ13) */ 481cd76c75SBen Gras #define CR0_WP 0x00010000 /* Write Protect (honor PG_RW in all modes) */ 491cd76c75SBen Gras #define CR0_AM 0x00040000 /* Alignment Mask (set to enable AC flag) */ 501cd76c75SBen Gras #define CR0_NW 0x20000000 /* Not Write-through */ 511cd76c75SBen Gras #define CR0_CD 0x40000000 /* Cache Disable */ 521cd76c75SBen Gras 531cd76c75SBen Gras /* 541cd76c75SBen Gras * Cyrix 486 DLC special registers, accessible as IO ports. 551cd76c75SBen Gras */ 561cd76c75SBen Gras #define CCR0 0xc0 /* configuration control register 0 */ 571cd76c75SBen Gras #define CCR0_NC0 0x01 /* first 64K of each 1M memory region is non-cacheable */ 581cd76c75SBen Gras #define CCR0_NC1 0x02 /* 640K-1M region is non-cacheable */ 591cd76c75SBen Gras #define CCR0_A20M 0x04 /* enables A20M# input pin */ 601cd76c75SBen Gras #define CCR0_KEN 0x08 /* enables KEN# input pin */ 611cd76c75SBen Gras #define CCR0_FLUSH 0x10 /* enables FLUSH# input pin */ 621cd76c75SBen Gras #define CCR0_BARB 0x20 /* flushes internal cache when entering hold state */ 631cd76c75SBen Gras #define CCR0_CO 0x40 /* cache org: 1=direct mapped, 0=2x set assoc */ 641cd76c75SBen Gras #define CCR0_SUSPEND 0x80 /* enables SUSP# and SUSPA# pins */ 651cd76c75SBen Gras 661cd76c75SBen Gras #define CCR1 0xc1 /* configuration control register 1 */ 671cd76c75SBen Gras #define CCR1_RPL 0x01 /* enables RPLSET and RPLVAL# pins */ 681cd76c75SBen Gras /* the remaining 7 bits of this register are reserved */ 691cd76c75SBen Gras 701cd76c75SBen Gras /* 711cd76c75SBen Gras * bits in the %cr4 control register: 721cd76c75SBen Gras */ 731cd76c75SBen Gras #define CR4_VME 0x00000001 /* virtual 8086 mode extension enable */ 741cd76c75SBen Gras #define CR4_PVI 0x00000002 /* protected mode virtual interrupt enable */ 751cd76c75SBen Gras #define CR4_TSD 0x00000004 /* restrict RDTSC instruction to cpl 0 */ 761cd76c75SBen Gras #define CR4_DE 0x00000008 /* debugging extension */ 771cd76c75SBen Gras #define CR4_PSE 0x00000010 /* large (4MB) page size enable */ 781cd76c75SBen Gras #define CR4_PAE 0x00000020 /* physical address extension enable */ 791cd76c75SBen Gras #define CR4_MCE 0x00000040 /* machine check enable */ 801cd76c75SBen Gras #define CR4_PGE 0x00000080 /* page global enable */ 811cd76c75SBen Gras #define CR4_PCE 0x00000100 /* enable RDPMC instruction for all cpls */ 821cd76c75SBen Gras #define CR4_OSFXSR 0x00000200 /* enable fxsave/fxrestor and SSE */ 831cd76c75SBen Gras #define CR4_OSXMMEXCPT 0x00000400 /* enable unmasked SSE exceptions */ 841cd76c75SBen Gras #define CR4_VMXE 0x00002000 /* enable VMX operations */ 851cd76c75SBen Gras #define CR4_SMXE 0x00004000 /* enable SMX operations */ 861cd76c75SBen Gras #define CR4_FSGSBASE 0x00010000 /* enable *FSBASE and *GSBASE instructions */ 871cd76c75SBen Gras #define CR4_PCIDE 0x00020000 /* enable Process Context IDentifiers */ 881cd76c75SBen Gras #define CR4_OSXSAVE 0x00040000 /* enable xsave and xrestore */ 891cd76c75SBen Gras #define CR4_SMEP 0x00100000 /* enable SMEP support */ 90*0a6a1f1dSLionel Sambuc #define CR4_SMAP 0x00200000 /* enable SMAP support */ 91*0a6a1f1dSLionel Sambuc 92*0a6a1f1dSLionel Sambuc /* 93*0a6a1f1dSLionel Sambuc * Extended Control Register XCR0 94*0a6a1f1dSLionel Sambuc */ 95*0a6a1f1dSLionel Sambuc #define XCR0_X87 0x00000001 /* x87 FPU/MMX state */ 96*0a6a1f1dSLionel Sambuc #define XCR0_SSE 0x00000002 /* SSE state */ 97*0a6a1f1dSLionel Sambuc #define XCR0_YMM_Hi128 0x00000004 /* AVX-256 (ymmn registers) */ 98*0a6a1f1dSLionel Sambuc #define XCR0_BNDREGS 0x00000008 /* Memory protection ext bounds */ 99*0a6a1f1dSLionel Sambuc #define XCR0_BNDCSR 0x00000010 /* Memory protection ext state */ 100*0a6a1f1dSLionel Sambuc #define XCR0_Opmask 0x00000020 /* AVX-512 Opmask */ 101*0a6a1f1dSLionel Sambuc #define XCR0_ZMM_Hi256 0x00000040 /* AVX-512 upper 256 bits low regs */ 102*0a6a1f1dSLionel Sambuc #define XCR0_Hi16_ZMM 0x00000080 /* AVX-512 512 bits upper registers */ 103*0a6a1f1dSLionel Sambuc 104*0a6a1f1dSLionel Sambuc /* 105*0a6a1f1dSLionel Sambuc * Known fpu bits - only these get enabled 106*0a6a1f1dSLionel Sambuc * I think the XCR0_BNDREGS and XCR0_BNDCSR would need saving on 107*0a6a1f1dSLionel Sambuc * every context switch. 108*0a6a1f1dSLionel Sambuc * The save are is sized for all the fields below (max 2680 bytes). 109*0a6a1f1dSLionel Sambuc */ 110*0a6a1f1dSLionel Sambuc #define XCR0_FPU (XCR0_X87 | XCR0_SSE | XCR0_YMM_Hi128 | \ 111*0a6a1f1dSLionel Sambuc XCR0_Opmask | XCR0_ZMM_Hi256 | XCR0_Hi16_ZMM) 112*0a6a1f1dSLionel Sambuc 113*0a6a1f1dSLionel Sambuc #define XCR0_BND (XCR0_BNDREGS | XCR0_BNDCSR) 114*0a6a1f1dSLionel Sambuc 115*0a6a1f1dSLionel Sambuc #define XCR0_FLAGS1 "\20" \ 116*0a6a1f1dSLionel Sambuc "\1" "x87" "\2" "SSE" "\3" "AVX" \ 117*0a6a1f1dSLionel Sambuc "\4" "BNDREGS" "\5" "BNDCSR" \ 118*0a6a1f1dSLionel Sambuc "\6" "Opmask" "\7" "ZMM_Hi256" "\10" "Hi16_ZMM" 1191cd76c75SBen Gras 1201cd76c75SBen Gras 1211cd76c75SBen Gras /* 1221cd76c75SBen Gras * CPUID "features" bits 1231cd76c75SBen Gras */ 1241cd76c75SBen Gras 1251cd76c75SBen Gras /* Fn00000001 %edx features */ 1261cd76c75SBen Gras #define CPUID_FPU 0x00000001 /* processor has an FPU? */ 1271cd76c75SBen Gras #define CPUID_VME 0x00000002 /* has virtual mode (%cr4's VME/PVI) */ 1281cd76c75SBen Gras #define CPUID_DE 0x00000004 /* has debugging extension */ 12984d9c625SLionel Sambuc #define CPUID_PSE 0x00000008 /* has 4MB page size extension */ 1301cd76c75SBen Gras #define CPUID_TSC 0x00000010 /* has time stamp counter */ 1311cd76c75SBen Gras #define CPUID_MSR 0x00000020 /* has mode specific registers */ 1321cd76c75SBen Gras #define CPUID_PAE 0x00000040 /* has phys address extension */ 1331cd76c75SBen Gras #define CPUID_MCE 0x00000080 /* has machine check exception */ 1341cd76c75SBen Gras #define CPUID_CX8 0x00000100 /* has CMPXCHG8B instruction */ 1351cd76c75SBen Gras #define CPUID_APIC 0x00000200 /* has enabled APIC */ 1361cd76c75SBen Gras #define CPUID_B10 0x00000400 /* reserved, MTRR */ 1371cd76c75SBen Gras #define CPUID_SEP 0x00000800 /* has SYSENTER/SYSEXIT extension */ 1381cd76c75SBen Gras #define CPUID_MTRR 0x00001000 /* has memory type range register */ 1391cd76c75SBen Gras #define CPUID_PGE 0x00002000 /* has page global extension */ 1401cd76c75SBen Gras #define CPUID_MCA 0x00004000 /* has machine check architecture */ 1411cd76c75SBen Gras #define CPUID_CMOV 0x00008000 /* has CMOVcc instruction */ 1421cd76c75SBen Gras #define CPUID_PAT 0x00010000 /* Page Attribute Table */ 1431cd76c75SBen Gras #define CPUID_PSE36 0x00020000 /* 36-bit PSE */ 1441cd76c75SBen Gras #define CPUID_PN 0x00040000 /* processor serial number */ 1451cd76c75SBen Gras #define CPUID_CFLUSH 0x00080000 /* CFLUSH insn supported */ 1461cd76c75SBen Gras #define CPUID_B20 0x00100000 /* reserved */ 1471cd76c75SBen Gras #define CPUID_DS 0x00200000 /* Debug Store */ 1481cd76c75SBen Gras #define CPUID_ACPI 0x00400000 /* ACPI performance modulation regs */ 1491cd76c75SBen Gras #define CPUID_MMX 0x00800000 /* MMX supported */ 1501cd76c75SBen Gras #define CPUID_FXSR 0x01000000 /* fast FP/MMX save/restore */ 1511cd76c75SBen Gras #define CPUID_SSE 0x02000000 /* streaming SIMD extensions */ 1521cd76c75SBen Gras #define CPUID_SSE2 0x04000000 /* streaming SIMD extensions #2 */ 1531cd76c75SBen Gras #define CPUID_SS 0x08000000 /* self-snoop */ 1541cd76c75SBen Gras #define CPUID_HTT 0x10000000 /* Hyper-Threading Technology */ 1551cd76c75SBen Gras #define CPUID_TM 0x20000000 /* thermal monitor (TCC) */ 1561cd76c75SBen Gras #define CPUID_IA64 0x40000000 /* IA-64 architecture */ 1571cd76c75SBen Gras #define CPUID_SBF 0x80000000 /* signal break on FERR */ 1581cd76c75SBen Gras 15984d9c625SLionel Sambuc #define CPUID_FLAGS1 "\20" \ 16084d9c625SLionel Sambuc "\1" "FPU" "\2" "VME" "\3" "DE" "\4" "PSE" \ 16184d9c625SLionel Sambuc "\5" "TSC" "\6" "MSR" "\7" "PAE" "\10" "MCE" \ 16284d9c625SLionel Sambuc "\11" "CX8" "\12" "APIC" "\13" "B10" "\14" "SEP" \ 16384d9c625SLionel Sambuc "\15" "MTRR" "\16" "PGE" "\17" "MCA" "\20" "CMOV" \ 16484d9c625SLionel Sambuc "\21" "PAT" "\22" "PSE36" "\23" "PN" "\24" "CFLUSH" \ 16584d9c625SLionel Sambuc "\25" "B20" "\26" "DS" "\27" "ACPI" "\30" "MMX" \ 16684d9c625SLionel Sambuc "\31" "FXSR" "\32" "SSE" "\33" "SSE2" "\34" "SS" \ 16784d9c625SLionel Sambuc "\35" "HTT" "\36" "TM" "\37" "IA64" "\40" "SBF" 16884d9c625SLionel Sambuc 16984d9c625SLionel Sambuc /* Blacklists of CPUID flags - used to mask certain features */ 17084d9c625SLionel Sambuc #ifdef XEN 17184d9c625SLionel Sambuc /* Not on Xen */ 17284d9c625SLionel Sambuc #define CPUID_FEAT_BLACKLIST (CPUID_PGE|CPUID_PSE|CPUID_MTRR) 17384d9c625SLionel Sambuc #else 17484d9c625SLionel Sambuc #define CPUID_FEAT_BLACKLIST 0 17584d9c625SLionel Sambuc #endif /* XEN */ 17684d9c625SLionel Sambuc 17784d9c625SLionel Sambuc /* 17884d9c625SLionel Sambuc * CPUID "features" bits in Fn00000001 %ecx 17984d9c625SLionel Sambuc */ 18084d9c625SLionel Sambuc 18184d9c625SLionel Sambuc #define CPUID2_SSE3 0x00000001 /* Streaming SIMD Extensions 3 */ 18284d9c625SLionel Sambuc #define CPUID2_PCLMUL 0x00000002 /* PCLMULQDQ instructions */ 18384d9c625SLionel Sambuc #define CPUID2_DTES64 0x00000004 /* 64-bit Debug Trace */ 18484d9c625SLionel Sambuc #define CPUID2_MONITOR 0x00000008 /* MONITOR/MWAIT instructions */ 18584d9c625SLionel Sambuc #define CPUID2_DS_CPL 0x00000010 /* CPL Qualified Debug Store */ 18684d9c625SLionel Sambuc #define CPUID2_VMX 0x00000020 /* Virtual Machine Extensions */ 18784d9c625SLionel Sambuc #define CPUID2_SMX 0x00000040 /* Safer Mode Extensions */ 18884d9c625SLionel Sambuc #define CPUID2_EST 0x00000080 /* Enhanced SpeedStep Technology */ 18984d9c625SLionel Sambuc #define CPUID2_TM2 0x00000100 /* Thermal Monitor 2 */ 19084d9c625SLionel Sambuc #define CPUID2_SSSE3 0x00000200 /* Supplemental SSE3 */ 19184d9c625SLionel Sambuc #define CPUID2_CID 0x00000400 /* Context ID */ 192*0a6a1f1dSLionel Sambuc #define CPUID2_SDBG 0x00000800 /* Silicon Debug */ 19384d9c625SLionel Sambuc #define CPUID2_FMA 0x00001000 /* has Fused Multiply Add */ 19484d9c625SLionel Sambuc #define CPUID2_CX16 0x00002000 /* has CMPXCHG16B instruction */ 19584d9c625SLionel Sambuc #define CPUID2_xTPR 0x00004000 /* Task Priority Messages disabled? */ 19684d9c625SLionel Sambuc #define CPUID2_PDCM 0x00008000 /* Perf/Debug Capability MSR */ 19784d9c625SLionel Sambuc /* bit 16 unused 0x00010000 */ 19884d9c625SLionel Sambuc #define CPUID2_PCID 0x00020000 /* Process Context ID */ 19984d9c625SLionel Sambuc #define CPUID2_DCA 0x00040000 /* Direct Cache Access */ 20084d9c625SLionel Sambuc #define CPUID2_SSE41 0x00080000 /* Streaming SIMD Extensions 4.1 */ 20184d9c625SLionel Sambuc #define CPUID2_SSE42 0x00100000 /* Streaming SIMD Extensions 4.2 */ 20284d9c625SLionel Sambuc #define CPUID2_X2APIC 0x00200000 /* xAPIC Extensions */ 20384d9c625SLionel Sambuc #define CPUID2_MOVBE 0x00400000 /* MOVBE (move after byteswap) */ 20484d9c625SLionel Sambuc #define CPUID2_POPCNT 0x00800000 /* popcount instruction available */ 20584d9c625SLionel Sambuc #define CPUID2_DEADLINE 0x01000000 /* APIC Timer supports TSC Deadline */ 20684d9c625SLionel Sambuc #define CPUID2_AES 0x02000000 /* AES instructions */ 20784d9c625SLionel Sambuc #define CPUID2_XSAVE 0x04000000 /* XSAVE instructions */ 20884d9c625SLionel Sambuc #define CPUID2_OSXSAVE 0x08000000 /* XGETBV/XSETBV instructions */ 20984d9c625SLionel Sambuc #define CPUID2_AVX 0x10000000 /* AVX instructions */ 21084d9c625SLionel Sambuc #define CPUID2_F16C 0x20000000 /* half precision conversion */ 21184d9c625SLionel Sambuc #define CPUID2_RDRAND 0x40000000 /* RDRAND (hardware random number) */ 21284d9c625SLionel Sambuc #define CPUID2_RAZ 0x80000000 /* RAZ. Indicates guest state. */ 21384d9c625SLionel Sambuc 21484d9c625SLionel Sambuc #define CPUID2_FLAGS1 "\20" \ 21584d9c625SLionel Sambuc "\1" "SSE3" "\2" "PCLMULQDQ" "\3" "DTES64" "\4" "MONITOR" \ 21684d9c625SLionel Sambuc "\5" "DS-CPL" "\6" "VMX" "\7" "SMX" "\10" "EST" \ 217*0a6a1f1dSLionel Sambuc "\11" "TM2" "\12" "SSSE3" "\13" "CID" "\14" "SDBG" \ 21884d9c625SLionel Sambuc "\15" "FMA" "\16" "CX16" "\17" "xTPR" "\20" "PDCM" \ 21984d9c625SLionel Sambuc "\21" "B16" "\22" "PCID" "\23" "DCA" "\24" "SSE41" \ 22084d9c625SLionel Sambuc "\25" "SSE42" "\26" "X2APIC" "\27" "MOVBE" "\30" "POPCNT" \ 22184d9c625SLionel Sambuc "\31" "DEADLINE" "\32" "AES" "\33" "XSAVE" "\34" "OSXSAVE" \ 22284d9c625SLionel Sambuc "\35" "AVX" "\36" "F16C" "\37" "RDRAND" "\40" "RAZ" 22384d9c625SLionel Sambuc 22484d9c625SLionel Sambuc /* CPUID Fn00000001 %eax */ 22584d9c625SLionel Sambuc 22684d9c625SLionel Sambuc #define CPUID_TO_BASEFAMILY(cpuid) (((cpuid) >> 8) & 0xf) 22784d9c625SLionel Sambuc #define CPUID_TO_BASEMODEL(cpuid) (((cpuid) >> 4) & 0xf) 22884d9c625SLionel Sambuc #define CPUID_TO_STEPPING(cpuid) ((cpuid) & 0xf) 22984d9c625SLionel Sambuc 23084d9c625SLionel Sambuc /* 23184d9c625SLionel Sambuc * The Extended family bits should only be inspected when CPUID_TO_BASEFAMILY() 23284d9c625SLionel Sambuc * returns 15. They are use to encode family value 16 to 270 (add 15). 23384d9c625SLionel Sambuc * The Extended model bits are the high 4 bits of the model. 23484d9c625SLionel Sambuc * They are only valid for family >= 15 or family 6 (intel, but all amd 23584d9c625SLionel Sambuc * family 6 are documented to return zero bits for them). 23684d9c625SLionel Sambuc */ 23784d9c625SLionel Sambuc #define CPUID_TO_EXTFAMILY(cpuid) (((cpuid) >> 20) & 0xff) 23884d9c625SLionel Sambuc #define CPUID_TO_EXTMODEL(cpuid) (((cpuid) >> 16) & 0xf) 23984d9c625SLionel Sambuc 24084d9c625SLionel Sambuc /* The macros for the Display Family and the Display Model */ 24184d9c625SLionel Sambuc #define CPUID_TO_FAMILY(cpuid) (CPUID_TO_BASEFAMILY(cpuid) \ 24284d9c625SLionel Sambuc + ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f) \ 24384d9c625SLionel Sambuc ? 0 : CPUID_TO_EXTFAMILY(cpuid))) 24484d9c625SLionel Sambuc #define CPUID_TO_MODEL(cpuid) (CPUID_TO_BASEMODEL(cpuid) \ 24584d9c625SLionel Sambuc | ((CPUID_TO_BASEFAMILY(cpuid) != 0x0f) \ 24684d9c625SLionel Sambuc && (CPUID_TO_BASEFAMILY(cpuid) != 0x06) \ 24784d9c625SLionel Sambuc ? 0 : (CPUID_TO_EXTMODEL(cpuid) << 4))) 24884d9c625SLionel Sambuc 24984d9c625SLionel Sambuc /* 25084d9c625SLionel Sambuc * Intel Deterministic Cache Parameter Leaf 25184d9c625SLionel Sambuc * Fn0000_0004 25284d9c625SLionel Sambuc */ 25384d9c625SLionel Sambuc 25484d9c625SLionel Sambuc /* %eax */ 25584d9c625SLionel Sambuc #define CPUID_DCP_CACHETYPE __BITS(4, 0) /* Cache type */ 25684d9c625SLionel Sambuc #define CPUID_DCP_CACHETYPE_N 0 /* NULL */ 25784d9c625SLionel Sambuc #define CPUID_DCP_CACHETYPE_D 1 /* Data cache */ 25884d9c625SLionel Sambuc #define CPUID_DCP_CACHETYPE_I 2 /* Instruction cache */ 25984d9c625SLionel Sambuc #define CPUID_DCP_CACHETYPE_U 3 /* Unified cache */ 26084d9c625SLionel Sambuc #define CPUID_DCP_CACHELEVEL __BITS(7, 5) /* Cache level (start at 1) */ 26184d9c625SLionel Sambuc #define CPUID_DCP_SELFINITCL __BIT(8) /* Self initializing cachelvl*/ 26284d9c625SLionel Sambuc #define CPUID_DCP_FULLASSOC __BIT(9) /* Full associative */ 26384d9c625SLionel Sambuc #define CPUID_DCP_SHAREING __BITS(25, 14) /* shareing */ 26484d9c625SLionel Sambuc #define CPUID_DCP_CORE_P_PKG __BITS(31, 26) /* Cores/package */ 26584d9c625SLionel Sambuc 26684d9c625SLionel Sambuc /* %ebx */ 26784d9c625SLionel Sambuc #define CPUID_DCP_LINESIZE __BITS(11, 0) /* System coherency linesize */ 26884d9c625SLionel Sambuc #define CPUID_DCP_PARTITIONS __BITS(21, 12) /* Physical line partitions */ 26984d9c625SLionel Sambuc #define CPUID_DCP_WAYS __BITS(31, 22) /* Ways of associativity */ 27084d9c625SLionel Sambuc 27184d9c625SLionel Sambuc /* Number of sets: %ecx */ 27284d9c625SLionel Sambuc 27384d9c625SLionel Sambuc /* %edx */ 27484d9c625SLionel Sambuc #define CPUID_DCP_INVALIDATE __BIT(0) /* WB invalidate/invalidate */ 27584d9c625SLionel Sambuc #define CPUID_DCP_INCLUSIVE __BIT(1) /* Cache inclusiveness */ 27684d9c625SLionel Sambuc #define CPUID_DCP_COMPLEX __BIT(2) /* Complex cache indexing */ 2771cd76c75SBen Gras 2781cd76c75SBen Gras /* 2791cd76c75SBen Gras * Intel Digital Thermal Sensor and 2801cd76c75SBen Gras * Power Management, Fn0000_0006 - %eax. 2811cd76c75SBen Gras */ 282*0a6a1f1dSLionel Sambuc #define CPUID_DSPM_DTS __BIT(0) /* Digital Thermal Sensor */ 283*0a6a1f1dSLionel Sambuc #define CPUID_DSPM_IDA __BIT(1) /* Intel Dynamic Acceleration */ 284*0a6a1f1dSLionel Sambuc #define CPUID_DSPM_ARAT __BIT(2) /* Always Running APIC Timer */ 285*0a6a1f1dSLionel Sambuc #define CPUID_DSPM_PLN __BIT(4) /* Power Limit Notification */ 286*0a6a1f1dSLionel Sambuc #define CPUID_DSPM_ECMD __BIT(5) /* Clock Modulation Extension */ 287*0a6a1f1dSLionel Sambuc #define CPUID_DSPM_PTM __BIT(6) /* Package Level Thermal Management */ 288*0a6a1f1dSLionel Sambuc #define CPUID_DSPM_HWP __BIT(7) /* HWP */ 289*0a6a1f1dSLionel Sambuc #define CPUID_DSPM_HWP_NOTIFY __BIT(8) /* HWP Notification */ 290*0a6a1f1dSLionel Sambuc #define CPUID_DSPM_HWP_ACTWIN __BIT(9) /* HWP Activity Window */ 291*0a6a1f1dSLionel Sambuc #define CPUID_DSPM_HWP_EPP __BIT(10) /* HWP Energy Performance Preference */ 292*0a6a1f1dSLionel Sambuc #define CPUID_DSPM_HWP_PLR __BIT(11) /* HWP Package Level Request */ 293*0a6a1f1dSLionel Sambuc #define CPUID_DSPM_HDC __BIT(13) /* HDC */ 2941cd76c75SBen Gras 29584d9c625SLionel Sambuc #define CPUID_DSPM_FLAGS "\20" \ 29684d9c625SLionel Sambuc "\1" "DTS" "\2" "IDA" "\3" "ARAT" \ 297*0a6a1f1dSLionel Sambuc "\5" "PLN" "\6" "ECMD" "\7" "PTM" "\10" "HWP" \ 298*0a6a1f1dSLionel Sambuc "\11" "HWP_NOTIFY" "\12" "HWP_ACTWIN" "\13" "HWP_EPP" "\14" "HWP_PLR" \ 299*0a6a1f1dSLionel Sambuc "\16" "HDC" 3001cd76c75SBen Gras 3011cd76c75SBen Gras /* 3021cd76c75SBen Gras * Intel Digital Thermal Sensor and 3031cd76c75SBen Gras * Power Management, Fn0000_0006 - %ecx. 3041cd76c75SBen Gras */ 3051cd76c75SBen Gras #define CPUID_DSPM_HWF 0x00000001 /* MSR_APERF/MSR_MPERF available */ 306*0a6a1f1dSLionel Sambuc #define CPUID_DSPM_EPB 0x00000008 /* Energy Performance Bias */ 3071cd76c75SBen Gras 308*0a6a1f1dSLionel Sambuc #define CPUID_DSPM_FLAGS1 "\20" "\1" "HWF" "\4" "EPB" 30984d9c625SLionel Sambuc 31084d9c625SLionel Sambuc /* 311*0a6a1f1dSLionel Sambuc * Intel Structured Extended Feature leaf Fn0000_0007 312*0a6a1f1dSLionel Sambuc * %eax == 0: Subleaf 0 313*0a6a1f1dSLionel Sambuc * %eax: The Maximun input value for supported subleaf. 314*0a6a1f1dSLionel Sambuc * %ebx: Feature bits. 315*0a6a1f1dSLionel Sambuc * %ecx: Feature bits. 31684d9c625SLionel Sambuc */ 317*0a6a1f1dSLionel Sambuc 318*0a6a1f1dSLionel Sambuc /* %ebx */ 31984d9c625SLionel Sambuc #define CPUID_SEF_FSGSBASE __BIT(0) 32084d9c625SLionel Sambuc #define CPUID_SEF_TSC_ADJUST __BIT(1) 32184d9c625SLionel Sambuc #define CPUID_SEF_BMI1 __BIT(3) 32284d9c625SLionel Sambuc #define CPUID_SEF_HLE __BIT(4) 32384d9c625SLionel Sambuc #define CPUID_SEF_AVX2 __BIT(5) 32484d9c625SLionel Sambuc #define CPUID_SEF_SMEP __BIT(7) 32584d9c625SLionel Sambuc #define CPUID_SEF_BMI2 __BIT(8) 32684d9c625SLionel Sambuc #define CPUID_SEF_ERMS __BIT(9) 32784d9c625SLionel Sambuc #define CPUID_SEF_INVPCID __BIT(10) 32884d9c625SLionel Sambuc #define CPUID_SEF_RTM __BIT(11) 32984d9c625SLionel Sambuc #define CPUID_SEF_QM __BIT(12) 33084d9c625SLionel Sambuc #define CPUID_SEF_FPUCSDS __BIT(13) 33184d9c625SLionel Sambuc #define CPUID_SEF_MPX __BIT(14) 332*0a6a1f1dSLionel Sambuc #define CPUID_SEF_PQE __BIT(15) 33384d9c625SLionel Sambuc #define CPUID_SEF_AVX512F __BIT(16) 33484d9c625SLionel Sambuc #define CPUID_SEF_RDSEED __BIT(18) 33584d9c625SLionel Sambuc #define CPUID_SEF_ADX __BIT(19) 33684d9c625SLionel Sambuc #define CPUID_SEF_SMAP __BIT(20) 33784d9c625SLionel Sambuc #define CPUID_SEF_PT __BIT(25) 33884d9c625SLionel Sambuc #define CPUID_SEF_AVX512PF __BIT(26) 33984d9c625SLionel Sambuc #define CPUID_SEF_AVX512ER __BIT(27) 34084d9c625SLionel Sambuc #define CPUID_SEF_AVX512CD __BIT(28) 34184d9c625SLionel Sambuc #define CPUID_SEF_SHA __BIT(29) 34284d9c625SLionel Sambuc 34384d9c625SLionel Sambuc #define CPUID_SEF_FLAGS "\20" \ 34484d9c625SLionel Sambuc "\1" "FSGSBASE" "\2" "TSCADJUST" "\4" "BMI1" \ 34584d9c625SLionel Sambuc "\5" "HLE" "\6" "AVX2" "\10" "SMEP" \ 34684d9c625SLionel Sambuc "\11" "BMI2" "\12" "ERMS" "\13" "INVPCID" "\14" "RTM" \ 347*0a6a1f1dSLionel Sambuc "\15" "QM" "\16" "FPUCSDS" "\17" "MPX" "\20" "PQE" \ 34884d9c625SLionel Sambuc "\21" "AVX512F" "\23" "RDSEED" "\24" "ADX" \ 34984d9c625SLionel Sambuc "\25" "SMAP" \ 35084d9c625SLionel Sambuc "\32" "PT" "\33" "AVX512PF""\34" "AVX512ER"\ 35184d9c625SLionel Sambuc "\35" "AVX512CD""\36" "SHA" 35284d9c625SLionel Sambuc 353*0a6a1f1dSLionel Sambuc /* %ecx */ 354*0a6a1f1dSLionel Sambuc #define CPUID_SEF_PREFETCHWT1 __BIT(0) 355*0a6a1f1dSLionel Sambuc #define CPUID_SEF_PKU __BIT(3) 356*0a6a1f1dSLionel Sambuc #define CPUID_SEF_OSPKE __BIT(4) 35784d9c625SLionel Sambuc 358*0a6a1f1dSLionel Sambuc #define CPUID_SEF_FLAGS1 "\20" \ 359*0a6a1f1dSLionel Sambuc "\1" "PREFETCHWT1" "\4" "PKU" \ 360*0a6a1f1dSLionel Sambuc "\5" "OSPKE" 36184d9c625SLionel Sambuc 36284d9c625SLionel Sambuc /* 36384d9c625SLionel Sambuc * CPUID Processor extended state Enumeration Fn0000000d 36484d9c625SLionel Sambuc * 36584d9c625SLionel Sambuc * %ecx == 0: supported features info: 366*0a6a1f1dSLionel Sambuc * %eax: Valid bits of lower 32bits of XCR0 367*0a6a1f1dSLionel Sambuc * %ebx: Maximum save area size for features enabled in XCR0 368*0a6a1f1dSLionel Sambuc * %ecx: Maximim save area size for all cpu features 369*0a6a1f1dSLionel Sambuc * %edx: Valid bits of upper 32bits of XCR0 37084d9c625SLionel Sambuc * 371*0a6a1f1dSLionel Sambuc * %ecx == 1: 372*0a6a1f1dSLionel Sambuc * %eax: Bit 0 => xsaveopt instruction avalaible (sandy bridge onwards) 373*0a6a1f1dSLionel Sambuc * %ebx: Save area size for features enabled by XCR0 | IA32_XSS 374*0a6a1f1dSLionel Sambuc * %ecx: Valid bits of lower 32bits of IA32_XSS 375*0a6a1f1dSLionel Sambuc * %edx: Valid bits of upper 32bits of IA32_XSS 37684d9c625SLionel Sambuc * 37784d9c625SLionel Sambuc * %ecx >= 2: Save area details for XCR0 bit n 37884d9c625SLionel Sambuc * %eax: size of save area for this feature 37984d9c625SLionel Sambuc * %ebx: offset of save area for this feature 38084d9c625SLionel Sambuc * %ecx, %edx: reserved 381*0a6a1f1dSLionel Sambuc * All of %eax, %ebx, %ecx and %edx are zero for unsupported features. 38284d9c625SLionel Sambuc */ 38384d9c625SLionel Sambuc 384*0a6a1f1dSLionel Sambuc /* %ecx=1 %eax */ 38584d9c625SLionel Sambuc #define CPUID_PES1_XSAVEOPT 0x00000001 /* xsaveopt instruction */ 386*0a6a1f1dSLionel Sambuc #define CPUID_PES1_XSAVEC 0x00000002 /* xsavec & compacted XRSTOR */ 387*0a6a1f1dSLionel Sambuc #define CPUID_PES1_XGETBV 0x00000004 /* xgetbv with ECX = 1 */ 388*0a6a1f1dSLionel Sambuc #define CPUID_PES1_XSAVES 0x00000008 /* xsaves/xrstors, IA32_XSS */ 38984d9c625SLionel Sambuc 39084d9c625SLionel Sambuc #define CPUID_PES1_FLAGS "\20" \ 391*0a6a1f1dSLionel Sambuc "\1" "XSAVEOPT" "\2" "XSAVEC" "\3" "XGETBV" "\4" "XSAVES" 3921cd76c75SBen Gras 3931cd76c75SBen Gras /* Intel Fn80000001 extended features - %edx */ 3941cd76c75SBen Gras #define CPUID_SYSCALL 0x00000800 /* SYSCALL/SYSRET */ 3951cd76c75SBen Gras #define CPUID_XD 0x00100000 /* Execute Disable (like CPUID_NOX) */ 39684d9c625SLionel Sambuc #define CPUID_P1GB 0x04000000 /* 1GB Large Page Support */ 39784d9c625SLionel Sambuc #define CPUID_RDTSCP 0x08000000 /* Read TSC Pair Instruction */ 3981cd76c75SBen Gras #define CPUID_EM64T 0x20000000 /* Intel EM64T */ 3991cd76c75SBen Gras 40084d9c625SLionel Sambuc #define CPUID_INTEL_EXT_FLAGS "\20" \ 40184d9c625SLionel Sambuc "\14" "SYSCALL/SYSRET" "\25" "XD" "\33" "P1GB" \ 40284d9c625SLionel Sambuc "\34" "RDTSCP" "\36" "EM64T" 4031cd76c75SBen Gras 4041cd76c75SBen Gras /* Intel Fn80000001 extended features - %ecx */ 4051cd76c75SBen Gras #define CPUID_LAHF 0x00000001 /* LAHF/SAHF in IA-32e mode, 64bit sub*/ 40684d9c625SLionel Sambuc /* 0x00000020 */ /* LZCNT. Same as AMD's CPUID_LZCNT */ 40784d9c625SLionel Sambuc #define CPUID_PREFETCHW 0x00000100 /* PREFETCHW */ 4081cd76c75SBen Gras 40984d9c625SLionel Sambuc #define CPUID_INTEL_FLAGS4 "\20" \ 41084d9c625SLionel Sambuc "\1" "LAHF" "\02" "B01" "\03" "B02" \ 41184d9c625SLionel Sambuc "\06" "LZCNT" \ 41284d9c625SLionel Sambuc "\11" "PREFETCHW" 4131cd76c75SBen Gras 4141cd76c75SBen Gras /* AMD/VIA Fn80000001 extended features - %edx */ 4151cd76c75SBen Gras /* CPUID_SYSCALL SYSCALL/SYSRET */ 4161cd76c75SBen Gras #define CPUID_MPC 0x00080000 /* Multiprocessing Capable */ 4171cd76c75SBen Gras #define CPUID_NOX 0x00100000 /* No Execute Page Protection */ 4181cd76c75SBen Gras #define CPUID_MMXX 0x00400000 /* AMD MMX Extensions */ 4191cd76c75SBen Gras #define CPUID_FFXSR 0x02000000 /* FXSAVE/FXSTOR Extensions */ 42084d9c625SLionel Sambuc /* CPUID_P1GB 1GB Large Page Support */ 42184d9c625SLionel Sambuc /* CPUID_RDTSCP Read TSC Pair Instruction */ 4221cd76c75SBen Gras /* CPUID_EM64T Long mode */ 4231cd76c75SBen Gras #define CPUID_3DNOW2 0x40000000 /* 3DNow! Instruction Extension */ 4241cd76c75SBen Gras #define CPUID_3DNOW 0x80000000 /* 3DNow! Instructions */ 4251cd76c75SBen Gras 42684d9c625SLionel Sambuc #define CPUID_EXT_FLAGS "\20" \ 42784d9c625SLionel Sambuc "\14" "SYSCALL/SYSRET" "\24" "MPC" "\25" "NOX" \ 42884d9c625SLionel Sambuc "\27" "MMXX" "\32" "FFXSR" "\33" "P1GB" "\34" "RDTSCP" \ 42984d9c625SLionel Sambuc "\36" "LONG" "\37" "3DNOW2" "\40" "3DNOW" 4301cd76c75SBen Gras 4311cd76c75SBen Gras /* AMD Fn80000001 extended features - %ecx */ 4321cd76c75SBen Gras /* CPUID_LAHF LAHF/SAHF instruction */ 4331cd76c75SBen Gras #define CPUID_CMPLEGACY 0x00000002 /* Compare Legacy */ 4341cd76c75SBen Gras #define CPUID_SVM 0x00000004 /* Secure Virtual Machine */ 4351cd76c75SBen Gras #define CPUID_EAPIC 0x00000008 /* Extended APIC space */ 4361cd76c75SBen Gras #define CPUID_ALTMOVCR0 0x00000010 /* Lock Mov Cr0 */ 4371cd76c75SBen Gras #define CPUID_LZCNT 0x00000020 /* LZCNT instruction */ 4381cd76c75SBen Gras #define CPUID_SSE4A 0x00000040 /* SSE4A instruction set */ 4391cd76c75SBen Gras #define CPUID_MISALIGNSSE 0x00000080 /* Misaligned SSE */ 4401cd76c75SBen Gras #define CPUID_3DNOWPF 0x00000100 /* 3DNow Prefetch */ 4411cd76c75SBen Gras #define CPUID_OSVW 0x00000200 /* OS visible workarounds */ 4421cd76c75SBen Gras #define CPUID_IBS 0x00000400 /* Instruction Based Sampling */ 4431cd76c75SBen Gras #define CPUID_XOP 0x00000800 /* XOP instruction set */ 4441cd76c75SBen Gras #define CPUID_SKINIT 0x00001000 /* SKINIT */ 4451cd76c75SBen Gras #define CPUID_WDT 0x00002000 /* watchdog timer support */ 4461cd76c75SBen Gras #define CPUID_LWP 0x00008000 /* Light Weight Profiling */ 4471cd76c75SBen Gras #define CPUID_FMA4 0x00010000 /* FMA4 instructions */ 4481cd76c75SBen Gras #define CPUID_NODEID 0x00080000 /* NodeID MSR available*/ 4491cd76c75SBen Gras #define CPUID_TBM 0x00200000 /* TBM instructions */ 4501cd76c75SBen Gras #define CPUID_TOPOEXT 0x00400000 /* cpuid Topology Extension */ 45184d9c625SLionel Sambuc #define CPUID_PCEC 0x00800000 /* Perf Ctr Ext Core */ 45284d9c625SLionel Sambuc #define CPUID_PCENB 0x01000000 /* Perf Ctr Ext NB */ 45384d9c625SLionel Sambuc #define CPUID_SPM 0x02000000 /* Stream Perf Mon */ 45484d9c625SLionel Sambuc #define CPUID_DBE 0x04000000 /* Data Breakpoint Extension */ 45584d9c625SLionel Sambuc #define CPUID_PTSC 0x08000000 /* PerfTsc */ 4561cd76c75SBen Gras 45784d9c625SLionel Sambuc #define CPUID_AMD_FLAGS4 "\20" \ 45884d9c625SLionel Sambuc "\1" "LAHF" "\2" "CMPLEGACY" "\3" "SVM" "\4" "EAPIC" \ 45984d9c625SLionel Sambuc "\5" "ALTMOVCR0" "\6" "LZCNT" "\7" "SSE4A" "\10" "MISALIGNSSE" \ 46084d9c625SLionel Sambuc "\11" "3DNOWPREFETCH" \ 46184d9c625SLionel Sambuc "\12" "OSVW" "\13" "IBS" "\14" "XOP" \ 46284d9c625SLionel Sambuc "\15" "SKINIT" "\16" "WDT" "\17" "B14" "\20" "LWP" \ 46384d9c625SLionel Sambuc "\21" "FMA4" "\22" "B17" "\23" "B18" "\24" "NodeID" \ 46484d9c625SLionel Sambuc "\25" "B20" "\26" "TBM" "\27" "TopoExt" "\30" "PCExtC" \ 46584d9c625SLionel Sambuc "\31" "PCExtNB" "\32" "StrmPM" "\33" "DBExt" "\34" "PerfTsc" \ 46684d9c625SLionel Sambuc "\35" "B28" "\36" "B29" "\37" "B30" "\40" "B31" 4671cd76c75SBen Gras 4681cd76c75SBen Gras /* 4691cd76c75SBen Gras * AMD Advanced Power Management 4701cd76c75SBen Gras * CPUID Fn8000_0007 %edx 4711cd76c75SBen Gras */ 4721cd76c75SBen Gras #define CPUID_APM_TS 0x00000001 /* Temperature Sensor */ 4731cd76c75SBen Gras #define CPUID_APM_FID 0x00000002 /* Frequency ID control */ 4741cd76c75SBen Gras #define CPUID_APM_VID 0x00000004 /* Voltage ID control */ 4751cd76c75SBen Gras #define CPUID_APM_TTP 0x00000008 /* THERMTRIP (PCI F3xE4 register) */ 4761cd76c75SBen Gras #define CPUID_APM_HTC 0x00000010 /* Hardware thermal control (HTC) */ 4771cd76c75SBen Gras #define CPUID_APM_STC 0x00000020 /* Software thermal control (STC) */ 4781cd76c75SBen Gras #define CPUID_APM_100 0x00000040 /* 100MHz multiplier control */ 4791cd76c75SBen Gras #define CPUID_APM_HWP 0x00000080 /* HW P-State control */ 4801cd76c75SBen Gras #define CPUID_APM_TSC 0x00000100 /* TSC invariant */ 4811cd76c75SBen Gras #define CPUID_APM_CPB 0x00000200 /* Core performance boost */ 4821cd76c75SBen Gras #define CPUID_APM_EFF 0x00000400 /* Effective Frequency (read-only) */ 4831cd76c75SBen Gras 48484d9c625SLionel Sambuc #define CPUID_APM_FLAGS "\20" \ 48584d9c625SLionel Sambuc "\1" "TS" "\2" "FID" "\3" "VID" "\4" "TTP" \ 48684d9c625SLionel Sambuc "\5" "HTC" "\6" "STC" "\7" "100" "\10" "HWP" \ 48784d9c625SLionel Sambuc "\11" "TSC" "\12" "CPB" "\13" "EffFreq" "\14" "B11" \ 48884d9c625SLionel Sambuc "\15" "B12" 48984d9c625SLionel Sambuc 49084d9c625SLionel Sambuc /* AMD Fn8000000a %edx features (SVM features) */ 49184d9c625SLionel Sambuc #define CPUID_AMD_SVM_NP 0x00000001 49284d9c625SLionel Sambuc #define CPUID_AMD_SVM_LbrVirt 0x00000002 49384d9c625SLionel Sambuc #define CPUID_AMD_SVM_SVML 0x00000004 49484d9c625SLionel Sambuc #define CPUID_AMD_SVM_NRIPS 0x00000008 49584d9c625SLionel Sambuc #define CPUID_AMD_SVM_TSCRateCtrl 0x00000010 49684d9c625SLionel Sambuc #define CPUID_AMD_SVM_VMCBCleanBits 0x00000020 49784d9c625SLionel Sambuc #define CPUID_AMD_SVM_FlushByASID 0x00000040 49884d9c625SLionel Sambuc #define CPUID_AMD_SVM_DecodeAssist 0x00000080 49984d9c625SLionel Sambuc #define CPUID_AMD_SVM_PauseFilter 0x00000400 50084d9c625SLionel Sambuc #define CPUID_AMD_SVM_FLAGS "\20" \ 50184d9c625SLionel Sambuc "\1" "NP" "\2" "LbrVirt" "\3" "SVML" "\4" "NRIPS" \ 50284d9c625SLionel Sambuc "\5" "TSCRate" "\6" "VMCBCleanBits" \ 50384d9c625SLionel Sambuc "\7" "FlushByASID" "\10" "DecodeAssist" \ 50484d9c625SLionel Sambuc "\11" "B08" "\12" "B09" "\13" "PauseFilter" "\14" "B11" \ 50584d9c625SLionel Sambuc "\15" "B12" "\16" "B13" "\17" "B17" "\20" "B18" \ 50684d9c625SLionel Sambuc "\21" "B19" 5071cd76c75SBen Gras 5081cd76c75SBen Gras /* 5091cd76c75SBen Gras * Centaur Extended Feature flags 5101cd76c75SBen Gras */ 5111cd76c75SBen Gras #define CPUID_VIA_HAS_RNG 0x00000004 /* Random number generator */ 5121cd76c75SBen Gras #define CPUID_VIA_DO_RNG 0x00000008 5131cd76c75SBen Gras #define CPUID_VIA_HAS_ACE 0x00000040 /* AES Encryption */ 5141cd76c75SBen Gras #define CPUID_VIA_DO_ACE 0x00000080 5151cd76c75SBen Gras #define CPUID_VIA_HAS_ACE2 0x00000100 /* AES+CTR instructions */ 5161cd76c75SBen Gras #define CPUID_VIA_DO_ACE2 0x00000200 5171cd76c75SBen Gras #define CPUID_VIA_HAS_PHE 0x00000400 /* SHA1+SHA256 HMAC */ 5181cd76c75SBen Gras #define CPUID_VIA_DO_PHE 0x00000800 5191cd76c75SBen Gras #define CPUID_VIA_HAS_PMM 0x00001000 /* RSA Instructions */ 5201cd76c75SBen Gras #define CPUID_VIA_DO_PMM 0x00002000 5211cd76c75SBen Gras 52284d9c625SLionel Sambuc #define CPUID_FLAGS_PADLOCK "\20" \ 52384d9c625SLionel Sambuc "\3" "RNG" "\7" "AES" "\11" "AES/CTR" "\13" "SHA1/SHA256" \ 52484d9c625SLionel Sambuc "\15" "RSA" 5251cd76c75SBen Gras 5261cd76c75SBen Gras /* 5271cd76c75SBen Gras * Model-specific registers for the i386 family 5281cd76c75SBen Gras */ 5291cd76c75SBen Gras #define MSR_P5_MC_ADDR 0x000 /* P5 only */ 5301cd76c75SBen Gras #define MSR_P5_MC_TYPE 0x001 /* P5 only */ 5311cd76c75SBen Gras #define MSR_TSC 0x010 5321cd76c75SBen Gras #define MSR_CESR 0x011 /* P5 only (trap on P6) */ 5331cd76c75SBen Gras #define MSR_CTR0 0x012 /* P5 only (trap on P6) */ 5341cd76c75SBen Gras #define MSR_CTR1 0x013 /* P5 only (trap on P6) */ 535*0a6a1f1dSLionel Sambuc #define MSR_IA32_PLATFORM_ID 0x017 5361cd76c75SBen Gras #define MSR_APICBASE 0x01b 5371cd76c75SBen Gras #define MSR_EBL_CR_POWERON 0x02a 5381cd76c75SBen Gras #define MSR_EBC_FREQUENCY_ID 0x02c /* PIV only */ 5391cd76c75SBen Gras #define MSR_TEST_CTL 0x033 5401cd76c75SBen Gras #define MSR_BIOS_UPDT_TRIG 0x079 5411cd76c75SBen Gras #define MSR_BBL_CR_D0 0x088 /* PII+ only */ 5421cd76c75SBen Gras #define MSR_BBL_CR_D1 0x089 /* PII+ only */ 5431cd76c75SBen Gras #define MSR_BBL_CR_D2 0x08a /* PII+ only */ 5441cd76c75SBen Gras #define MSR_BIOS_SIGN 0x08b 5451cd76c75SBen Gras #define MSR_PERFCTR0 0x0c1 5461cd76c75SBen Gras #define MSR_PERFCTR1 0x0c2 5471cd76c75SBen Gras #define MSR_FSB_FREQ 0x0cd /* Core Duo/Solo only */ 5481cd76c75SBen Gras #define MSR_MPERF 0x0e7 5491cd76c75SBen Gras #define MSR_APERF 0x0e8 5501cd76c75SBen Gras #define MSR_IA32_EXT_CONFIG 0x0ee /* Undocumented. Core Solo/Duo only */ 5511cd76c75SBen Gras #define MSR_MTRRcap 0x0fe 5521cd76c75SBen Gras #define MSR_BBL_CR_ADDR 0x116 /* PII+ only */ 5531cd76c75SBen Gras #define MSR_BBL_CR_DECC 0x118 /* PII+ only */ 5541cd76c75SBen Gras #define MSR_BBL_CR_CTL 0x119 /* PII+ only */ 5551cd76c75SBen Gras #define MSR_BBL_CR_TRIG 0x11a /* PII+ only */ 5561cd76c75SBen Gras #define MSR_BBL_CR_BUSY 0x11b /* PII+ only */ 5571cd76c75SBen Gras #define MSR_BBL_CR_CTR3 0x11e /* PII+ only */ 5581cd76c75SBen Gras #define MSR_SYSENTER_CS 0x174 /* PII+ only */ 5591cd76c75SBen Gras #define MSR_SYSENTER_ESP 0x175 /* PII+ only */ 5601cd76c75SBen Gras #define MSR_SYSENTER_EIP 0x176 /* PII+ only */ 5611cd76c75SBen Gras #define MSR_MCG_CAP 0x179 5621cd76c75SBen Gras #define MSR_MCG_STATUS 0x17a 5631cd76c75SBen Gras #define MSR_MCG_CTL 0x17b 5641cd76c75SBen Gras #define MSR_EVNTSEL0 0x186 5651cd76c75SBen Gras #define MSR_EVNTSEL1 0x187 5661cd76c75SBen Gras #define MSR_PERF_STATUS 0x198 /* Pentium M */ 5671cd76c75SBen Gras #define MSR_PERF_CTL 0x199 /* Pentium M */ 5681cd76c75SBen Gras #define MSR_THERM_CONTROL 0x19a 5691cd76c75SBen Gras #define MSR_THERM_INTERRUPT 0x19b 5701cd76c75SBen Gras #define MSR_THERM_STATUS 0x19c 5711cd76c75SBen Gras #define MSR_THERM2_CTL 0x19d /* Pentium M */ 5721cd76c75SBen Gras #define MSR_MISC_ENABLE 0x1a0 5731cd76c75SBen Gras #define MSR_TEMPERATURE_TARGET 0x1a2 5741cd76c75SBen Gras #define MSR_DEBUGCTLMSR 0x1d9 5751cd76c75SBen Gras #define MSR_LASTBRANCHFROMIP 0x1db 5761cd76c75SBen Gras #define MSR_LASTBRANCHTOIP 0x1dc 5771cd76c75SBen Gras #define MSR_LASTINTFROMIP 0x1dd 5781cd76c75SBen Gras #define MSR_LASTINTTOIP 0x1de 5791cd76c75SBen Gras #define MSR_ROB_CR_BKUPTMPDR6 0x1e0 5801cd76c75SBen Gras #define MSR_MTRRphysBase0 0x200 5811cd76c75SBen Gras #define MSR_MTRRphysMask0 0x201 5821cd76c75SBen Gras #define MSR_MTRRphysBase1 0x202 5831cd76c75SBen Gras #define MSR_MTRRphysMask1 0x203 5841cd76c75SBen Gras #define MSR_MTRRphysBase2 0x204 5851cd76c75SBen Gras #define MSR_MTRRphysMask2 0x205 5861cd76c75SBen Gras #define MSR_MTRRphysBase3 0x206 5871cd76c75SBen Gras #define MSR_MTRRphysMask3 0x207 5881cd76c75SBen Gras #define MSR_MTRRphysBase4 0x208 5891cd76c75SBen Gras #define MSR_MTRRphysMask4 0x209 5901cd76c75SBen Gras #define MSR_MTRRphysBase5 0x20a 5911cd76c75SBen Gras #define MSR_MTRRphysMask5 0x20b 5921cd76c75SBen Gras #define MSR_MTRRphysBase6 0x20c 5931cd76c75SBen Gras #define MSR_MTRRphysMask6 0x20d 5941cd76c75SBen Gras #define MSR_MTRRphysBase7 0x20e 5951cd76c75SBen Gras #define MSR_MTRRphysMask7 0x20f 5961cd76c75SBen Gras #define MSR_MTRRphysBase8 0x210 5971cd76c75SBen Gras #define MSR_MTRRphysMask8 0x211 5981cd76c75SBen Gras #define MSR_MTRRphysBase9 0x212 5991cd76c75SBen Gras #define MSR_MTRRphysMask9 0x213 6001cd76c75SBen Gras #define MSR_MTRRphysBase10 0x214 6011cd76c75SBen Gras #define MSR_MTRRphysMask10 0x215 6021cd76c75SBen Gras #define MSR_MTRRphysBase11 0x216 6031cd76c75SBen Gras #define MSR_MTRRphysMask11 0x217 6041cd76c75SBen Gras #define MSR_MTRRphysBase12 0x218 6051cd76c75SBen Gras #define MSR_MTRRphysMask12 0x219 6061cd76c75SBen Gras #define MSR_MTRRphysBase13 0x21a 6071cd76c75SBen Gras #define MSR_MTRRphysMask13 0x21b 6081cd76c75SBen Gras #define MSR_MTRRphysBase14 0x21c 6091cd76c75SBen Gras #define MSR_MTRRphysMask14 0x21d 6101cd76c75SBen Gras #define MSR_MTRRphysBase15 0x21e 6111cd76c75SBen Gras #define MSR_MTRRphysMask15 0x21f 6121cd76c75SBen Gras #define MSR_MTRRfix64K_00000 0x250 6131cd76c75SBen Gras #define MSR_MTRRfix16K_80000 0x258 6141cd76c75SBen Gras #define MSR_MTRRfix16K_A0000 0x259 6151cd76c75SBen Gras #define MSR_MTRRfix4K_C0000 0x268 6161cd76c75SBen Gras #define MSR_MTRRfix4K_C8000 0x269 6171cd76c75SBen Gras #define MSR_MTRRfix4K_D0000 0x26a 6181cd76c75SBen Gras #define MSR_MTRRfix4K_D8000 0x26b 6191cd76c75SBen Gras #define MSR_MTRRfix4K_E0000 0x26c 6201cd76c75SBen Gras #define MSR_MTRRfix4K_E8000 0x26d 6211cd76c75SBen Gras #define MSR_MTRRfix4K_F0000 0x26e 6221cd76c75SBen Gras #define MSR_MTRRfix4K_F8000 0x26f 6231cd76c75SBen Gras #define MSR_CR_PAT 0x277 6241cd76c75SBen Gras #define MSR_MTRRdefType 0x2ff 6251cd76c75SBen Gras #define MSR_MC0_CTL 0x400 6261cd76c75SBen Gras #define MSR_MC0_STATUS 0x401 6271cd76c75SBen Gras #define MSR_MC0_ADDR 0x402 6281cd76c75SBen Gras #define MSR_MC0_MISC 0x403 6291cd76c75SBen Gras #define MSR_MC1_CTL 0x404 6301cd76c75SBen Gras #define MSR_MC1_STATUS 0x405 6311cd76c75SBen Gras #define MSR_MC1_ADDR 0x406 6321cd76c75SBen Gras #define MSR_MC1_MISC 0x407 6331cd76c75SBen Gras #define MSR_MC2_CTL 0x408 6341cd76c75SBen Gras #define MSR_MC2_STATUS 0x409 6351cd76c75SBen Gras #define MSR_MC2_ADDR 0x40a 6361cd76c75SBen Gras #define MSR_MC2_MISC 0x40b 6371cd76c75SBen Gras #define MSR_MC4_CTL 0x40c 6381cd76c75SBen Gras #define MSR_MC4_STATUS 0x40d 6391cd76c75SBen Gras #define MSR_MC4_ADDR 0x40e 6401cd76c75SBen Gras #define MSR_MC4_MISC 0x40f 6411cd76c75SBen Gras #define MSR_MC3_CTL 0x410 6421cd76c75SBen Gras #define MSR_MC3_STATUS 0x411 6431cd76c75SBen Gras #define MSR_MC3_ADDR 0x412 6441cd76c75SBen Gras #define MSR_MC3_MISC 0x413 6451cd76c75SBen Gras /* 0x480 - 0x490 VMX */ 6461cd76c75SBen Gras 6471cd76c75SBen Gras /* 6481cd76c75SBen Gras * VIA "Nehemiah" MSRs 6491cd76c75SBen Gras */ 6501cd76c75SBen Gras #define MSR_VIA_RNG 0x0000110b 6511cd76c75SBen Gras #define MSR_VIA_RNG_ENABLE 0x00000040 6521cd76c75SBen Gras #define MSR_VIA_RNG_NOISE_MASK 0x00000300 6531cd76c75SBen Gras #define MSR_VIA_RNG_NOISE_A 0x00000000 6541cd76c75SBen Gras #define MSR_VIA_RNG_NOISE_B 0x00000100 6551cd76c75SBen Gras #define MSR_VIA_RNG_2NOISE 0x00000300 6561cd76c75SBen Gras #define MSR_VIA_ACE 0x00001107 6571cd76c75SBen Gras #define MSR_VIA_ACE_ENABLE 0x10000000 6581cd76c75SBen Gras 6591cd76c75SBen Gras /* 6601cd76c75SBen Gras * VIA "Eden" MSRs 6611cd76c75SBen Gras */ 6621cd76c75SBen Gras #define MSR_VIA_FCR MSR_VIA_ACE 6631cd76c75SBen Gras 6641cd76c75SBen Gras /* 6651cd76c75SBen Gras * AMD K6/K7 MSRs. 6661cd76c75SBen Gras */ 6671cd76c75SBen Gras #define MSR_K6_UWCCR 0xc0000085 6681cd76c75SBen Gras #define MSR_K7_EVNTSEL0 0xc0010000 6691cd76c75SBen Gras #define MSR_K7_EVNTSEL1 0xc0010001 6701cd76c75SBen Gras #define MSR_K7_EVNTSEL2 0xc0010002 6711cd76c75SBen Gras #define MSR_K7_EVNTSEL3 0xc0010003 6721cd76c75SBen Gras #define MSR_K7_PERFCTR0 0xc0010004 6731cd76c75SBen Gras #define MSR_K7_PERFCTR1 0xc0010005 6741cd76c75SBen Gras #define MSR_K7_PERFCTR2 0xc0010006 6751cd76c75SBen Gras #define MSR_K7_PERFCTR3 0xc0010007 6761cd76c75SBen Gras 6771cd76c75SBen Gras /* 6781cd76c75SBen Gras * AMD K8 (Opteron) MSRs. 6791cd76c75SBen Gras */ 6801cd76c75SBen Gras #define MSR_SYSCFG 0xc0000010 6811cd76c75SBen Gras 6821cd76c75SBen Gras #define MSR_EFER 0xc0000080 /* Extended feature enable */ 6831cd76c75SBen Gras #define EFER_SCE 0x00000001 /* SYSCALL extension */ 6841cd76c75SBen Gras #define EFER_LME 0x00000100 /* Long Mode Active */ 6851cd76c75SBen Gras #define EFER_LMA 0x00000400 /* Long Mode Enabled */ 6861cd76c75SBen Gras #define EFER_NXE 0x00000800 /* No-Execute Enabled */ 6871cd76c75SBen Gras 6881cd76c75SBen Gras #define MSR_STAR 0xc0000081 /* 32 bit syscall gate addr */ 6891cd76c75SBen Gras #define MSR_LSTAR 0xc0000082 /* 64 bit syscall gate addr */ 6901cd76c75SBen Gras #define MSR_CSTAR 0xc0000083 /* compat syscall gate addr */ 6911cd76c75SBen Gras #define MSR_SFMASK 0xc0000084 /* flags to clear on syscall */ 6921cd76c75SBen Gras 6931cd76c75SBen Gras #define MSR_FSBASE 0xc0000100 /* 64bit offset for fs: */ 6941cd76c75SBen Gras #define MSR_GSBASE 0xc0000101 /* 64bit offset for gs: */ 6951cd76c75SBen Gras #define MSR_KERNELGSBASE 0xc0000102 /* storage for swapgs ins */ 6961cd76c75SBen Gras 6971cd76c75SBen Gras #define MSR_VMCR 0xc0010114 /* Virtual Machine Control Register */ 6981cd76c75SBen Gras #define VMCR_DPD 0x00000001 /* Debug port disable */ 6991cd76c75SBen Gras #define VMCR_RINIT 0x00000002 /* intercept init */ 7001cd76c75SBen Gras #define VMCR_DISA20 0x00000004 /* Disable A20 masking */ 7011cd76c75SBen Gras #define VMCR_LOCK 0x00000008 /* SVM Lock */ 7021cd76c75SBen Gras #define VMCR_SVMED 0x00000010 /* SVME Disable */ 7031cd76c75SBen Gras #define MSR_SVMLOCK 0xc0010118 /* SVM Lock key */ 7041cd76c75SBen Gras 7051cd76c75SBen Gras /* 7061cd76c75SBen Gras * These require a 'passcode' for access. See cpufunc.h. 7071cd76c75SBen Gras */ 7081cd76c75SBen Gras #define MSR_HWCR 0xc0010015 7091cd76c75SBen Gras #define HWCR_TLBCACHEDIS 0x00000008 7101cd76c75SBen Gras #define HWCR_FFDIS 0x00000040 7111cd76c75SBen Gras 7121cd76c75SBen Gras #define MSR_NB_CFG 0xc001001f 7131cd76c75SBen Gras #define NB_CFG_DISIOREQLOCK 0x0000000000000008ULL 7141cd76c75SBen Gras #define NB_CFG_DISDATMSK 0x0000001000000000ULL 7151cd76c75SBen Gras #define NB_CFG_INITAPICCPUIDLO (1ULL << 54) 7161cd76c75SBen Gras 7171cd76c75SBen Gras #define MSR_LS_CFG 0xc0011020 7181cd76c75SBen Gras #define LS_CFG_DIS_LS2_SQUISH 0x02000000 7191cd76c75SBen Gras 7201cd76c75SBen Gras #define MSR_IC_CFG 0xc0011021 7211cd76c75SBen Gras #define IC_CFG_DIS_SEQ_PREFETCH 0x00000800 7221cd76c75SBen Gras 7231cd76c75SBen Gras #define MSR_DC_CFG 0xc0011022 7241cd76c75SBen Gras #define DC_CFG_DIS_CNV_WC_SSO 0x00000008 7251cd76c75SBen Gras #define DC_CFG_DIS_SMC_CHK_BUF 0x00000400 7261cd76c75SBen Gras #define DC_CFG_ERRATA_261 0x01000000 7271cd76c75SBen Gras 7281cd76c75SBen Gras #define MSR_BU_CFG 0xc0011023 7291cd76c75SBen Gras #define BU_CFG_ERRATA_298 0x0000000000000002ULL 7301cd76c75SBen Gras #define BU_CFG_ERRATA_254 0x0000000000200000ULL 7311cd76c75SBen Gras #define BU_CFG_ERRATA_309 0x0000000000800000ULL 7321cd76c75SBen Gras #define BU_CFG_THRL2IDXCMPDIS 0x0000080000000000ULL 7331cd76c75SBen Gras #define BU_CFG_WBPFSMCCHKDIS 0x0000200000000000ULL 7341cd76c75SBen Gras #define BU_CFG_WBENHWSBDIS 0x0001000000000000ULL 7351cd76c75SBen Gras 7361cd76c75SBen Gras #define MSR_DE_CFG 0xc0011029 7371cd76c75SBen Gras #define DE_CFG_ERRATA_721 0x00000001 7381cd76c75SBen Gras 7391cd76c75SBen Gras /* AMD Family10h MSRs */ 7401cd76c75SBen Gras #define MSR_OSVW_ID_LENGTH 0xc0010140 7411cd76c75SBen Gras #define MSR_OSVW_STATUS 0xc0010141 7421cd76c75SBen Gras #define MSR_UCODE_AMD_PATCHLEVEL 0x0000008b 7431cd76c75SBen Gras #define MSR_UCODE_AMD_PATCHLOADER 0xc0010020 7441cd76c75SBen Gras 7451cd76c75SBen Gras /* X86 MSRs */ 7461cd76c75SBen Gras #define MSR_RDTSCP_AUX 0xc0000103 7471cd76c75SBen Gras 7481cd76c75SBen Gras /* 7491cd76c75SBen Gras * Constants related to MTRRs 7501cd76c75SBen Gras */ 7511cd76c75SBen Gras #define MTRR_N64K 8 /* numbers of fixed-size entries */ 7521cd76c75SBen Gras #define MTRR_N16K 16 7531cd76c75SBen Gras #define MTRR_N4K 64 7541cd76c75SBen Gras 7551cd76c75SBen Gras /* 7561cd76c75SBen Gras * the following four 3-byte registers control the non-cacheable regions. 7571cd76c75SBen Gras * These registers must be written as three separate bytes. 7581cd76c75SBen Gras * 7591cd76c75SBen Gras * NCRx+0: A31-A24 of starting address 7601cd76c75SBen Gras * NCRx+1: A23-A16 of starting address 7611cd76c75SBen Gras * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx. 7621cd76c75SBen Gras * 7631cd76c75SBen Gras * The non-cacheable region's starting address must be aligned to the 7641cd76c75SBen Gras * size indicated by the NCR_SIZE_xx field. 7651cd76c75SBen Gras */ 7661cd76c75SBen Gras #define NCR1 0xc4 7671cd76c75SBen Gras #define NCR2 0xc7 7681cd76c75SBen Gras #define NCR3 0xca 7691cd76c75SBen Gras #define NCR4 0xcd 7701cd76c75SBen Gras 7711cd76c75SBen Gras #define NCR_SIZE_0K 0 7721cd76c75SBen Gras #define NCR_SIZE_4K 1 7731cd76c75SBen Gras #define NCR_SIZE_8K 2 7741cd76c75SBen Gras #define NCR_SIZE_16K 3 7751cd76c75SBen Gras #define NCR_SIZE_32K 4 7761cd76c75SBen Gras #define NCR_SIZE_64K 5 7771cd76c75SBen Gras #define NCR_SIZE_128K 6 7781cd76c75SBen Gras #define NCR_SIZE_256K 7 7791cd76c75SBen Gras #define NCR_SIZE_512K 8 7801cd76c75SBen Gras #define NCR_SIZE_1M 9 7811cd76c75SBen Gras #define NCR_SIZE_2M 10 7821cd76c75SBen Gras #define NCR_SIZE_4M 11 7831cd76c75SBen Gras #define NCR_SIZE_8M 12 7841cd76c75SBen Gras #define NCR_SIZE_16M 13 7851cd76c75SBen Gras #define NCR_SIZE_32M 14 7861cd76c75SBen Gras #define NCR_SIZE_4G 15 7871cd76c75SBen Gras 7881cd76c75SBen Gras /* 7891cd76c75SBen Gras * Performance monitor events. 7901cd76c75SBen Gras * 7911cd76c75SBen Gras * Note that 586-class and 686-class CPUs have different performance 7921cd76c75SBen Gras * monitors available, and they are accessed differently: 7931cd76c75SBen Gras * 7941cd76c75SBen Gras * 686-class: `rdpmc' instruction 7951cd76c75SBen Gras * 586-class: `rdmsr' instruction, CESR MSR 7961cd76c75SBen Gras * 7971cd76c75SBen Gras * The descriptions of these events are too lenghy to include here. 7981cd76c75SBen Gras * See Appendix A of "Intel Architecture Software Developer's 7991cd76c75SBen Gras * Manual, Volume 3: System Programming" for more information. 8001cd76c75SBen Gras */ 8011cd76c75SBen Gras 8021cd76c75SBen Gras /* 8031cd76c75SBen Gras * 586-class CESR MSR format. Lower 16 bits is CTR0, upper 16 bits 8041cd76c75SBen Gras * is CTR1. 8051cd76c75SBen Gras */ 8061cd76c75SBen Gras 8071cd76c75SBen Gras #define PMC5_CESR_EVENT 0x003f 8081cd76c75SBen Gras #define PMC5_CESR_OS 0x0040 8091cd76c75SBen Gras #define PMC5_CESR_USR 0x0080 8101cd76c75SBen Gras #define PMC5_CESR_E 0x0100 8111cd76c75SBen Gras #define PMC5_CESR_P 0x0200 8121cd76c75SBen Gras 8131cd76c75SBen Gras #define PMC5_DATA_READ 0x00 8141cd76c75SBen Gras #define PMC5_DATA_WRITE 0x01 8151cd76c75SBen Gras #define PMC5_DATA_TLB_MISS 0x02 8161cd76c75SBen Gras #define PMC5_DATA_READ_MISS 0x03 8171cd76c75SBen Gras #define PMC5_DATA_WRITE_MISS 0x04 8181cd76c75SBen Gras #define PMC5_WRITE_M_E 0x05 8191cd76c75SBen Gras #define PMC5_DATA_LINES_WBACK 0x06 8201cd76c75SBen Gras #define PMC5_DATA_CACHE_SNOOP 0x07 8211cd76c75SBen Gras #define PMC5_DATA_CACHE_SNOOP_HIT 0x08 8221cd76c75SBen Gras #define PMC5_MEM_ACCESS_BOTH_PIPES 0x09 8231cd76c75SBen Gras #define PMC5_BANK_CONFLICTS 0x0a 8241cd76c75SBen Gras #define PMC5_MISALIGNED_DATA 0x0b 8251cd76c75SBen Gras #define PMC5_INST_READ 0x0c 8261cd76c75SBen Gras #define PMC5_INST_TLB_MISS 0x0d 8271cd76c75SBen Gras #define PMC5_INST_CACHE_MISS 0x0e 8281cd76c75SBen Gras #define PMC5_SEGMENT_REG_LOAD 0x0f 8291cd76c75SBen Gras #define PMC5_BRANCHES 0x12 8301cd76c75SBen Gras #define PMC5_BTB_HITS 0x13 8311cd76c75SBen Gras #define PMC5_BRANCH_TAKEN 0x14 8321cd76c75SBen Gras #define PMC5_PIPELINE_FLUSH 0x15 8331cd76c75SBen Gras #define PMC5_INST_EXECUTED 0x16 8341cd76c75SBen Gras #define PMC5_INST_EXECUTED_V_PIPE 0x17 8351cd76c75SBen Gras #define PMC5_BUS_UTILIZATION 0x18 8361cd76c75SBen Gras #define PMC5_WRITE_BACKUP_STALL 0x19 8371cd76c75SBen Gras #define PMC5_DATA_READ_STALL 0x1a 8381cd76c75SBen Gras #define PMC5_WRITE_E_M_STALL 0x1b 8391cd76c75SBen Gras #define PMC5_LOCKED_BUS 0x1c 8401cd76c75SBen Gras #define PMC5_IO_CYCLE 0x1d 8411cd76c75SBen Gras #define PMC5_NONCACHE_MEM_READ 0x1e 8421cd76c75SBen Gras #define PMC5_AGI_STALL 0x1f 8431cd76c75SBen Gras #define PMC5_FLOPS 0x22 8441cd76c75SBen Gras #define PMC5_BP0_MATCH 0x23 8451cd76c75SBen Gras #define PMC5_BP1_MATCH 0x24 8461cd76c75SBen Gras #define PMC5_BP2_MATCH 0x25 8471cd76c75SBen Gras #define PMC5_BP3_MATCH 0x26 8481cd76c75SBen Gras #define PMC5_HARDWARE_INTR 0x27 8491cd76c75SBen Gras #define PMC5_DATA_RW 0x28 8501cd76c75SBen Gras #define PMC5_DATA_RW_MISS 0x29 8511cd76c75SBen Gras 8521cd76c75SBen Gras /* 8531cd76c75SBen Gras * 686-class Event Selector MSR format. 8541cd76c75SBen Gras */ 8551cd76c75SBen Gras 8561cd76c75SBen Gras #define PMC6_EVTSEL_EVENT 0x000000ff 8571cd76c75SBen Gras #define PMC6_EVTSEL_UNIT 0x0000ff00 8581cd76c75SBen Gras #define PMC6_EVTSEL_UNIT_SHIFT 8 8591cd76c75SBen Gras #define PMC6_EVTSEL_USR (1 << 16) 8601cd76c75SBen Gras #define PMC6_EVTSEL_OS (1 << 17) 8611cd76c75SBen Gras #define PMC6_EVTSEL_E (1 << 18) 8621cd76c75SBen Gras #define PMC6_EVTSEL_PC (1 << 19) 8631cd76c75SBen Gras #define PMC6_EVTSEL_INT (1 << 20) 8641cd76c75SBen Gras #define PMC6_EVTSEL_EN (1 << 22) /* PerfEvtSel0 only */ 8651cd76c75SBen Gras #define PMC6_EVTSEL_INV (1 << 23) 8661cd76c75SBen Gras #define PMC6_EVTSEL_COUNTER_MASK 0xff000000 8671cd76c75SBen Gras #define PMC6_EVTSEL_COUNTER_MASK_SHIFT 24 8681cd76c75SBen Gras 8691cd76c75SBen Gras /* Data Cache Unit */ 8701cd76c75SBen Gras #define PMC6_DATA_MEM_REFS 0x43 8711cd76c75SBen Gras #define PMC6_DCU_LINES_IN 0x45 8721cd76c75SBen Gras #define PMC6_DCU_M_LINES_IN 0x46 8731cd76c75SBen Gras #define PMC6_DCU_M_LINES_OUT 0x47 8741cd76c75SBen Gras #define PMC6_DCU_MISS_OUTSTANDING 0x48 8751cd76c75SBen Gras 8761cd76c75SBen Gras /* Instruction Fetch Unit */ 8771cd76c75SBen Gras #define PMC6_IFU_IFETCH 0x80 8781cd76c75SBen Gras #define PMC6_IFU_IFETCH_MISS 0x81 8791cd76c75SBen Gras #define PMC6_ITLB_MISS 0x85 8801cd76c75SBen Gras #define PMC6_IFU_MEM_STALL 0x86 8811cd76c75SBen Gras #define PMC6_ILD_STALL 0x87 8821cd76c75SBen Gras 8831cd76c75SBen Gras /* L2 Cache */ 8841cd76c75SBen Gras #define PMC6_L2_IFETCH 0x28 8851cd76c75SBen Gras #define PMC6_L2_LD 0x29 8861cd76c75SBen Gras #define PMC6_L2_ST 0x2a 8871cd76c75SBen Gras #define PMC6_L2_LINES_IN 0x24 8881cd76c75SBen Gras #define PMC6_L2_LINES_OUT 0x26 8891cd76c75SBen Gras #define PMC6_L2_M_LINES_INM 0x25 8901cd76c75SBen Gras #define PMC6_L2_M_LINES_OUTM 0x27 8911cd76c75SBen Gras #define PMC6_L2_RQSTS 0x2e 8921cd76c75SBen Gras #define PMC6_L2_ADS 0x21 8931cd76c75SBen Gras #define PMC6_L2_DBUS_BUSY 0x22 8941cd76c75SBen Gras #define PMC6_L2_DBUS_BUSY_RD 0x23 8951cd76c75SBen Gras 8961cd76c75SBen Gras /* External Bus Logic */ 8971cd76c75SBen Gras #define PMC6_BUS_DRDY_CLOCKS 0x62 8981cd76c75SBen Gras #define PMC6_BUS_LOCK_CLOCKS 0x63 8991cd76c75SBen Gras #define PMC6_BUS_REQ_OUTSTANDING 0x60 9001cd76c75SBen Gras #define PMC6_BUS_TRAN_BRD 0x65 9011cd76c75SBen Gras #define PMC6_BUS_TRAN_RFO 0x66 9021cd76c75SBen Gras #define PMC6_BUS_TRANS_WB 0x67 9031cd76c75SBen Gras #define PMC6_BUS_TRAN_IFETCH 0x68 9041cd76c75SBen Gras #define PMC6_BUS_TRAN_INVAL 0x69 9051cd76c75SBen Gras #define PMC6_BUS_TRAN_PWR 0x6a 9061cd76c75SBen Gras #define PMC6_BUS_TRANS_P 0x6b 9071cd76c75SBen Gras #define PMC6_BUS_TRANS_IO 0x6c 9081cd76c75SBen Gras #define PMC6_BUS_TRAN_DEF 0x6d 9091cd76c75SBen Gras #define PMC6_BUS_TRAN_BURST 0x6e 9101cd76c75SBen Gras #define PMC6_BUS_TRAN_ANY 0x70 9111cd76c75SBen Gras #define PMC6_BUS_TRAN_MEM 0x6f 9121cd76c75SBen Gras #define PMC6_BUS_DATA_RCV 0x64 9131cd76c75SBen Gras #define PMC6_BUS_BNR_DRV 0x61 9141cd76c75SBen Gras #define PMC6_BUS_HIT_DRV 0x7a 9151cd76c75SBen Gras #define PMC6_BUS_HITM_DRDV 0x7b 9161cd76c75SBen Gras #define PMC6_BUS_SNOOP_STALL 0x7e 9171cd76c75SBen Gras 9181cd76c75SBen Gras /* Floating Point Unit */ 9191cd76c75SBen Gras #define PMC6_FLOPS 0xc1 9201cd76c75SBen Gras #define PMC6_FP_COMP_OPS_EXE 0x10 9211cd76c75SBen Gras #define PMC6_FP_ASSIST 0x11 9221cd76c75SBen Gras #define PMC6_MUL 0x12 9231cd76c75SBen Gras #define PMC6_DIV 0x12 9241cd76c75SBen Gras #define PMC6_CYCLES_DIV_BUSY 0x14 9251cd76c75SBen Gras 9261cd76c75SBen Gras /* Memory Ordering */ 9271cd76c75SBen Gras #define PMC6_LD_BLOCKS 0x03 9281cd76c75SBen Gras #define PMC6_SB_DRAINS 0x04 9291cd76c75SBen Gras #define PMC6_MISALIGN_MEM_REF 0x05 9301cd76c75SBen Gras #define PMC6_EMON_KNI_PREF_DISPATCHED 0x07 /* P-III only */ 9311cd76c75SBen Gras #define PMC6_EMON_KNI_PREF_MISS 0x4b /* P-III only */ 9321cd76c75SBen Gras 9331cd76c75SBen Gras /* Instruction Decoding and Retirement */ 9341cd76c75SBen Gras #define PMC6_INST_RETIRED 0xc0 9351cd76c75SBen Gras #define PMC6_UOPS_RETIRED 0xc2 9361cd76c75SBen Gras #define PMC6_INST_DECODED 0xd0 9371cd76c75SBen Gras #define PMC6_EMON_KNI_INST_RETIRED 0xd8 9381cd76c75SBen Gras #define PMC6_EMON_KNI_COMP_INST_RET 0xd9 9391cd76c75SBen Gras 9401cd76c75SBen Gras /* Interrupts */ 9411cd76c75SBen Gras #define PMC6_HW_INT_RX 0xc8 9421cd76c75SBen Gras #define PMC6_CYCLES_INT_MASKED 0xc6 9431cd76c75SBen Gras #define PMC6_CYCLES_INT_PENDING_AND_MASKED 0xc7 9441cd76c75SBen Gras 9451cd76c75SBen Gras /* Branches */ 9461cd76c75SBen Gras #define PMC6_BR_INST_RETIRED 0xc4 9471cd76c75SBen Gras #define PMC6_BR_MISS_PRED_RETIRED 0xc5 9481cd76c75SBen Gras #define PMC6_BR_TAKEN_RETIRED 0xc9 9491cd76c75SBen Gras #define PMC6_BR_MISS_PRED_TAKEN_RET 0xca 9501cd76c75SBen Gras #define PMC6_BR_INST_DECODED 0xe0 9511cd76c75SBen Gras #define PMC6_BTB_MISSES 0xe2 9521cd76c75SBen Gras #define PMC6_BR_BOGUS 0xe4 9531cd76c75SBen Gras #define PMC6_BACLEARS 0xe6 9541cd76c75SBen Gras 9551cd76c75SBen Gras /* Stalls */ 9561cd76c75SBen Gras #define PMC6_RESOURCE_STALLS 0xa2 9571cd76c75SBen Gras #define PMC6_PARTIAL_RAT_STALLS 0xd2 9581cd76c75SBen Gras 9591cd76c75SBen Gras /* Segment Register Loads */ 9601cd76c75SBen Gras #define PMC6_SEGMENT_REG_LOADS 0x06 9611cd76c75SBen Gras 9621cd76c75SBen Gras /* Clocks */ 9631cd76c75SBen Gras #define PMC6_CPU_CLK_UNHALTED 0x79 9641cd76c75SBen Gras 9651cd76c75SBen Gras /* MMX Unit */ 9661cd76c75SBen Gras #define PMC6_MMX_INSTR_EXEC 0xb0 /* Celeron, P-II, P-IIX only */ 9671cd76c75SBen Gras #define PMC6_MMX_SAT_INSTR_EXEC 0xb1 /* P-II and P-III only */ 9681cd76c75SBen Gras #define PMC6_MMX_UOPS_EXEC 0xb2 /* P-II and P-III only */ 9691cd76c75SBen Gras #define PMC6_MMX_INSTR_TYPE_EXEC 0xb3 /* P-II and P-III only */ 9701cd76c75SBen Gras #define PMC6_FP_MMX_TRANS 0xcc /* P-II and P-III only */ 9711cd76c75SBen Gras #define PMC6_MMX_ASSIST 0xcd /* P-II and P-III only */ 9721cd76c75SBen Gras #define PMC6_MMX_INSTR_RET 0xc3 /* P-II only */ 9731cd76c75SBen Gras 9741cd76c75SBen Gras /* Segment Register Renaming */ 9751cd76c75SBen Gras #define PMC6_SEG_RENAME_STALLS 0xd4 /* P-II and P-III only */ 9761cd76c75SBen Gras #define PMC6_SEG_REG_RENAMES 0xd5 /* P-II and P-III only */ 9771cd76c75SBen Gras #define PMC6_RET_SEG_RENAMES 0xd6 /* P-II and P-III only */ 9781cd76c75SBen Gras 9791cd76c75SBen Gras /* 9801cd76c75SBen Gras * AMD K7 Event Selector MSR format. 9811cd76c75SBen Gras */ 9821cd76c75SBen Gras 9831cd76c75SBen Gras #define K7_EVTSEL_EVENT 0x000000ff 9841cd76c75SBen Gras #define K7_EVTSEL_UNIT 0x0000ff00 9851cd76c75SBen Gras #define K7_EVTSEL_UNIT_SHIFT 8 9861cd76c75SBen Gras #define K7_EVTSEL_USR (1 << 16) 9871cd76c75SBen Gras #define K7_EVTSEL_OS (1 << 17) 9881cd76c75SBen Gras #define K7_EVTSEL_E (1 << 18) 9891cd76c75SBen Gras #define K7_EVTSEL_PC (1 << 19) 9901cd76c75SBen Gras #define K7_EVTSEL_INT (1 << 20) 9911cd76c75SBen Gras #define K7_EVTSEL_EN (1 << 22) 9921cd76c75SBen Gras #define K7_EVTSEL_INV (1 << 23) 9931cd76c75SBen Gras #define K7_EVTSEL_COUNTER_MASK 0xff000000 9941cd76c75SBen Gras #define K7_EVTSEL_COUNTER_MASK_SHIFT 24 9951cd76c75SBen Gras 9961cd76c75SBen Gras /* Segment Register Loads */ 9971cd76c75SBen Gras #define K7_SEGMENT_REG_LOADS 0x20 9981cd76c75SBen Gras 9991cd76c75SBen Gras #define K7_STORES_TO_ACTIVE_INST_STREAM 0x21 10001cd76c75SBen Gras 10011cd76c75SBen Gras /* Data Cache Unit */ 10021cd76c75SBen Gras #define K7_DATA_CACHE_ACCESS 0x40 10031cd76c75SBen Gras #define K7_DATA_CACHE_MISS 0x41 10041cd76c75SBen Gras #define K7_DATA_CACHE_REFILL 0x42 10051cd76c75SBen Gras #define K7_DATA_CACHE_REFILL_SYSTEM 0x43 10061cd76c75SBen Gras #define K7_DATA_CACHE_WBACK 0x44 10071cd76c75SBen Gras #define K7_L2_DTLB_HIT 0x45 10081cd76c75SBen Gras #define K7_L2_DTLB_MISS 0x46 10091cd76c75SBen Gras #define K7_MISALIGNED_DATA_REF 0x47 10101cd76c75SBen Gras #define K7_SYSTEM_REQUEST 0x64 10111cd76c75SBen Gras #define K7_SYSTEM_REQUEST_TYPE 0x65 10121cd76c75SBen Gras 10131cd76c75SBen Gras #define K7_SNOOP_HIT 0x73 10141cd76c75SBen Gras #define K7_SINGLE_BIT_ECC_ERROR 0x74 10151cd76c75SBen Gras #define K7_CACHE_LINE_INVAL 0x75 10161cd76c75SBen Gras #define K7_CYCLES_PROCESSOR_IS_RUNNING 0x76 10171cd76c75SBen Gras #define K7_L2_REQUEST 0x79 10181cd76c75SBen Gras #define K7_L2_REQUEST_BUSY 0x7a 10191cd76c75SBen Gras 10201cd76c75SBen Gras /* Instruction Fetch Unit */ 10211cd76c75SBen Gras #define K7_IFU_IFETCH 0x80 10221cd76c75SBen Gras #define K7_IFU_IFETCH_MISS 0x81 10231cd76c75SBen Gras #define K7_IFU_REFILL_FROM_L2 0x82 10241cd76c75SBen Gras #define K7_IFU_REFILL_FROM_SYSTEM 0x83 10251cd76c75SBen Gras #define K7_ITLB_L1_MISS 0x84 10261cd76c75SBen Gras #define K7_ITLB_L2_MISS 0x85 10271cd76c75SBen Gras #define K7_SNOOP_RESYNC 0x86 10281cd76c75SBen Gras #define K7_IFU_STALL 0x87 10291cd76c75SBen Gras 10301cd76c75SBen Gras #define K7_RETURN_STACK_HITS 0x88 10311cd76c75SBen Gras #define K7_RETURN_STACK_OVERFLOW 0x89 10321cd76c75SBen Gras 10331cd76c75SBen Gras /* Retired */ 10341cd76c75SBen Gras #define K7_RETIRED_INST 0xc0 10351cd76c75SBen Gras #define K7_RETIRED_OPS 0xc1 10361cd76c75SBen Gras #define K7_RETIRED_BRANCHES 0xc2 10371cd76c75SBen Gras #define K7_RETIRED_BRANCH_MISPREDICTED 0xc3 10381cd76c75SBen Gras #define K7_RETIRED_TAKEN_BRANCH 0xc4 10391cd76c75SBen Gras #define K7_RETIRED_TAKEN_BRANCH_MISPREDICTED 0xc5 10401cd76c75SBen Gras #define K7_RETIRED_FAR_CONTROL_TRANSFER 0xc6 10411cd76c75SBen Gras #define K7_RETIRED_RESYNC_BRANCH 0xc7 10421cd76c75SBen Gras #define K7_RETIRED_NEAR_RETURNS 0xc8 10431cd76c75SBen Gras #define K7_RETIRED_NEAR_RETURNS_MISPREDICTED 0xc9 10441cd76c75SBen Gras #define K7_RETIRED_INDIRECT_MISPREDICTED 0xca 10451cd76c75SBen Gras 10461cd76c75SBen Gras /* Interrupts */ 10471cd76c75SBen Gras #define K7_CYCLES_INT_MASKED 0xcd 10481cd76c75SBen Gras #define K7_CYCLES_INT_PENDING_AND_MASKED 0xce 10491cd76c75SBen Gras #define K7_HW_INTR_RECV 0xcf 10501cd76c75SBen Gras 10511cd76c75SBen Gras #define K7_INSTRUCTION_DECODER_EMPTY 0xd0 10521cd76c75SBen Gras #define K7_DISPATCH_STALLS 0xd1 10531cd76c75SBen Gras #define K7_BRANCH_ABORTS_TO_RETIRE 0xd2 10541cd76c75SBen Gras #define K7_SERIALIZE 0xd3 10551cd76c75SBen Gras #define K7_SEGMENT_LOAD_STALL 0xd4 10561cd76c75SBen Gras #define K7_ICU_FULL 0xd5 10571cd76c75SBen Gras #define K7_RESERVATION_STATIONS_FULL 0xd6 10581cd76c75SBen Gras #define K7_FPU_FULL 0xd7 10591cd76c75SBen Gras #define K7_LS_FULL 0xd8 10601cd76c75SBen Gras #define K7_ALL_QUIET_STALL 0xd9 10611cd76c75SBen Gras #define K7_FAR_TRANSFER_OR_RESYNC_BRANCH_PENDING 0xda 10621cd76c75SBen Gras 10631cd76c75SBen Gras #define K7_BP0_MATCH 0xdc 10641cd76c75SBen Gras #define K7_BP1_MATCH 0xdd 10651cd76c75SBen Gras #define K7_BP2_MATCH 0xde 10661cd76c75SBen Gras #define K7_BP3_MATCH 0xdf 1067