1*0a6a1f1dSLionel Sambuc /* $NetBSD: intrdefs.h,v 1.20 2014/05/19 22:47:54 rmind Exp $ */ 21cd76c75SBen Gras 31cd76c75SBen Gras #ifndef _X86_INTRDEFS_H_ 41cd76c75SBen Gras #define _X86_INTRDEFS_H_ 51cd76c75SBen Gras 61cd76c75SBen Gras /* Interrupt priority levels. */ 71cd76c75SBen Gras #define IPL_NONE 0x0 /* nothing */ 81cd76c75SBen Gras #define IPL_PREEMPT 0x1 /* fake, to prevent recursive preemptions */ 91cd76c75SBen Gras #define IPL_SOFTCLOCK 0x2 /* timeouts */ 101cd76c75SBen Gras #define IPL_SOFTBIO 0x3 /* block I/O passdown */ 111cd76c75SBen Gras #define IPL_SOFTNET 0x4 /* protocol stacks */ 121cd76c75SBen Gras #define IPL_SOFTSERIAL 0x5 /* serial passdown */ 131cd76c75SBen Gras #define IPL_VM 0x6 /* low I/O, memory allocation */ 141cd76c75SBen Gras #define IPL_SCHED 0x7 /* medium I/O, scheduler, clock */ 151cd76c75SBen Gras #define IPL_HIGH 0x8 /* high I/O, statclock, IPIs */ 161cd76c75SBen Gras #define NIPL 9 171cd76c75SBen Gras 181cd76c75SBen Gras /* Interrupt sharing types. */ 191cd76c75SBen Gras #define IST_NONE 0 /* none */ 201cd76c75SBen Gras #define IST_PULSE 1 /* pulsed */ 211cd76c75SBen Gras #define IST_EDGE 2 /* edge-triggered */ 221cd76c75SBen Gras #define IST_LEVEL 3 /* level-triggered */ 231cd76c75SBen Gras 241cd76c75SBen Gras /* 251cd76c75SBen Gras * Local APIC masks and software interrupt masks, in order 261cd76c75SBen Gras * of priority. Must not conflict with SIR_* below. 271cd76c75SBen Gras */ 281cd76c75SBen Gras #define LIR_IPI 31 291cd76c75SBen Gras #define LIR_TIMER 30 301cd76c75SBen Gras 311cd76c75SBen Gras /* 321cd76c75SBen Gras * XXX These should be lowest numbered, but right now would 331cd76c75SBen Gras * conflict with the legacy IRQs. Their current position 341cd76c75SBen Gras * means that soft interrupt take priority over hardware 351cd76c75SBen Gras * interrupts when lowering the priority level! 361cd76c75SBen Gras */ 371cd76c75SBen Gras #define SIR_SERIAL 29 381cd76c75SBen Gras #define SIR_NET 28 391cd76c75SBen Gras #define SIR_BIO 27 401cd76c75SBen Gras #define SIR_CLOCK 26 411cd76c75SBen Gras #define SIR_PREEMPT 25 421cd76c75SBen Gras 431cd76c75SBen Gras /* 441cd76c75SBen Gras * Maximum # of interrupt sources per CPU. 32 to fit in one word. 451cd76c75SBen Gras * ioapics can theoretically produce more, but it's not likely to 461cd76c75SBen Gras * happen. For multiple ioapics, things can be routed to different 471cd76c75SBen Gras * CPUs. 481cd76c75SBen Gras */ 491cd76c75SBen Gras #define MAX_INTR_SOURCES 32 501cd76c75SBen Gras #define NUM_LEGACY_IRQS 16 511cd76c75SBen Gras 521cd76c75SBen Gras /* 531cd76c75SBen Gras * Low and high boundaries between which interrupt gates will 541cd76c75SBen Gras * be allocated in the IDT. 551cd76c75SBen Gras */ 561cd76c75SBen Gras #define IDT_INTR_LOW (0x20 + NUM_LEGACY_IRQS) 571cd76c75SBen Gras #define IDT_INTR_HIGH 0xef 581cd76c75SBen Gras 591cd76c75SBen Gras #ifndef XEN 601cd76c75SBen Gras 611cd76c75SBen Gras #define X86_IPI_HALT 0x00000001 621cd76c75SBen Gras #define X86_IPI_MICROSET 0x00000002 63*0a6a1f1dSLionel Sambuc #define X86_IPI_GENERIC 0x00000004 641cd76c75SBen Gras #define X86_IPI_SYNCH_FPU 0x00000008 651cd76c75SBen Gras #define X86_IPI_MTRR 0x00000010 661cd76c75SBen Gras #define X86_IPI_GDT 0x00000020 671cd76c75SBen Gras #define X86_IPI_XCALL 0x00000040 681cd76c75SBen Gras #define X86_IPI_ACPI_CPU_SLEEP 0x00000080 691cd76c75SBen Gras #define X86_IPI_KPREEMPT 0x00000100 701cd76c75SBen Gras 711cd76c75SBen Gras #define X86_NIPI 9 721cd76c75SBen Gras 73*0a6a1f1dSLionel Sambuc #define X86_IPI_NAMES { "halt IPI", "timeset IPI", "generic IPI", \ 741cd76c75SBen Gras "FPU synch IPI", "MTRR update IPI", \ 751cd76c75SBen Gras "GDT update IPI", "xcall IPI", \ 761cd76c75SBen Gras "ACPI CPU sleep IPI", "kpreempt IPI" } 771cd76c75SBen Gras #endif /* XEN */ 781cd76c75SBen Gras 791cd76c75SBen Gras #define IREENT_MAGIC 0x18041969 801cd76c75SBen Gras 811cd76c75SBen Gras #endif /* _X86_INTRDEFS_H_ */ 82