xref: /llvm-project/llvm/test/Instrumentation/MemorySanitizer/reduce.ll (revision 38fffa630ee80163dc65e759392ad29798905679)
15bb34803SPaul Walker; NOTE: Assertions have been autogenerated by utils/update_test_checks.py UTC_ARGS: --version 5
2fe7f5f91SVitaly Buka; RUN: opt < %s -msan-check-access-address=0 -msan-track-origins=1 -S -passes='module(msan)' 2>&1 | FileCheck -allow-deprecated-dag-overlap --check-prefix=CHECK %s
3322d0afdSAmara Emerson
4322d0afdSAmara Emersontarget datalayout = "e-p:64:64:64-i1:8:8-i8:8:8-i16:16:16-i32:32:32-i64:64:64-f32:32:32-f64:64:64-v64:64:64-v128:128:128-a0:0:64-s0:64:64-f80:128:128-n8:16:32:64-S128"
5322d0afdSAmara Emersontarget triple = "x86_64-unknown-linux-gnu"
6322d0afdSAmara Emerson
7322d0afdSAmara Emersondeclare i32 @llvm.vector.reduce.add(<3 x i32>)
8322d0afdSAmara Emersondeclare i32 @llvm.vector.reduce.and(<3 x i32>)
9322d0afdSAmara Emersondeclare i32 @llvm.vector.reduce.or(<3 x i32>)
10322d0afdSAmara Emerson
11322d0afdSAmara Emersondefine i32 @reduce_add() sanitize_memory {
125bb34803SPaul Walker; CHECK-LABEL: define i32 @reduce_add(
135bb34803SPaul Walker; CHECK-SAME: ) #[[ATTR0:[0-9]+]] {
145bb34803SPaul Walker; CHECK-NEXT:    call void @llvm.donothing()
155bb34803SPaul Walker; CHECK-NEXT:    [[P:%.*]] = inttoptr i64 0 to ptr
165bb34803SPaul Walker; CHECK-NEXT:    [[O:%.*]] = load <3 x i32>, ptr [[P]], align 16
175bb34803SPaul Walker; CHECK-NEXT:    [[TMP1:%.*]] = ptrtoint ptr [[P]] to i64
185bb34803SPaul Walker; CHECK-NEXT:    [[TMP2:%.*]] = xor i64 [[TMP1]], 87960930222080
195bb34803SPaul Walker; CHECK-NEXT:    [[TMP3:%.*]] = inttoptr i64 [[TMP2]] to ptr
205bb34803SPaul Walker; CHECK-NEXT:    [[TMP4:%.*]] = add i64 [[TMP2]], 17592186044416
215bb34803SPaul Walker; CHECK-NEXT:    [[TMP5:%.*]] = inttoptr i64 [[TMP4]] to ptr
225bb34803SPaul Walker; CHECK-NEXT:    [[_MSLD:%.*]] = load <3 x i32>, ptr [[TMP3]], align 16
235bb34803SPaul Walker; CHECK-NEXT:    [[TMP6:%.*]] = load i32, ptr [[TMP5]], align 16
245bb34803SPaul Walker; CHECK-NEXT:    [[TMP7:%.*]] = call i32 @llvm.vector.reduce.or.v3i32(<3 x i32> [[_MSLD]])
255bb34803SPaul Walker; CHECK-NEXT:    [[R:%.*]] = call i32 @llvm.vector.reduce.add.v3i32(<3 x i32> [[O]])
265bb34803SPaul Walker; CHECK-NEXT:    store i32 [[TMP7]], ptr @__msan_retval_tls, align 8
275bb34803SPaul Walker; CHECK-NEXT:    store i32 [[TMP6]], ptr @__msan_retval_origin_tls, align 4
285bb34803SPaul Walker; CHECK-NEXT:    ret i32 [[R]]
295bb34803SPaul Walker;
3021c3df4bSMatt Arsenault  %p = inttoptr i64 0 to ptr
3121c3df4bSMatt Arsenault  %o = load <3 x i32>, ptr %p
32322d0afdSAmara Emerson  %r = call i32 @llvm.vector.reduce.add(<3 x i32> %o)
33322d0afdSAmara Emerson  ret i32 %r
34322d0afdSAmara Emerson}
35322d0afdSAmara Emerson
36322d0afdSAmara Emersondefine i32 @reduce_and() sanitize_memory {
375bb34803SPaul Walker; CHECK-LABEL: define i32 @reduce_and(
385bb34803SPaul Walker; CHECK-SAME: ) #[[ATTR0]] {
395bb34803SPaul Walker; CHECK-NEXT:    call void @llvm.donothing()
405bb34803SPaul Walker; CHECK-NEXT:    [[P:%.*]] = inttoptr i64 0 to ptr
415bb34803SPaul Walker; CHECK-NEXT:    [[O:%.*]] = load <3 x i32>, ptr [[P]], align 16
425bb34803SPaul Walker; CHECK-NEXT:    [[TMP1:%.*]] = ptrtoint ptr [[P]] to i64
435bb34803SPaul Walker; CHECK-NEXT:    [[TMP2:%.*]] = xor i64 [[TMP1]], 87960930222080
445bb34803SPaul Walker; CHECK-NEXT:    [[TMP3:%.*]] = inttoptr i64 [[TMP2]] to ptr
455bb34803SPaul Walker; CHECK-NEXT:    [[TMP4:%.*]] = add i64 [[TMP2]], 17592186044416
465bb34803SPaul Walker; CHECK-NEXT:    [[TMP5:%.*]] = inttoptr i64 [[TMP4]] to ptr
475bb34803SPaul Walker; CHECK-NEXT:    [[_MSLD:%.*]] = load <3 x i32>, ptr [[TMP3]], align 16
485bb34803SPaul Walker; CHECK-NEXT:    [[TMP6:%.*]] = load i32, ptr [[TMP5]], align 16
495bb34803SPaul Walker; CHECK-NEXT:    [[TMP7:%.*]] = or <3 x i32> [[O]], [[_MSLD]]
505bb34803SPaul Walker; CHECK-NEXT:    [[TMP8:%.*]] = call i32 @llvm.vector.reduce.and.v3i32(<3 x i32> [[TMP7]])
515bb34803SPaul Walker; CHECK-NEXT:    [[TMP9:%.*]] = call i32 @llvm.vector.reduce.or.v3i32(<3 x i32> [[_MSLD]])
525bb34803SPaul Walker; CHECK-NEXT:    [[TMP10:%.*]] = and i32 [[TMP8]], [[TMP9]]
535bb34803SPaul Walker; CHECK-NEXT:    [[R:%.*]] = call i32 @llvm.vector.reduce.and.v3i32(<3 x i32> [[O]])
545bb34803SPaul Walker; CHECK-NEXT:    store i32 [[TMP10]], ptr @__msan_retval_tls, align 8
555bb34803SPaul Walker; CHECK-NEXT:    store i32 [[TMP6]], ptr @__msan_retval_origin_tls, align 4
565bb34803SPaul Walker; CHECK-NEXT:    ret i32 [[R]]
575bb34803SPaul Walker;
5821c3df4bSMatt Arsenault  %p = inttoptr i64 0 to ptr
5921c3df4bSMatt Arsenault  %o = load <3 x i32>, ptr %p
60322d0afdSAmara Emerson  %r = call i32 @llvm.vector.reduce.and(<3 x i32> %o)
61322d0afdSAmara Emerson  ret i32 %r
62322d0afdSAmara Emerson}
63322d0afdSAmara Emerson
64322d0afdSAmara Emersondefine i32 @reduce_or() sanitize_memory {
655bb34803SPaul Walker; CHECK-LABEL: define i32 @reduce_or(
665bb34803SPaul Walker; CHECK-SAME: ) #[[ATTR0]] {
675bb34803SPaul Walker; CHECK-NEXT:    call void @llvm.donothing()
685bb34803SPaul Walker; CHECK-NEXT:    [[P:%.*]] = inttoptr i64 0 to ptr
695bb34803SPaul Walker; CHECK-NEXT:    [[O:%.*]] = load <3 x i32>, ptr [[P]], align 16
705bb34803SPaul Walker; CHECK-NEXT:    [[TMP1:%.*]] = ptrtoint ptr [[P]] to i64
715bb34803SPaul Walker; CHECK-NEXT:    [[TMP2:%.*]] = xor i64 [[TMP1]], 87960930222080
725bb34803SPaul Walker; CHECK-NEXT:    [[TMP3:%.*]] = inttoptr i64 [[TMP2]] to ptr
735bb34803SPaul Walker; CHECK-NEXT:    [[TMP4:%.*]] = add i64 [[TMP2]], 17592186044416
745bb34803SPaul Walker; CHECK-NEXT:    [[TMP5:%.*]] = inttoptr i64 [[TMP4]] to ptr
755bb34803SPaul Walker; CHECK-NEXT:    [[_MSLD:%.*]] = load <3 x i32>, ptr [[TMP3]], align 16
765bb34803SPaul Walker; CHECK-NEXT:    [[TMP6:%.*]] = load i32, ptr [[TMP5]], align 16
77*38fffa63SPaul Walker; CHECK-NEXT:    [[TMP7:%.*]] = xor <3 x i32> [[O]], splat (i32 -1)
785bb34803SPaul Walker; CHECK-NEXT:    [[TMP8:%.*]] = or <3 x i32> [[TMP7]], [[_MSLD]]
795bb34803SPaul Walker; CHECK-NEXT:    [[TMP9:%.*]] = call i32 @llvm.vector.reduce.and.v3i32(<3 x i32> [[TMP8]])
805bb34803SPaul Walker; CHECK-NEXT:    [[TMP10:%.*]] = call i32 @llvm.vector.reduce.or.v3i32(<3 x i32> [[_MSLD]])
815bb34803SPaul Walker; CHECK-NEXT:    [[TMP11:%.*]] = and i32 [[TMP9]], [[TMP10]]
825bb34803SPaul Walker; CHECK-NEXT:    [[R:%.*]] = call i32 @llvm.vector.reduce.or.v3i32(<3 x i32> [[O]])
835bb34803SPaul Walker; CHECK-NEXT:    store i32 [[TMP11]], ptr @__msan_retval_tls, align 8
845bb34803SPaul Walker; CHECK-NEXT:    store i32 [[TMP6]], ptr @__msan_retval_origin_tls, align 4
855bb34803SPaul Walker; CHECK-NEXT:    ret i32 [[R]]
865bb34803SPaul Walker;
8721c3df4bSMatt Arsenault  %p = inttoptr i64 0 to ptr
8821c3df4bSMatt Arsenault  %o = load <3 x i32>, ptr %p
89322d0afdSAmara Emerson  %r = call i32 @llvm.vector.reduce.or(<3 x i32> %o)
90322d0afdSAmara Emerson  ret i32 %r
91322d0afdSAmara Emerson}
92