1adbb46eaSKazushi (Jam) Marukawa; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py 2adbb46eaSKazushi (Jam) Marukawa; RUN: llc < %s -mtriple=ve-unknown-unknown -mattr=+vpu | FileCheck %s 3adbb46eaSKazushi (Jam) Marukawa 4adbb46eaSKazushi (Jam) Marukawa@v256i64 = common dso_local local_unnamed_addr global <256 x i64> zeroinitializer, align 16 5adbb46eaSKazushi (Jam) Marukawa 6adbb46eaSKazushi (Jam) Marukawa; Function Attrs: norecurse nounwind readonly 7*b006b60dSNikita Popovdefine fastcc <256 x i64> @loadv256i64(ptr nocapture readonly) { 8adbb46eaSKazushi (Jam) Marukawa; CHECK-LABEL: loadv256i64: 9adbb46eaSKazushi (Jam) Marukawa; CHECK: # %bb.0: 10adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: lea %s1, 256 11adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: lvl %s1 12adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: vld %v0, 8, %s0 13adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: b.l.t (, %s10) 14*b006b60dSNikita Popov %2 = load <256 x i64>, ptr %0, align 16 15adbb46eaSKazushi (Jam) Marukawa ret <256 x i64> %2 16adbb46eaSKazushi (Jam) Marukawa} 17adbb46eaSKazushi (Jam) Marukawa 18adbb46eaSKazushi (Jam) Marukawa; Function Attrs: norecurse nounwind readonly 19*b006b60dSNikita Popovdefine fastcc <256 x double> @loadv256f64(ptr nocapture readonly) { 20adbb46eaSKazushi (Jam) Marukawa; CHECK-LABEL: loadv256f64: 21adbb46eaSKazushi (Jam) Marukawa; CHECK: # %bb.0: 22adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: lea %s1, 256 23adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: lvl %s1 24adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: vld %v0, 8, %s0 25adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: b.l.t (, %s10) 26*b006b60dSNikita Popov %2 = load <256 x double>, ptr %0, align 16 27adbb46eaSKazushi (Jam) Marukawa ret <256 x double> %2 28adbb46eaSKazushi (Jam) Marukawa} 29adbb46eaSKazushi (Jam) Marukawa 30adbb46eaSKazushi (Jam) Marukawa; Function Attrs: norecurse nounwind readonly 31*b006b60dSNikita Popovdefine fastcc <256 x i32> @loadv256i32(ptr nocapture readonly) { 32adbb46eaSKazushi (Jam) Marukawa; CHECK-LABEL: loadv256i32: 33adbb46eaSKazushi (Jam) Marukawa; CHECK: # %bb.0: 34adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: lea %s1, 256 35adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: lvl %s1 36adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: vldl.zx %v0, 4, %s0 37adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: b.l.t (, %s10) 38*b006b60dSNikita Popov %2 = load <256 x i32>, ptr %0, align 16 39adbb46eaSKazushi (Jam) Marukawa ret <256 x i32> %2 40adbb46eaSKazushi (Jam) Marukawa} 41adbb46eaSKazushi (Jam) Marukawa 42adbb46eaSKazushi (Jam) Marukawa; Function Attrs: norecurse nounwind readonly 43*b006b60dSNikita Popovdefine fastcc <256 x float> @loadv256f32(ptr nocapture readonly) { 44adbb46eaSKazushi (Jam) Marukawa; CHECK-LABEL: loadv256f32: 45adbb46eaSKazushi (Jam) Marukawa; CHECK: # %bb.0: 46adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: lea %s1, 256 47adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: lvl %s1 48adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: vldu %v0, 4, %s0 49adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: b.l.t (, %s10) 50*b006b60dSNikita Popov %2 = load <256 x float>, ptr %0, align 16 51adbb46eaSKazushi (Jam) Marukawa ret <256 x float> %2 52adbb46eaSKazushi (Jam) Marukawa} 53adbb46eaSKazushi (Jam) Marukawa 54adbb46eaSKazushi (Jam) Marukawa; Function Attrs: norecurse nounwind readonly 55adbb46eaSKazushi (Jam) Marukawadefine fastcc <256 x i64> @loadv256i64stk() { 56adbb46eaSKazushi (Jam) Marukawa; CHECK-LABEL: loadv256i64stk: 57adbb46eaSKazushi (Jam) Marukawa; CHECK: # %bb.0: 58adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: lea %s11, -2048(, %s11) 59adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: brge.l.t %s11, %s8, .LBB4_2 60adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: # %bb.1: 61adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: ld %s61, 24(, %s14) 62adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: or %s62, 0, %s0 63adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: lea %s63, 315 64adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: shm.l %s63, (%s61) 65adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: shm.l %s8, 8(%s61) 66adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: shm.l %s11, 16(%s61) 67adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: monc 68adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: or %s0, 0, %s62 69adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: .LBB4_2: 70adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: lea %s0, 256 71adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: lea %s1, (, %s11) 72adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: lvl %s0 73adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: vld %v0, 8, %s1 74adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: lea %s11, 2048(, %s11) 75adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: b.l.t (, %s10) 76adbb46eaSKazushi (Jam) Marukawa %addr = alloca <256 x i64>, align 16 77*b006b60dSNikita Popov %1 = load <256 x i64>, ptr %addr, align 16 78adbb46eaSKazushi (Jam) Marukawa ret <256 x i64> %1 79adbb46eaSKazushi (Jam) Marukawa} 80adbb46eaSKazushi (Jam) Marukawa 81adbb46eaSKazushi (Jam) Marukawa; Function Attrs: norecurse nounwind readonly 82adbb46eaSKazushi (Jam) Marukawadefine fastcc <256 x i64> @loadv256i64com() { 83adbb46eaSKazushi (Jam) Marukawa; CHECK-LABEL: loadv256i64com: 84adbb46eaSKazushi (Jam) Marukawa; CHECK: # %bb.0: 85adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: lea %s0, v256i64@lo 86adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: and %s0, %s0, (32)0 87adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: lea.sl %s0, v256i64@hi(, %s0) 88adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: lea %s1, 256 89adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: lvl %s1 90adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: vld %v0, 8, %s0 91adbb46eaSKazushi (Jam) Marukawa; CHECK-NEXT: b.l.t (, %s10) 92*b006b60dSNikita Popov %1 = load <256 x i64>, ptr @v256i64, align 16 93adbb46eaSKazushi (Jam) Marukawa ret <256 x i64> %1 94adbb46eaSKazushi (Jam) Marukawa} 95