xref: /llvm-project/llvm/test/CodeGen/ARM/fast-isel-call.ll (revision 615f63e149f31d6a97b5233b4fe634db92e19aa9)
1; RUN: llc -fast-isel-sink-local-values < %s -O0 -verify-machineinstrs -fast-isel-abort=1 -relocation-model=dynamic-no-pic -mtriple=armv7-apple-ios | FileCheck %s --check-prefix=ARM
2; RUN: llc -fast-isel-sink-local-values < %s -O0 -verify-machineinstrs -fast-isel-abort=1 -relocation-model=dynamic-no-pic -mtriple=armv7-linux-gnueabi | FileCheck %s --check-prefix=ARM
3; RUN: llc -fast-isel-sink-local-values < %s -O0 -verify-machineinstrs -fast-isel-abort=1 -relocation-model=dynamic-no-pic -mtriple=thumbv7-apple-ios | FileCheck %s --check-prefix=THUMB
4; RUN: llc -fast-isel-sink-local-values < %s -O0 -verify-machineinstrs -fast-isel-abort=1 -relocation-model=dynamic-no-pic -mtriple=armv7-apple-ios -mattr=+long-calls | FileCheck %s --check-prefix=ARM-LONG --check-prefix=ARM-LONG-MACHO
5; RUN: llc -fast-isel-sink-local-values < %s -O0 -verify-machineinstrs -fast-isel-abort=1 -relocation-model=dynamic-no-pic -mtriple=armv7-linux-gnueabi -mattr=+long-calls | FileCheck %s --check-prefix=ARM-LONG --check-prefix=ARM-LONG-ELF
6; RUN: llc -fast-isel-sink-local-values < %s -O0 -verify-machineinstrs -fast-isel-abort=1 -relocation-model=dynamic-no-pic -mtriple=thumbv7-apple-ios -mattr=+long-calls | FileCheck %s --check-prefix=THUMB-LONG
7; RUN: llc -fast-isel-sink-local-values < %s -O0 -verify-machineinstrs -fast-isel-abort=1 -relocation-model=dynamic-no-pic -mtriple=armv7-apple-ios -mattr=-fpregs | FileCheck %s --check-prefix=ARM-NOVFP
8; RUN: llc -fast-isel-sink-local-values < %s -O0 -verify-machineinstrs -fast-isel-abort=1 -relocation-model=dynamic-no-pic -mtriple=armv7-linux-gnueabi -mattr=-fpregs | FileCheck %s --check-prefix=ARM-NOVFP
9; RUN: llc -fast-isel-sink-local-values < %s -O0 -verify-machineinstrs -fast-isel-abort=1 -relocation-model=dynamic-no-pic -mtriple=thumbv7-apple-ios -mattr=-fpregs | FileCheck %s --check-prefix=THUMB-NOVFP
10
11; Note that some of these tests assume that relocations are either
12; movw/movt or constant pool loads. Different platforms will select
13; different approaches.
14
15define i32 @t0(i1 zeroext %a) nounwind {
16  %1 = zext i1 %a to i32
17  ret i32 %1
18}
19
20define i32 @t1(i8 signext %a) nounwind {
21  %1 = sext i8 %a to i32
22  ret i32 %1
23}
24
25define i32 @t2(i8 zeroext %a) nounwind {
26  %1 = zext i8 %a to i32
27  ret i32 %1
28}
29
30define i32 @t3(i16 signext %a) nounwind {
31  %1 = sext i16 %a to i32
32  ret i32 %1
33}
34
35define i32 @t4(i16 zeroext %a) nounwind {
36  %1 = zext i16 %a to i32
37  ret i32 %1
38}
39
40define void @foo(i8 %a, i16 %b) nounwind {
41; ARM: foo
42; THUMB: foo
43;; Materialize i1 1
44; ARM: movw [[REG0:r[0-9]+]], #1
45; THUMB: movs [[REG0:r[0-9]+]], #1
46;; zero-ext
47; ARM: and [[REG1:r[0-9]+]], [[REG0]], #1
48; THUMB: and [[REG1:r[0-9]+]], [[REG0]], #1
49  %1 = call i32 @t0(i1 zeroext 1)
50; ARM: sxtb	r0, {{r[0-9]+}}
51; THUMB: sxtb	r0, {{r[0-9]+}}
52  %2 = call i32 @t1(i8 signext %a)
53; ARM: and	r0, {{r[0-9]+}}, #255
54; THUMB: and	r0, {{r[0-9]+}}, #255
55  %3 = call i32 @t2(i8 zeroext %a)
56; ARM: sxth	r0, {{r[0-9]+}}
57; THUMB: sxth	r0, {{r[0-9]+}}
58  %4 = call i32 @t3(i16 signext %b)
59; ARM: uxth	r0, {{r[0-9]+}}
60; THUMB: uxth	r0, {{r[0-9]+}}
61  %5 = call i32 @t4(i16 zeroext %b)
62
63;; A few test to check materialization
64;; Note: i1 1 was materialized with t1 call
65; ARM: movw {{r[0-9]+}}, #255
66%6 = call i32 @t2(i8 zeroext 255)
67; ARM: movw {{r[0-9]+}}, #65535
68; THUMB: movw {{r[0-9]+}}, #65535
69%7 = call i32 @t4(i16 zeroext 65535)
70  ret void
71}
72
73define void @foo2() nounwind {
74  %1 = call signext i16 @t5()
75  %2 = call zeroext i16 @t6()
76  %3 = call signext i8 @t7()
77  %4 = call zeroext i8 @t8()
78  %5 = call zeroext i1 @t9()
79  ret void
80}
81
82declare signext i16 @t5();
83declare zeroext i16 @t6();
84declare signext i8 @t7();
85declare zeroext i8 @t8();
86declare zeroext i1 @t9();
87
88define i32 @t10() {
89entry:
90; ARM: @t10
91; ARM-DAG: movw [[R0:l?r[0-9]*]], #0
92; ARM-DAG: movw [[R1:l?r[0-9]*]], #248
93; ARM-DAG: movw [[R2:l?r[0-9]*]], #187
94; ARM-DAG: movw [[R3:l?r[0-9]*]], #28
95; ARM-DAG: movw [[R4:l?r[0-9]*]], #40
96; ARM-DAG: movw [[R5:l?r[0-9]*]], #186
97; ARM-DAG: and [[R0]], [[R0]], #255
98; ARM-DAG: and [[R1]], [[R1]], #255
99; ARM-DAG: and [[R2]], [[R2]], #255
100; ARM-DAG: and [[R3]], [[R3]], #255
101; ARM-DAG: and [[R4]], [[R4]], #255
102; ARM-DAG: str [[R4]], [sp]
103; ARM-DAG: and [[R4]], [[R5]], #255
104; ARM-DAG: str [[R4]], [sp, #4]
105; ARM: bl {{_?}}bar
106; ARM-LONG-LABEL: @t10
107
108; ARM-LONG-MACHO: {{(movw)|(ldr)}} [[R1:l?r[0-9]*]], {{(:lower16:L_bar\$non_lazy_ptr)|(.LCPI)}}
109; ARM-LONG-MACHO: {{(movt [[R1]], :upper16:L_bar\$non_lazy_ptr)?}}
110; ARM-LONG-MACHO: ldr [[R:r[0-9]+]], {{\[}}[[R1]]]
111
112; ARM-LONG-ELF: movw [[R:l?r[0-9]*]], :lower16:bar
113; ARM-LONG-ELF: {{(movt [[R]], :upper16:L_bar\$non_lazy_ptr)?}}
114
115; ARM-LONG: blx [[R]]
116; THUMB: @t10
117; THUMB-DAG: movs [[R0:l?r[0-9]*]], #0
118; THUMB-DAG: movs [[R1:l?r[0-9]*]], #248
119; THUMB-DAG: movs [[R2:l?r[0-9]*]], #187
120; THUMB-DAG: movs [[R3:l?r[0-9]*]], #28
121; THUMB-DAG: movw [[R4:l?r[0-9]*]], #40
122; THUMB-DAG: movw [[R5:l?r[0-9]*]], #186
123; THUMB-DAG: and [[R0]], [[R0]], #255
124; THUMB-DAG: and [[R1]], [[R1]], #255
125; THUMB-DAG: and [[R2]], [[R2]], #255
126; THUMB-DAG: and [[R3]], [[R3]], #255
127; THUMB-DAG: and [[R4]], [[R4]], #255
128; THUMB-DAG: str.w [[R4]], [sp]
129; THUMB-DAG: and [[R4]], [[R5]], #255
130; THUMB-DAG: str.w [[R4]], [sp, #4]
131; THUMB: bl {{_?}}bar
132; THUMB-LONG-LABEL: @t10
133; THUMB-LONG: {{(movw)|(ldr.n)}} [[R1:l?r[0-9]*]], {{(:lower16:L_bar\$non_lazy_ptr)|(.LCPI)}}
134; THUMB-LONG: {{(movt [[R1]], :upper16:L_bar\$non_lazy_ptr)?}}
135; THUMB-LONG: ldr{{(.w)?}} [[R:r[0-9]+]], {{\[}}[[R1]]{{\]}}
136; THUMB-LONG: blx [[R]]
137  %call = call i32 @bar(i8 zeroext 0, i8 zeroext -8, i8 zeroext -69, i8 zeroext 28, i8 zeroext 40, i8 zeroext -70)
138  ret i32 0
139}
140
141declare i32 @bar(i8 zeroext, i8 zeroext, i8 zeroext, i8 zeroext, i8 zeroext, i8 zeroext)
142
143define i32 @bar0(i32 %i) nounwind {
144  ret i32 0
145}
146
147define void @foo3() uwtable {
148; ARM: @foo3
149; ARM: {{(movw r[0-9]+, :lower16:_?bar0)|(ldr r[0-9]+, .LCPI)}}
150; ARM: {{(movt r[0-9]+, :upper16:_?bar0)|(ldr r[0-9]+, \[r[0-9]+\])}}
151; ARM: movw    {{r[0-9]+}}, #0
152; ARM: blx     {{r[0-9]+}}
153; THUMB: {{(movw r[0-9]+, :lower16:_?bar0)|(ldr.n r[0-9]+, .LCPI)}}
154; THUMB: {{(movt r[0-9]+, :upper16:_?bar0)|(ldr r[0-9]+, \[r[0-9]+\])}}
155; THUMB: movs    {{r[0-9]+}}, #0
156; THUMB: blx     {{r[0-9]+}}
157  %fptr = alloca i32 (i32)*, align 8
158  store i32 (i32)* @bar0, i32 (i32)** %fptr, align 8
159  %1 = load i32 (i32)*, i32 (i32)** %fptr, align 8
160  %call = call i32 %1(i32 0)
161  ret void
162}
163
164define i32 @LibCall(i32 %a, i32 %b) {
165entry:
166; ARM: LibCall
167; ARM: bl {{___udivsi3|__aeabi_uidiv}}
168; ARM-LONG-LABEL: LibCall
169
170; ARM-LONG-MACHO: {{(movw r2, :lower16:L___udivsi3\$non_lazy_ptr)|(ldr r2, .LCPI)}}
171; ARM-LONG-MACHO: {{(movt r2, :upper16:L___udivsi3\$non_lazy_ptr)?}}
172; ARM-LONG-MACHO: ldr r2, [r2]
173
174; ARM-LONG-ELF: movw r2, :lower16:__aeabi_uidiv
175; ARM-LONG-ELF: movt r2, :upper16:__aeabi_uidiv
176
177; ARM-LONG: blx r2
178; THUMB: LibCall
179; THUMB: bl {{___udivsi3|__aeabi_uidiv}}
180; THUMB-LONG-LABEL: LibCall
181; THUMB-LONG: {{(movw r2, :lower16:L___udivsi3\$non_lazy_ptr)|(ldr.n r2, .LCPI)}}
182; THUMB-LONG: {{(movt r2, :upper16:L___udivsi3\$non_lazy_ptr)?}}
183; THUMB-LONG: ldr r2, [r2]
184; THUMB-LONG: blx r2
185        %tmp1 = udiv i32 %a, %b         ; <i32> [#uses=1]
186        ret i32 %tmp1
187}
188
189; Test fastcc
190
191define fastcc void @fast_callee(float %i) ssp {
192entry:
193; ARM: fast_callee
194; ARM: vmov r0, s0
195; THUMB: fast_callee
196; THUMB: vmov r0, s0
197; ARM-NOVFP: fast_callee
198; ARM-NOVFP-NOT: s0
199; THUMB-NOVFP: fast_callee
200; THUMB-NOVFP-NOT: s0
201  call void @print(float %i)
202  ret void
203}
204
205define void @fast_caller() ssp {
206entry:
207; ARM: fast_caller
208; ARM: vldr s0,
209; THUMB: fast_caller
210; THUMB: vldr s0,
211; ARM-NOVFP: fast_caller
212; ARM-NOVFP: movw r0, #13107
213; ARM-NOVFP: movt r0, #16611
214; THUMB-NOVFP: fast_caller
215; THUMB-NOVFP: movw r0, #13107
216; THUMB-NOVFP: movt r0, #16611
217  call fastcc void @fast_callee(float 0x401C666660000000)
218  ret void
219}
220
221define void @no_fast_callee(float %i) ssp {
222entry:
223; ARM: no_fast_callee
224; ARM: vmov s0, r0
225; THUMB: no_fast_callee
226; THUMB: vmov s0, r0
227; ARM-NOVFP: no_fast_callee
228; ARM-NOVFP-NOT: s0
229; THUMB-NOVFP: no_fast_callee
230; THUMB-NOVFP-NOT: s0
231  call void @print(float %i)
232  ret void
233}
234
235define void @no_fast_caller() ssp {
236entry:
237; ARM: no_fast_caller
238; ARM: vmov r0, s0
239; THUMB: no_fast_caller
240; THUMB: vmov r0, s0
241; ARM-NOVFP: no_fast_caller
242; ARM-NOVFP: movw r0, #13107
243; ARM-NOVFP: movt r0, #16611
244; THUMB-NOVFP: no_fast_caller
245; THUMB-NOVFP: movw r0, #13107
246; THUMB-NOVFP: movt r0, #16611
247  call void @no_fast_callee(float 0x401C666660000000)
248  ret void
249}
250
251declare void @bar2(i32 %a1, i32 %a2, i32 %a3, i32 %a4, i32 %a5, i32 %a6)
252
253define void @call_undef_args() {
254; ARM-LABEL: call_undef_args
255; ARM:       movw  r0, #1
256; ARM-NEXT:  movw  r1, #2
257; ARM-NEXT:  movw  r2, #3
258; ARM-NEXT:  movw  r3, #4
259; ARM-NOT:   str {{r[0-9]+}}, [sp]
260; ARM:       movw  [[REG:l?r[0-9]*]], #6
261; ARM-NEXT:  str [[REG]], [sp, #4]
262  call void @bar2(i32 1, i32 2, i32 3, i32 4, i32 undef, i32 6)
263  ret void
264}
265
266declare void @print(float)
267