1 //===- VPlan.cpp - Vectorizer Plan ----------------------------------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 /// 9 /// \file 10 /// This is the LLVM vectorization plan. It represents a candidate for 11 /// vectorization, allowing to plan and optimize how to vectorize a given loop 12 /// before generating LLVM-IR. 13 /// The vectorizer uses vectorization plans to estimate the costs of potential 14 /// candidates and if profitable to execute the desired plan, generating vector 15 /// LLVM-IR code. 16 /// 17 //===----------------------------------------------------------------------===// 18 19 #include "VPlan.h" 20 #include "VPlanDominatorTree.h" 21 #include "llvm/ADT/DepthFirstIterator.h" 22 #include "llvm/ADT/PostOrderIterator.h" 23 #include "llvm/ADT/SmallVector.h" 24 #include "llvm/ADT/Twine.h" 25 #include "llvm/Analysis/LoopInfo.h" 26 #include "llvm/IR/BasicBlock.h" 27 #include "llvm/IR/CFG.h" 28 #include "llvm/IR/InstrTypes.h" 29 #include "llvm/IR/Instruction.h" 30 #include "llvm/IR/Instructions.h" 31 #include "llvm/IR/Type.h" 32 #include "llvm/IR/Value.h" 33 #include "llvm/Support/Casting.h" 34 #include "llvm/Support/CommandLine.h" 35 #include "llvm/Support/Debug.h" 36 #include "llvm/Support/ErrorHandling.h" 37 #include "llvm/Support/GenericDomTreeConstruction.h" 38 #include "llvm/Support/GraphWriter.h" 39 #include "llvm/Support/raw_ostream.h" 40 #include "llvm/Transforms/Utils/BasicBlockUtils.h" 41 #include <cassert> 42 #include <iterator> 43 #include <string> 44 #include <vector> 45 46 using namespace llvm; 47 extern cl::opt<bool> EnableVPlanNativePath; 48 49 #define DEBUG_TYPE "vplan" 50 51 raw_ostream &llvm::operator<<(raw_ostream &OS, const VPValue &V) { 52 const VPInstruction *Instr = dyn_cast<VPInstruction>(&V); 53 VPSlotTracker SlotTracker( 54 (Instr && Instr->getParent()) ? Instr->getParent()->getPlan() : nullptr); 55 V.print(OS, SlotTracker); 56 return OS; 57 } 58 59 void VPValue::print(raw_ostream &OS, VPSlotTracker &SlotTracker) const { 60 if (const VPInstruction *Instr = dyn_cast<VPInstruction>(this)) 61 Instr->print(OS, SlotTracker); 62 else 63 printAsOperand(OS, SlotTracker); 64 } 65 66 // Get the top-most entry block of \p Start. This is the entry block of the 67 // containing VPlan. This function is templated to support both const and non-const blocks 68 template <typename T> static T *getPlanEntry(T *Start) { 69 T *Next = Start; 70 T *Current = Start; 71 while ((Next = Next->getParent())) 72 Current = Next; 73 74 SmallSetVector<T *, 8> WorkList; 75 WorkList.insert(Current); 76 77 for (unsigned i = 0; i < WorkList.size(); i++) { 78 T *Current = WorkList[i]; 79 if (Current->getNumPredecessors() == 0) 80 return Current; 81 auto &Predecessors = Current->getPredecessors(); 82 WorkList.insert(Predecessors.begin(), Predecessors.end()); 83 } 84 85 llvm_unreachable("VPlan without any entry node without predecessors"); 86 } 87 88 VPlan *VPBlockBase::getPlan() { return getPlanEntry(this)->Plan; } 89 90 const VPlan *VPBlockBase::getPlan() const { return getPlanEntry(this)->Plan; } 91 92 /// \return the VPBasicBlock that is the entry of Block, possibly indirectly. 93 const VPBasicBlock *VPBlockBase::getEntryBasicBlock() const { 94 const VPBlockBase *Block = this; 95 while (const VPRegionBlock *Region = dyn_cast<VPRegionBlock>(Block)) 96 Block = Region->getEntry(); 97 return cast<VPBasicBlock>(Block); 98 } 99 100 VPBasicBlock *VPBlockBase::getEntryBasicBlock() { 101 VPBlockBase *Block = this; 102 while (VPRegionBlock *Region = dyn_cast<VPRegionBlock>(Block)) 103 Block = Region->getEntry(); 104 return cast<VPBasicBlock>(Block); 105 } 106 107 void VPBlockBase::setPlan(VPlan *ParentPlan) { 108 assert(ParentPlan->getEntry() == this && 109 "Can only set plan on its entry block."); 110 Plan = ParentPlan; 111 } 112 113 /// \return the VPBasicBlock that is the exit of Block, possibly indirectly. 114 const VPBasicBlock *VPBlockBase::getExitBasicBlock() const { 115 const VPBlockBase *Block = this; 116 while (const VPRegionBlock *Region = dyn_cast<VPRegionBlock>(Block)) 117 Block = Region->getExit(); 118 return cast<VPBasicBlock>(Block); 119 } 120 121 VPBasicBlock *VPBlockBase::getExitBasicBlock() { 122 VPBlockBase *Block = this; 123 while (VPRegionBlock *Region = dyn_cast<VPRegionBlock>(Block)) 124 Block = Region->getExit(); 125 return cast<VPBasicBlock>(Block); 126 } 127 128 VPBlockBase *VPBlockBase::getEnclosingBlockWithSuccessors() { 129 if (!Successors.empty() || !Parent) 130 return this; 131 assert(Parent->getExit() == this && 132 "Block w/o successors not the exit of its parent."); 133 return Parent->getEnclosingBlockWithSuccessors(); 134 } 135 136 VPBlockBase *VPBlockBase::getEnclosingBlockWithPredecessors() { 137 if (!Predecessors.empty() || !Parent) 138 return this; 139 assert(Parent->getEntry() == this && 140 "Block w/o predecessors not the entry of its parent."); 141 return Parent->getEnclosingBlockWithPredecessors(); 142 } 143 144 void VPBlockBase::deleteCFG(VPBlockBase *Entry) { 145 SmallVector<VPBlockBase *, 8> Blocks; 146 for (VPBlockBase *Block : depth_first(Entry)) 147 Blocks.push_back(Block); 148 149 for (VPBlockBase *Block : Blocks) 150 delete Block; 151 } 152 153 BasicBlock * 154 VPBasicBlock::createEmptyBasicBlock(VPTransformState::CFGState &CFG) { 155 // BB stands for IR BasicBlocks. VPBB stands for VPlan VPBasicBlocks. 156 // Pred stands for Predessor. Prev stands for Previous - last visited/created. 157 BasicBlock *PrevBB = CFG.PrevBB; 158 BasicBlock *NewBB = BasicBlock::Create(PrevBB->getContext(), getName(), 159 PrevBB->getParent(), CFG.LastBB); 160 LLVM_DEBUG(dbgs() << "LV: created " << NewBB->getName() << '\n'); 161 162 // Hook up the new basic block to its predecessors. 163 for (VPBlockBase *PredVPBlock : getHierarchicalPredecessors()) { 164 VPBasicBlock *PredVPBB = PredVPBlock->getExitBasicBlock(); 165 auto &PredVPSuccessors = PredVPBB->getSuccessors(); 166 BasicBlock *PredBB = CFG.VPBB2IRBB[PredVPBB]; 167 168 // In outer loop vectorization scenario, the predecessor BBlock may not yet 169 // be visited(backedge). Mark the VPBasicBlock for fixup at the end of 170 // vectorization. We do not encounter this case in inner loop vectorization 171 // as we start out by building a loop skeleton with the vector loop header 172 // and latch blocks. As a result, we never enter this function for the 173 // header block in the non VPlan-native path. 174 if (!PredBB) { 175 assert(EnableVPlanNativePath && 176 "Unexpected null predecessor in non VPlan-native path"); 177 CFG.VPBBsToFix.push_back(PredVPBB); 178 continue; 179 } 180 181 assert(PredBB && "Predecessor basic-block not found building successor."); 182 auto *PredBBTerminator = PredBB->getTerminator(); 183 LLVM_DEBUG(dbgs() << "LV: draw edge from" << PredBB->getName() << '\n'); 184 if (isa<UnreachableInst>(PredBBTerminator)) { 185 assert(PredVPSuccessors.size() == 1 && 186 "Predecessor ending w/o branch must have single successor."); 187 PredBBTerminator->eraseFromParent(); 188 BranchInst::Create(NewBB, PredBB); 189 } else { 190 assert(PredVPSuccessors.size() == 2 && 191 "Predecessor ending with branch must have two successors."); 192 unsigned idx = PredVPSuccessors.front() == this ? 0 : 1; 193 assert(!PredBBTerminator->getSuccessor(idx) && 194 "Trying to reset an existing successor block."); 195 PredBBTerminator->setSuccessor(idx, NewBB); 196 } 197 } 198 return NewBB; 199 } 200 201 void VPBasicBlock::execute(VPTransformState *State) { 202 bool Replica = State->Instance && 203 !(State->Instance->Part == 0 && State->Instance->Lane == 0); 204 VPBasicBlock *PrevVPBB = State->CFG.PrevVPBB; 205 VPBlockBase *SingleHPred = nullptr; 206 BasicBlock *NewBB = State->CFG.PrevBB; // Reuse it if possible. 207 208 // 1. Create an IR basic block, or reuse the last one if possible. 209 // The last IR basic block is reused, as an optimization, in three cases: 210 // A. the first VPBB reuses the loop header BB - when PrevVPBB is null; 211 // B. when the current VPBB has a single (hierarchical) predecessor which 212 // is PrevVPBB and the latter has a single (hierarchical) successor; and 213 // C. when the current VPBB is an entry of a region replica - where PrevVPBB 214 // is the exit of this region from a previous instance, or the predecessor 215 // of this region. 216 if (PrevVPBB && /* A */ 217 !((SingleHPred = getSingleHierarchicalPredecessor()) && 218 SingleHPred->getExitBasicBlock() == PrevVPBB && 219 PrevVPBB->getSingleHierarchicalSuccessor()) && /* B */ 220 !(Replica && getPredecessors().empty())) { /* C */ 221 NewBB = createEmptyBasicBlock(State->CFG); 222 State->Builder.SetInsertPoint(NewBB); 223 // Temporarily terminate with unreachable until CFG is rewired. 224 UnreachableInst *Terminator = State->Builder.CreateUnreachable(); 225 State->Builder.SetInsertPoint(Terminator); 226 // Register NewBB in its loop. In innermost loops its the same for all BB's. 227 Loop *L = State->LI->getLoopFor(State->CFG.LastBB); 228 L->addBasicBlockToLoop(NewBB, *State->LI); 229 State->CFG.PrevBB = NewBB; 230 } 231 232 // 2. Fill the IR basic block with IR instructions. 233 LLVM_DEBUG(dbgs() << "LV: vectorizing VPBB:" << getName() 234 << " in BB:" << NewBB->getName() << '\n'); 235 236 State->CFG.VPBB2IRBB[this] = NewBB; 237 State->CFG.PrevVPBB = this; 238 239 for (VPRecipeBase &Recipe : Recipes) 240 Recipe.execute(*State); 241 242 VPValue *CBV; 243 if (EnableVPlanNativePath && (CBV = getCondBit())) { 244 Value *IRCBV = CBV->getUnderlyingValue(); 245 assert(IRCBV && "Unexpected null underlying value for condition bit"); 246 247 // Condition bit value in a VPBasicBlock is used as the branch selector. In 248 // the VPlan-native path case, since all branches are uniform we generate a 249 // branch instruction using the condition value from vector lane 0 and dummy 250 // successors. The successors are fixed later when the successor blocks are 251 // visited. 252 Value *NewCond = State->Callback.getOrCreateVectorValues(IRCBV, 0); 253 NewCond = State->Builder.CreateExtractElement(NewCond, 254 State->Builder.getInt32(0)); 255 256 // Replace the temporary unreachable terminator with the new conditional 257 // branch. 258 auto *CurrentTerminator = NewBB->getTerminator(); 259 assert(isa<UnreachableInst>(CurrentTerminator) && 260 "Expected to replace unreachable terminator with conditional " 261 "branch."); 262 auto *CondBr = BranchInst::Create(NewBB, nullptr, NewCond); 263 CondBr->setSuccessor(0, nullptr); 264 ReplaceInstWithInst(CurrentTerminator, CondBr); 265 } 266 267 LLVM_DEBUG(dbgs() << "LV: filled BB:" << *NewBB); 268 } 269 270 void VPRegionBlock::execute(VPTransformState *State) { 271 ReversePostOrderTraversal<VPBlockBase *> RPOT(Entry); 272 273 if (!isReplicator()) { 274 // Visit the VPBlocks connected to "this", starting from it. 275 for (VPBlockBase *Block : RPOT) { 276 if (EnableVPlanNativePath) { 277 // The inner loop vectorization path does not represent loop preheader 278 // and exit blocks as part of the VPlan. In the VPlan-native path, skip 279 // vectorizing loop preheader block. In future, we may replace this 280 // check with the check for loop preheader. 281 if (Block->getNumPredecessors() == 0) 282 continue; 283 284 // Skip vectorizing loop exit block. In future, we may replace this 285 // check with the check for loop exit. 286 if (Block->getNumSuccessors() == 0) 287 continue; 288 } 289 290 LLVM_DEBUG(dbgs() << "LV: VPBlock in RPO " << Block->getName() << '\n'); 291 Block->execute(State); 292 } 293 return; 294 } 295 296 assert(!State->Instance && "Replicating a Region with non-null instance."); 297 298 // Enter replicating mode. 299 State->Instance = {0, 0}; 300 301 for (unsigned Part = 0, UF = State->UF; Part < UF; ++Part) { 302 State->Instance->Part = Part; 303 for (unsigned Lane = 0, VF = State->VF; Lane < VF; ++Lane) { 304 State->Instance->Lane = Lane; 305 // Visit the VPBlocks connected to \p this, starting from it. 306 for (VPBlockBase *Block : RPOT) { 307 LLVM_DEBUG(dbgs() << "LV: VPBlock in RPO " << Block->getName() << '\n'); 308 Block->execute(State); 309 } 310 } 311 } 312 313 // Exit replicating mode. 314 State->Instance.reset(); 315 } 316 317 void VPRecipeBase::insertBefore(VPRecipeBase *InsertPos) { 318 assert(!Parent && "Recipe already in some VPBasicBlock"); 319 assert(InsertPos->getParent() && 320 "Insertion position not in any VPBasicBlock"); 321 Parent = InsertPos->getParent(); 322 Parent->getRecipeList().insert(InsertPos->getIterator(), this); 323 } 324 325 void VPRecipeBase::insertAfter(VPRecipeBase *InsertPos) { 326 assert(!Parent && "Recipe already in some VPBasicBlock"); 327 assert(InsertPos->getParent() && 328 "Insertion position not in any VPBasicBlock"); 329 Parent = InsertPos->getParent(); 330 Parent->getRecipeList().insertAfter(InsertPos->getIterator(), this); 331 } 332 333 void VPRecipeBase::removeFromParent() { 334 assert(getParent() && "Recipe not in any VPBasicBlock"); 335 getParent()->getRecipeList().remove(getIterator()); 336 Parent = nullptr; 337 } 338 339 iplist<VPRecipeBase>::iterator VPRecipeBase::eraseFromParent() { 340 assert(getParent() && "Recipe not in any VPBasicBlock"); 341 return getParent()->getRecipeList().erase(getIterator()); 342 } 343 344 void VPRecipeBase::moveAfter(VPRecipeBase *InsertPos) { 345 removeFromParent(); 346 insertAfter(InsertPos); 347 } 348 349 void VPInstruction::generateInstruction(VPTransformState &State, 350 unsigned Part) { 351 IRBuilder<> &Builder = State.Builder; 352 353 if (Instruction::isBinaryOp(getOpcode())) { 354 Value *A = State.get(getOperand(0), Part); 355 Value *B = State.get(getOperand(1), Part); 356 Value *V = Builder.CreateBinOp((Instruction::BinaryOps)getOpcode(), A, B); 357 State.set(this, V, Part); 358 return; 359 } 360 361 switch (getOpcode()) { 362 case VPInstruction::Not: { 363 Value *A = State.get(getOperand(0), Part); 364 Value *V = Builder.CreateNot(A); 365 State.set(this, V, Part); 366 break; 367 } 368 case VPInstruction::ICmpULE: { 369 Value *IV = State.get(getOperand(0), Part); 370 Value *TC = State.get(getOperand(1), Part); 371 Value *V = Builder.CreateICmpULE(IV, TC); 372 State.set(this, V, Part); 373 break; 374 } 375 case Instruction::Select: { 376 Value *Cond = State.get(getOperand(0), Part); 377 Value *Op1 = State.get(getOperand(1), Part); 378 Value *Op2 = State.get(getOperand(2), Part); 379 Value *V = Builder.CreateSelect(Cond, Op1, Op2); 380 State.set(this, V, Part); 381 break; 382 } 383 default: 384 llvm_unreachable("Unsupported opcode for instruction"); 385 } 386 } 387 388 void VPInstruction::execute(VPTransformState &State) { 389 assert(!State.Instance && "VPInstruction executing an Instance"); 390 for (unsigned Part = 0; Part < State.UF; ++Part) 391 generateInstruction(State, Part); 392 } 393 394 void VPInstruction::print(raw_ostream &O, const Twine &Indent, 395 VPSlotTracker &SlotTracker) const { 396 O << " +\n" << Indent << "\"EMIT "; 397 print(O, SlotTracker); 398 O << "\\l\""; 399 } 400 401 void VPInstruction::print(raw_ostream &O) const { 402 VPSlotTracker SlotTracker(getParent()->getPlan()); 403 print(O, SlotTracker); 404 } 405 406 void VPInstruction::print(raw_ostream &O, VPSlotTracker &SlotTracker) const { 407 if (hasResult()) { 408 printAsOperand(O, SlotTracker); 409 O << " = "; 410 } 411 412 switch (getOpcode()) { 413 case VPInstruction::Not: 414 O << "not"; 415 break; 416 case VPInstruction::ICmpULE: 417 O << "icmp ule"; 418 break; 419 case VPInstruction::SLPLoad: 420 O << "combined load"; 421 break; 422 case VPInstruction::SLPStore: 423 O << "combined store"; 424 break; 425 default: 426 O << Instruction::getOpcodeName(getOpcode()); 427 } 428 429 for (const VPValue *Operand : operands()) { 430 O << " "; 431 Operand->printAsOperand(O, SlotTracker); 432 } 433 } 434 435 /// Generate the code inside the body of the vectorized loop. Assumes a single 436 /// LoopVectorBody basic-block was created for this. Introduce additional 437 /// basic-blocks as needed, and fill them all. 438 void VPlan::execute(VPTransformState *State) { 439 // -1. Check if the backedge taken count is needed, and if so build it. 440 if (BackedgeTakenCount && BackedgeTakenCount->getNumUsers()) { 441 Value *TC = State->TripCount; 442 IRBuilder<> Builder(State->CFG.PrevBB->getTerminator()); 443 auto *TCMO = Builder.CreateSub(TC, ConstantInt::get(TC->getType(), 1), 444 "trip.count.minus.1"); 445 Value2VPValue[TCMO] = BackedgeTakenCount; 446 } 447 448 // 0. Set the reverse mapping from VPValues to Values for code generation. 449 for (auto &Entry : Value2VPValue) 450 State->VPValue2Value[Entry.second] = Entry.first; 451 452 BasicBlock *VectorPreHeaderBB = State->CFG.PrevBB; 453 BasicBlock *VectorHeaderBB = VectorPreHeaderBB->getSingleSuccessor(); 454 assert(VectorHeaderBB && "Loop preheader does not have a single successor."); 455 456 // 1. Make room to generate basic-blocks inside loop body if needed. 457 BasicBlock *VectorLatchBB = VectorHeaderBB->splitBasicBlock( 458 VectorHeaderBB->getFirstInsertionPt(), "vector.body.latch"); 459 Loop *L = State->LI->getLoopFor(VectorHeaderBB); 460 L->addBasicBlockToLoop(VectorLatchBB, *State->LI); 461 // Remove the edge between Header and Latch to allow other connections. 462 // Temporarily terminate with unreachable until CFG is rewired. 463 // Note: this asserts the generated code's assumption that 464 // getFirstInsertionPt() can be dereferenced into an Instruction. 465 VectorHeaderBB->getTerminator()->eraseFromParent(); 466 State->Builder.SetInsertPoint(VectorHeaderBB); 467 UnreachableInst *Terminator = State->Builder.CreateUnreachable(); 468 State->Builder.SetInsertPoint(Terminator); 469 470 // 2. Generate code in loop body. 471 State->CFG.PrevVPBB = nullptr; 472 State->CFG.PrevBB = VectorHeaderBB; 473 State->CFG.LastBB = VectorLatchBB; 474 475 for (VPBlockBase *Block : depth_first(Entry)) 476 Block->execute(State); 477 478 // Setup branch terminator successors for VPBBs in VPBBsToFix based on 479 // VPBB's successors. 480 for (auto VPBB : State->CFG.VPBBsToFix) { 481 assert(EnableVPlanNativePath && 482 "Unexpected VPBBsToFix in non VPlan-native path"); 483 BasicBlock *BB = State->CFG.VPBB2IRBB[VPBB]; 484 assert(BB && "Unexpected null basic block for VPBB"); 485 486 unsigned Idx = 0; 487 auto *BBTerminator = BB->getTerminator(); 488 489 for (VPBlockBase *SuccVPBlock : VPBB->getHierarchicalSuccessors()) { 490 VPBasicBlock *SuccVPBB = SuccVPBlock->getEntryBasicBlock(); 491 BBTerminator->setSuccessor(Idx, State->CFG.VPBB2IRBB[SuccVPBB]); 492 ++Idx; 493 } 494 } 495 496 // 3. Merge the temporary latch created with the last basic-block filled. 497 BasicBlock *LastBB = State->CFG.PrevBB; 498 // Connect LastBB to VectorLatchBB to facilitate their merge. 499 assert((EnableVPlanNativePath || 500 isa<UnreachableInst>(LastBB->getTerminator())) && 501 "Expected InnerLoop VPlan CFG to terminate with unreachable"); 502 assert((!EnableVPlanNativePath || isa<BranchInst>(LastBB->getTerminator())) && 503 "Expected VPlan CFG to terminate with branch in NativePath"); 504 LastBB->getTerminator()->eraseFromParent(); 505 BranchInst::Create(VectorLatchBB, LastBB); 506 507 // Merge LastBB with Latch. 508 bool Merged = MergeBlockIntoPredecessor(VectorLatchBB, nullptr, State->LI); 509 (void)Merged; 510 assert(Merged && "Could not merge last basic block with latch."); 511 VectorLatchBB = LastBB; 512 513 // We do not attempt to preserve DT for outer loop vectorization currently. 514 if (!EnableVPlanNativePath) 515 updateDominatorTree(State->DT, VectorPreHeaderBB, VectorLatchBB, 516 L->getExitBlock()); 517 } 518 519 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) 520 LLVM_DUMP_METHOD 521 void VPlan::dump() const { dbgs() << *this << '\n'; } 522 #endif 523 524 void VPlan::updateDominatorTree(DominatorTree *DT, BasicBlock *LoopPreHeaderBB, 525 BasicBlock *LoopLatchBB, 526 BasicBlock *LoopExitBB) { 527 BasicBlock *LoopHeaderBB = LoopPreHeaderBB->getSingleSuccessor(); 528 assert(LoopHeaderBB && "Loop preheader does not have a single successor."); 529 // The vector body may be more than a single basic-block by this point. 530 // Update the dominator tree information inside the vector body by propagating 531 // it from header to latch, expecting only triangular control-flow, if any. 532 BasicBlock *PostDomSucc = nullptr; 533 for (auto *BB = LoopHeaderBB; BB != LoopLatchBB; BB = PostDomSucc) { 534 // Get the list of successors of this block. 535 std::vector<BasicBlock *> Succs(succ_begin(BB), succ_end(BB)); 536 assert(Succs.size() <= 2 && 537 "Basic block in vector loop has more than 2 successors."); 538 PostDomSucc = Succs[0]; 539 if (Succs.size() == 1) { 540 assert(PostDomSucc->getSinglePredecessor() && 541 "PostDom successor has more than one predecessor."); 542 DT->addNewBlock(PostDomSucc, BB); 543 continue; 544 } 545 BasicBlock *InterimSucc = Succs[1]; 546 if (PostDomSucc->getSingleSuccessor() == InterimSucc) { 547 PostDomSucc = Succs[1]; 548 InterimSucc = Succs[0]; 549 } 550 assert(InterimSucc->getSingleSuccessor() == PostDomSucc && 551 "One successor of a basic block does not lead to the other."); 552 assert(InterimSucc->getSinglePredecessor() && 553 "Interim successor has more than one predecessor."); 554 assert(PostDomSucc->hasNPredecessors(2) && 555 "PostDom successor has more than two predecessors."); 556 DT->addNewBlock(InterimSucc, BB); 557 DT->addNewBlock(PostDomSucc, BB); 558 } 559 // Latch block is a new dominator for the loop exit. 560 DT->changeImmediateDominator(LoopExitBB, LoopLatchBB); 561 assert(DT->verify(DominatorTree::VerificationLevel::Fast)); 562 } 563 564 const Twine VPlanPrinter::getUID(const VPBlockBase *Block) { 565 return (isa<VPRegionBlock>(Block) ? "cluster_N" : "N") + 566 Twine(getOrCreateBID(Block)); 567 } 568 569 const Twine VPlanPrinter::getOrCreateName(const VPBlockBase *Block) { 570 const std::string &Name = Block->getName(); 571 if (!Name.empty()) 572 return Name; 573 return "VPB" + Twine(getOrCreateBID(Block)); 574 } 575 576 void VPlanPrinter::dump() { 577 Depth = 1; 578 bumpIndent(0); 579 OS << "digraph VPlan {\n"; 580 OS << "graph [labelloc=t, fontsize=30; label=\"Vectorization Plan"; 581 if (!Plan.getName().empty()) 582 OS << "\\n" << DOT::EscapeString(Plan.getName()); 583 if (!Plan.Value2VPValue.empty() || Plan.BackedgeTakenCount) { 584 OS << ", where:"; 585 if (Plan.BackedgeTakenCount) { 586 OS << "\\n"; 587 Plan.BackedgeTakenCount->print(OS, SlotTracker); 588 OS << " := BackedgeTakenCount"; 589 } 590 for (auto Entry : Plan.Value2VPValue) { 591 OS << "\\n"; 592 Entry.second->print(OS, SlotTracker); 593 OS << DOT::EscapeString(" := "); 594 Entry.first->printAsOperand(OS, false); 595 } 596 } 597 OS << "\"]\n"; 598 OS << "node [shape=rect, fontname=Courier, fontsize=30]\n"; 599 OS << "edge [fontname=Courier, fontsize=30]\n"; 600 OS << "compound=true\n"; 601 602 for (const VPBlockBase *Block : depth_first(Plan.getEntry())) 603 dumpBlock(Block); 604 605 OS << "}\n"; 606 } 607 608 void VPlanPrinter::dumpBlock(const VPBlockBase *Block) { 609 if (const VPBasicBlock *BasicBlock = dyn_cast<VPBasicBlock>(Block)) 610 dumpBasicBlock(BasicBlock); 611 else if (const VPRegionBlock *Region = dyn_cast<VPRegionBlock>(Block)) 612 dumpRegion(Region); 613 else 614 llvm_unreachable("Unsupported kind of VPBlock."); 615 } 616 617 void VPlanPrinter::drawEdge(const VPBlockBase *From, const VPBlockBase *To, 618 bool Hidden, const Twine &Label) { 619 // Due to "dot" we print an edge between two regions as an edge between the 620 // exit basic block and the entry basic of the respective regions. 621 const VPBlockBase *Tail = From->getExitBasicBlock(); 622 const VPBlockBase *Head = To->getEntryBasicBlock(); 623 OS << Indent << getUID(Tail) << " -> " << getUID(Head); 624 OS << " [ label=\"" << Label << '\"'; 625 if (Tail != From) 626 OS << " ltail=" << getUID(From); 627 if (Head != To) 628 OS << " lhead=" << getUID(To); 629 if (Hidden) 630 OS << "; splines=none"; 631 OS << "]\n"; 632 } 633 634 void VPlanPrinter::dumpEdges(const VPBlockBase *Block) { 635 auto &Successors = Block->getSuccessors(); 636 if (Successors.size() == 1) 637 drawEdge(Block, Successors.front(), false, ""); 638 else if (Successors.size() == 2) { 639 drawEdge(Block, Successors.front(), false, "T"); 640 drawEdge(Block, Successors.back(), false, "F"); 641 } else { 642 unsigned SuccessorNumber = 0; 643 for (auto *Successor : Successors) 644 drawEdge(Block, Successor, false, Twine(SuccessorNumber++)); 645 } 646 } 647 648 void VPlanPrinter::dumpBasicBlock(const VPBasicBlock *BasicBlock) { 649 OS << Indent << getUID(BasicBlock) << " [label =\n"; 650 bumpIndent(1); 651 OS << Indent << "\"" << DOT::EscapeString(BasicBlock->getName()) << ":\\n\""; 652 bumpIndent(1); 653 654 // Dump the block predicate. 655 const VPValue *Pred = BasicBlock->getPredicate(); 656 if (Pred) { 657 OS << " +\n" << Indent << " \"BlockPredicate: "; 658 if (const VPInstruction *PredI = dyn_cast<VPInstruction>(Pred)) { 659 PredI->printAsOperand(OS, SlotTracker); 660 OS << " (" << DOT::EscapeString(PredI->getParent()->getName()) 661 << ")\\l\""; 662 } else 663 Pred->printAsOperand(OS, SlotTracker); 664 } 665 666 for (const VPRecipeBase &Recipe : *BasicBlock) 667 Recipe.print(OS, Indent, SlotTracker); 668 669 // Dump the condition bit. 670 const VPValue *CBV = BasicBlock->getCondBit(); 671 if (CBV) { 672 OS << " +\n" << Indent << " \"CondBit: "; 673 if (const VPInstruction *CBI = dyn_cast<VPInstruction>(CBV)) { 674 CBI->printAsOperand(OS, SlotTracker); 675 OS << " (" << DOT::EscapeString(CBI->getParent()->getName()) << ")\\l\""; 676 } else { 677 CBV->printAsOperand(OS, SlotTracker); 678 OS << "\""; 679 } 680 } 681 682 bumpIndent(-2); 683 OS << "\n" << Indent << "]\n"; 684 dumpEdges(BasicBlock); 685 } 686 687 void VPlanPrinter::dumpRegion(const VPRegionBlock *Region) { 688 OS << Indent << "subgraph " << getUID(Region) << " {\n"; 689 bumpIndent(1); 690 OS << Indent << "fontname=Courier\n" 691 << Indent << "label=\"" 692 << DOT::EscapeString(Region->isReplicator() ? "<xVFxUF> " : "<x1> ") 693 << DOT::EscapeString(Region->getName()) << "\"\n"; 694 // Dump the blocks of the region. 695 assert(Region->getEntry() && "Region contains no inner blocks."); 696 for (const VPBlockBase *Block : depth_first(Region->getEntry())) 697 dumpBlock(Block); 698 bumpIndent(-1); 699 OS << Indent << "}\n"; 700 dumpEdges(Region); 701 } 702 703 void VPlanPrinter::printAsIngredient(raw_ostream &O, Value *V) { 704 std::string IngredientString; 705 raw_string_ostream RSO(IngredientString); 706 if (auto *Inst = dyn_cast<Instruction>(V)) { 707 if (!Inst->getType()->isVoidTy()) { 708 Inst->printAsOperand(RSO, false); 709 RSO << " = "; 710 } 711 RSO << Inst->getOpcodeName() << " "; 712 unsigned E = Inst->getNumOperands(); 713 if (E > 0) { 714 Inst->getOperand(0)->printAsOperand(RSO, false); 715 for (unsigned I = 1; I < E; ++I) 716 Inst->getOperand(I)->printAsOperand(RSO << ", ", false); 717 } 718 } else // !Inst 719 V->printAsOperand(RSO, false); 720 RSO.flush(); 721 O << DOT::EscapeString(IngredientString); 722 } 723 724 void VPWidenRecipe::print(raw_ostream &O, const Twine &Indent, 725 VPSlotTracker &SlotTracker) const { 726 O << " +\n" << Indent << "\"WIDEN\\l\""; 727 for (auto &Instr : make_range(Begin, End)) 728 O << " +\n" << Indent << "\" " << VPlanIngredient(&Instr) << "\\l\""; 729 } 730 731 void VPWidenIntOrFpInductionRecipe::print(raw_ostream &O, const Twine &Indent, 732 VPSlotTracker &SlotTracker) const { 733 O << " +\n" << Indent << "\"WIDEN-INDUCTION"; 734 if (Trunc) { 735 O << "\\l\""; 736 O << " +\n" << Indent << "\" " << VPlanIngredient(IV) << "\\l\""; 737 O << " +\n" << Indent << "\" " << VPlanIngredient(Trunc) << "\\l\""; 738 } else 739 O << " " << VPlanIngredient(IV) << "\\l\""; 740 } 741 742 void VPWidenGEPRecipe::print(raw_ostream &O, const Twine &Indent, 743 VPSlotTracker &SlotTracker) const { 744 O << " +\n" << Indent << "\"WIDEN-GEP "; 745 O << (IsPtrLoopInvariant ? "Inv" : "Var"); 746 size_t IndicesNumber = IsIndexLoopInvariant.size(); 747 for (size_t I = 0; I < IndicesNumber; ++I) 748 O << "[" << (IsIndexLoopInvariant[I] ? "Inv" : "Var") << "]"; 749 O << "\\l\""; 750 O << " +\n" << Indent << "\" " << VPlanIngredient(GEP) << "\\l\""; 751 } 752 753 void VPWidenPHIRecipe::print(raw_ostream &O, const Twine &Indent, 754 VPSlotTracker &SlotTracker) const { 755 O << " +\n" << Indent << "\"WIDEN-PHI " << VPlanIngredient(Phi) << "\\l\""; 756 } 757 758 void VPBlendRecipe::print(raw_ostream &O, const Twine &Indent, 759 VPSlotTracker &SlotTracker) const { 760 O << " +\n" << Indent << "\"BLEND "; 761 Phi->printAsOperand(O, false); 762 O << " ="; 763 if (!User) { 764 // Not a User of any mask: not really blending, this is a 765 // single-predecessor phi. 766 O << " "; 767 Phi->getIncomingValue(0)->printAsOperand(O, false); 768 } else { 769 for (unsigned I = 0, E = User->getNumOperands(); I < E; ++I) { 770 O << " "; 771 Phi->getIncomingValue(I)->printAsOperand(O, false); 772 O << "/"; 773 User->getOperand(I)->printAsOperand(O, SlotTracker); 774 } 775 } 776 O << "\\l\""; 777 } 778 779 void VPReplicateRecipe::print(raw_ostream &O, const Twine &Indent, 780 VPSlotTracker &SlotTracker) const { 781 O << " +\n" 782 << Indent << "\"" << (IsUniform ? "CLONE " : "REPLICATE ") 783 << VPlanIngredient(Ingredient); 784 if (AlsoPack) 785 O << " (S->V)"; 786 O << "\\l\""; 787 } 788 789 void VPPredInstPHIRecipe::print(raw_ostream &O, const Twine &Indent, 790 VPSlotTracker &SlotTracker) const { 791 O << " +\n" 792 << Indent << "\"PHI-PREDICATED-INSTRUCTION " << VPlanIngredient(PredInst) 793 << "\\l\""; 794 } 795 796 void VPWidenMemoryInstructionRecipe::print(raw_ostream &O, const Twine &Indent, 797 VPSlotTracker &SlotTracker) const { 798 O << " +\n" << Indent << "\"WIDEN " << VPlanIngredient(&Instr); 799 O << ", "; 800 getAddr()->printAsOperand(O, SlotTracker); 801 VPValue *Mask = getMask(); 802 if (Mask) { 803 O << ", "; 804 Mask->printAsOperand(O, SlotTracker); 805 } 806 O << "\\l\""; 807 } 808 809 template void DomTreeBuilder::Calculate<VPDominatorTree>(VPDominatorTree &DT); 810 811 void VPValue::replaceAllUsesWith(VPValue *New) { 812 for (VPUser *User : users()) 813 for (unsigned I = 0, E = User->getNumOperands(); I < E; ++I) 814 if (User->getOperand(I) == this) 815 User->setOperand(I, New); 816 } 817 818 void VPValue::printAsOperand(raw_ostream &OS, VPSlotTracker &Tracker) const { 819 if (const Value *UV = getUnderlyingValue()) { 820 OS << "ir<"; 821 UV->printAsOperand(OS, false); 822 OS << ">"; 823 return; 824 } 825 826 unsigned Slot = Tracker.getSlot(this); 827 if (Slot == unsigned(-1)) 828 OS << "<badref>"; 829 else 830 OS << "vp<%" << Tracker.getSlot(this) << ">"; 831 } 832 833 void VPInterleavedAccessInfo::visitRegion(VPRegionBlock *Region, 834 Old2NewTy &Old2New, 835 InterleavedAccessInfo &IAI) { 836 ReversePostOrderTraversal<VPBlockBase *> RPOT(Region->getEntry()); 837 for (VPBlockBase *Base : RPOT) { 838 visitBlock(Base, Old2New, IAI); 839 } 840 } 841 842 void VPInterleavedAccessInfo::visitBlock(VPBlockBase *Block, Old2NewTy &Old2New, 843 InterleavedAccessInfo &IAI) { 844 if (VPBasicBlock *VPBB = dyn_cast<VPBasicBlock>(Block)) { 845 for (VPRecipeBase &VPI : *VPBB) { 846 assert(isa<VPInstruction>(&VPI) && "Can only handle VPInstructions"); 847 auto *VPInst = cast<VPInstruction>(&VPI); 848 auto *Inst = cast<Instruction>(VPInst->getUnderlyingValue()); 849 auto *IG = IAI.getInterleaveGroup(Inst); 850 if (!IG) 851 continue; 852 853 auto NewIGIter = Old2New.find(IG); 854 if (NewIGIter == Old2New.end()) 855 Old2New[IG] = new InterleaveGroup<VPInstruction>( 856 IG->getFactor(), IG->isReverse(), Align(IG->getAlignment())); 857 858 if (Inst == IG->getInsertPos()) 859 Old2New[IG]->setInsertPos(VPInst); 860 861 InterleaveGroupMap[VPInst] = Old2New[IG]; 862 InterleaveGroupMap[VPInst]->insertMember( 863 VPInst, IG->getIndex(Inst), 864 Align(IG->isReverse() ? (-1) * int(IG->getFactor()) 865 : IG->getFactor())); 866 } 867 } else if (VPRegionBlock *Region = dyn_cast<VPRegionBlock>(Block)) 868 visitRegion(Region, Old2New, IAI); 869 else 870 llvm_unreachable("Unsupported kind of VPBlock."); 871 } 872 873 VPInterleavedAccessInfo::VPInterleavedAccessInfo(VPlan &Plan, 874 InterleavedAccessInfo &IAI) { 875 Old2NewTy Old2New; 876 visitRegion(cast<VPRegionBlock>(Plan.getEntry()), Old2New, IAI); 877 } 878 879 void VPSlotTracker::assignSlot(const VPValue *V) { 880 assert(Slots.find(V) == Slots.end() && "VPValue already has a slot!"); 881 const Value *UV = V->getUnderlyingValue(); 882 if (UV) 883 return; 884 const auto *VPI = dyn_cast<VPInstruction>(V); 885 if (VPI && !VPI->hasResult()) 886 return; 887 888 Slots[V] = NextSlot++; 889 } 890 891 void VPSlotTracker::assignSlots(const VPBlockBase *VPBB) { 892 if (auto *Region = dyn_cast<VPRegionBlock>(VPBB)) 893 assignSlots(Region); 894 else 895 assignSlots(cast<VPBasicBlock>(VPBB)); 896 } 897 898 void VPSlotTracker::assignSlots(const VPRegionBlock *Region) { 899 ReversePostOrderTraversal<const VPBlockBase *> RPOT(Region->getEntry()); 900 for (const VPBlockBase *Block : RPOT) 901 assignSlots(Block); 902 } 903 904 void VPSlotTracker::assignSlots(const VPBasicBlock *VPBB) { 905 for (const VPRecipeBase &Recipe : *VPBB) { 906 if (const auto *VPI = dyn_cast<VPInstruction>(&Recipe)) 907 assignSlot(VPI); 908 } 909 } 910 911 void VPSlotTracker::assignSlots(const VPlan &Plan) { 912 913 for (const VPValue *V : Plan.VPExternalDefs) 914 assignSlot(V); 915 916 for (auto &E : Plan.Value2VPValue) 917 if (!isa<VPInstruction>(E.second)) 918 assignSlot(E.second); 919 920 for (const VPValue *V : Plan.VPCBVs) 921 assignSlot(V); 922 923 if (Plan.BackedgeTakenCount) 924 assignSlot(Plan.BackedgeTakenCount); 925 926 ReversePostOrderTraversal<const VPBlockBase *> RPOT(Plan.getEntry()); 927 for (const VPBlockBase *Block : RPOT) 928 assignSlots(Block); 929 } 930