1 //=======- ARMFrameLowering.cpp - ARM Frame Information --------*- C++ -*-====// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This file contains the ARM implementation of TargetFrameLowering class. 11 // 12 //===----------------------------------------------------------------------===// 13 14 #include "ARMFrameLowering.h" 15 #include "ARMAddressingModes.h" 16 #include "ARMBaseInstrInfo.h" 17 #include "ARMBaseRegisterInfo.h" 18 #include "ARMMachineFunctionInfo.h" 19 #include "llvm/CodeGen/MachineFrameInfo.h" 20 #include "llvm/CodeGen/MachineFunction.h" 21 #include "llvm/CodeGen/MachineInstrBuilder.h" 22 #include "llvm/CodeGen/MachineRegisterInfo.h" 23 #include "llvm/CodeGen/RegisterScavenging.h" 24 #include "llvm/Target/TargetOptions.h" 25 26 using namespace llvm; 27 28 /// hasFP - Return true if the specified function should have a dedicated frame 29 /// pointer register. This is true if the function has variable sized allocas 30 /// or if frame pointer elimination is disabled. 31 bool ARMFrameLowering::hasFP(const MachineFunction &MF) const { 32 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo(); 33 34 // Mac OS X requires FP not to be clobbered for backtracing purpose. 35 if (STI.isTargetDarwin()) 36 return true; 37 38 const MachineFrameInfo *MFI = MF.getFrameInfo(); 39 // Always eliminate non-leaf frame pointers. 40 return ((DisableFramePointerElim(MF) && MFI->hasCalls()) || 41 RegInfo->needsStackRealignment(MF) || 42 MFI->hasVarSizedObjects() || 43 MFI->isFrameAddressTaken()); 44 } 45 46 /// hasReservedCallFrame - Under normal circumstances, when a frame pointer is 47 /// not required, we reserve argument space for call sites in the function 48 /// immediately on entry to the current function. This eliminates the need for 49 /// add/sub sp brackets around call sites. Returns true if the call frame is 50 /// included as part of the stack frame. 51 bool ARMFrameLowering::hasReservedCallFrame(const MachineFunction &MF) const { 52 const MachineFrameInfo *FFI = MF.getFrameInfo(); 53 unsigned CFSize = FFI->getMaxCallFrameSize(); 54 // It's not always a good idea to include the call frame as part of the 55 // stack frame. ARM (especially Thumb) has small immediate offset to 56 // address the stack frame. So a large call frame can cause poor codegen 57 // and may even makes it impossible to scavenge a register. 58 if (CFSize >= ((1 << 12) - 1) / 2) // Half of imm12 59 return false; 60 61 return !MF.getFrameInfo()->hasVarSizedObjects(); 62 } 63 64 /// canSimplifyCallFramePseudos - If there is a reserved call frame, the 65 /// call frame pseudos can be simplified. Unlike most targets, having a FP 66 /// is not sufficient here since we still may reference some objects via SP 67 /// even when FP is available in Thumb2 mode. 68 bool 69 ARMFrameLowering::canSimplifyCallFramePseudos(const MachineFunction &MF) const { 70 return hasReservedCallFrame(MF) || MF.getFrameInfo()->hasVarSizedObjects(); 71 } 72 73 static bool isCalleeSavedRegister(unsigned Reg, const unsigned *CSRegs) { 74 for (unsigned i = 0; CSRegs[i]; ++i) 75 if (Reg == CSRegs[i]) 76 return true; 77 return false; 78 } 79 80 static bool isCSRestore(MachineInstr *MI, 81 const ARMBaseInstrInfo &TII, 82 const unsigned *CSRegs) { 83 // Integer spill area is handled with "pop". 84 if (MI->getOpcode() == ARM::LDMIA_RET || 85 MI->getOpcode() == ARM::t2LDMIA_RET || 86 MI->getOpcode() == ARM::LDMIA_UPD || 87 MI->getOpcode() == ARM::t2LDMIA_UPD || 88 MI->getOpcode() == ARM::VLDMDIA_UPD) { 89 // The first two operands are predicates. The last two are 90 // imp-def and imp-use of SP. Check everything in between. 91 for (int i = 5, e = MI->getNumOperands(); i != e; ++i) 92 if (!isCalleeSavedRegister(MI->getOperand(i).getReg(), CSRegs)) 93 return false; 94 return true; 95 } 96 if ((MI->getOpcode() == ARM::LDR_POST || 97 MI->getOpcode() == ARM::t2LDR_POST) && 98 isCalleeSavedRegister(MI->getOperand(0).getReg(), CSRegs) && 99 MI->getOperand(1).getReg() == ARM::SP) 100 return true; 101 102 return false; 103 } 104 105 static void 106 emitSPUpdate(bool isARM, 107 MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI, 108 DebugLoc dl, const ARMBaseInstrInfo &TII, 109 int NumBytes, unsigned MIFlags = MachineInstr::NoFlags) { 110 if (isARM) 111 emitARMRegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes, 112 ARMCC::AL, 0, TII, MIFlags); 113 else 114 emitT2RegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes, 115 ARMCC::AL, 0, TII, MIFlags); 116 } 117 118 void ARMFrameLowering::emitPrologue(MachineFunction &MF) const { 119 MachineBasicBlock &MBB = MF.front(); 120 MachineBasicBlock::iterator MBBI = MBB.begin(); 121 MachineFrameInfo *MFI = MF.getFrameInfo(); 122 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 123 const ARMBaseRegisterInfo *RegInfo = 124 static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo()); 125 const ARMBaseInstrInfo &TII = 126 *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo()); 127 assert(!AFI->isThumb1OnlyFunction() && 128 "This emitPrologue does not support Thumb1!"); 129 bool isARM = !AFI->isThumbFunction(); 130 unsigned VARegSaveSize = AFI->getVarArgsRegSaveSize(); 131 unsigned NumBytes = MFI->getStackSize(); 132 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo(); 133 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc(); 134 unsigned FramePtr = RegInfo->getFrameRegister(MF); 135 136 // Determine the sizes of each callee-save spill areas and record which frame 137 // belongs to which callee-save spill areas. 138 unsigned GPRCS1Size = 0, GPRCS2Size = 0, DPRCSSize = 0; 139 int FramePtrSpillFI = 0; 140 141 // Allocate the vararg register save area. This is not counted in NumBytes. 142 if (VARegSaveSize) 143 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -VARegSaveSize, 144 MachineInstr::FrameSetup); 145 146 if (!AFI->hasStackFrame()) { 147 if (NumBytes != 0) 148 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -NumBytes, 149 MachineInstr::FrameSetup); 150 return; 151 } 152 153 for (unsigned i = 0, e = CSI.size(); i != e; ++i) { 154 unsigned Reg = CSI[i].getReg(); 155 int FI = CSI[i].getFrameIdx(); 156 switch (Reg) { 157 case ARM::R4: 158 case ARM::R5: 159 case ARM::R6: 160 case ARM::R7: 161 case ARM::LR: 162 if (Reg == FramePtr) 163 FramePtrSpillFI = FI; 164 AFI->addGPRCalleeSavedArea1Frame(FI); 165 GPRCS1Size += 4; 166 break; 167 case ARM::R8: 168 case ARM::R9: 169 case ARM::R10: 170 case ARM::R11: 171 if (Reg == FramePtr) 172 FramePtrSpillFI = FI; 173 if (STI.isTargetDarwin()) { 174 AFI->addGPRCalleeSavedArea2Frame(FI); 175 GPRCS2Size += 4; 176 } else { 177 AFI->addGPRCalleeSavedArea1Frame(FI); 178 GPRCS1Size += 4; 179 } 180 break; 181 default: 182 AFI->addDPRCalleeSavedAreaFrame(FI); 183 DPRCSSize += 8; 184 } 185 } 186 187 // Move past area 1. 188 if (GPRCS1Size > 0) MBBI++; 189 190 // Set FP to point to the stack slot that contains the previous FP. 191 // For Darwin, FP is R7, which has now been stored in spill area 1. 192 // Otherwise, if this is not Darwin, all the callee-saved registers go 193 // into spill area 1, including the FP in R11. In either case, it is 194 // now safe to emit this assignment. 195 bool HasFP = hasFP(MF); 196 if (HasFP) { 197 unsigned ADDriOpc = !AFI->isThumbFunction() ? ARM::ADDri : ARM::t2ADDri; 198 MachineInstrBuilder MIB = 199 BuildMI(MBB, MBBI, dl, TII.get(ADDriOpc), FramePtr) 200 .addFrameIndex(FramePtrSpillFI).addImm(0) 201 .setMIFlag(MachineInstr::FrameSetup); 202 AddDefaultCC(AddDefaultPred(MIB)); 203 } 204 205 // Move past area 2. 206 if (GPRCS2Size > 0) MBBI++; 207 208 // Determine starting offsets of spill areas. 209 unsigned DPRCSOffset = NumBytes - (GPRCS1Size + GPRCS2Size + DPRCSSize); 210 unsigned GPRCS2Offset = DPRCSOffset + DPRCSSize; 211 unsigned GPRCS1Offset = GPRCS2Offset + GPRCS2Size; 212 if (HasFP) 213 AFI->setFramePtrSpillOffset(MFI->getObjectOffset(FramePtrSpillFI) + 214 NumBytes); 215 AFI->setGPRCalleeSavedArea1Offset(GPRCS1Offset); 216 AFI->setGPRCalleeSavedArea2Offset(GPRCS2Offset); 217 AFI->setDPRCalleeSavedAreaOffset(DPRCSOffset); 218 219 // Move past area 3. 220 if (DPRCSSize > 0) { 221 MBBI++; 222 // Since vpush register list cannot have gaps, there may be multiple vpush 223 // instructions in the prologue. 224 while (MBBI->getOpcode() == ARM::VSTMDDB_UPD) 225 MBBI++; 226 } 227 228 NumBytes = DPRCSOffset; 229 if (NumBytes) { 230 // Adjust SP after all the callee-save spills. 231 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -NumBytes, 232 MachineInstr::FrameSetup); 233 if (HasFP && isARM) 234 // Restore from fp only in ARM mode: e.g. sub sp, r7, #24 235 // Note it's not safe to do this in Thumb2 mode because it would have 236 // taken two instructions: 237 // mov sp, r7 238 // sub sp, #24 239 // If an interrupt is taken between the two instructions, then sp is in 240 // an inconsistent state (pointing to the middle of callee-saved area). 241 // The interrupt handler can end up clobbering the registers. 242 AFI->setShouldRestoreSPFromFP(true); 243 } 244 245 if (STI.isTargetELF() && hasFP(MF)) 246 MFI->setOffsetAdjustment(MFI->getOffsetAdjustment() - 247 AFI->getFramePtrSpillOffset()); 248 249 AFI->setGPRCalleeSavedArea1Size(GPRCS1Size); 250 AFI->setGPRCalleeSavedArea2Size(GPRCS2Size); 251 AFI->setDPRCalleeSavedAreaSize(DPRCSSize); 252 253 // If we need dynamic stack realignment, do it here. Be paranoid and make 254 // sure if we also have VLAs, we have a base pointer for frame access. 255 if (RegInfo->needsStackRealignment(MF)) { 256 unsigned MaxAlign = MFI->getMaxAlignment(); 257 assert (!AFI->isThumb1OnlyFunction()); 258 if (!AFI->isThumbFunction()) { 259 // Emit bic sp, sp, MaxAlign 260 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, dl, 261 TII.get(ARM::BICri), ARM::SP) 262 .addReg(ARM::SP, RegState::Kill) 263 .addImm(MaxAlign-1))); 264 } else { 265 // We cannot use sp as source/dest register here, thus we're emitting the 266 // following sequence: 267 // mov r4, sp 268 // bic r4, r4, MaxAlign 269 // mov sp, r4 270 // FIXME: It will be better just to find spare register here. 271 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2tgpr), ARM::R4) 272 .addReg(ARM::SP, RegState::Kill); 273 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, dl, 274 TII.get(ARM::t2BICri), ARM::R4) 275 .addReg(ARM::R4, RegState::Kill) 276 .addImm(MaxAlign-1))); 277 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVtgpr2gpr), ARM::SP) 278 .addReg(ARM::R4, RegState::Kill); 279 } 280 281 AFI->setShouldRestoreSPFromFP(true); 282 } 283 284 // If we need a base pointer, set it up here. It's whatever the value 285 // of the stack pointer is at this point. Any variable size objects 286 // will be allocated after this, so we can still use the base pointer 287 // to reference locals. 288 // FIXME: Clarify FrameSetup flags here. 289 if (RegInfo->hasBasePointer(MF)) { 290 if (isARM) 291 BuildMI(MBB, MBBI, dl, 292 TII.get(ARM::MOVr), RegInfo->getBaseRegister()) 293 .addReg(ARM::SP) 294 .addImm((unsigned)ARMCC::AL).addReg(0).addReg(0); 295 else 296 BuildMI(MBB, MBBI, dl, 297 TII.get(ARM::tMOVgpr2gpr), RegInfo->getBaseRegister()) 298 .addReg(ARM::SP); 299 } 300 301 // If the frame has variable sized objects then the epilogue must restore 302 // the sp from fp. We can assume there's an FP here since hasFP already 303 // checks for hasVarSizedObjects. 304 if (MFI->hasVarSizedObjects()) 305 AFI->setShouldRestoreSPFromFP(true); 306 } 307 308 void ARMFrameLowering::emitEpilogue(MachineFunction &MF, 309 MachineBasicBlock &MBB) const { 310 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr(); 311 assert(MBBI->getDesc().isReturn() && 312 "Can only insert epilog into returning blocks"); 313 unsigned RetOpcode = MBBI->getOpcode(); 314 DebugLoc dl = MBBI->getDebugLoc(); 315 MachineFrameInfo *MFI = MF.getFrameInfo(); 316 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 317 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo(); 318 const ARMBaseInstrInfo &TII = 319 *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo()); 320 assert(!AFI->isThumb1OnlyFunction() && 321 "This emitEpilogue does not support Thumb1!"); 322 bool isARM = !AFI->isThumbFunction(); 323 324 unsigned VARegSaveSize = AFI->getVarArgsRegSaveSize(); 325 int NumBytes = (int)MFI->getStackSize(); 326 unsigned FramePtr = RegInfo->getFrameRegister(MF); 327 328 if (!AFI->hasStackFrame()) { 329 if (NumBytes != 0) 330 emitSPUpdate(isARM, MBB, MBBI, dl, TII, NumBytes); 331 } else { 332 // Unwind MBBI to point to first LDR / VLDRD. 333 const unsigned *CSRegs = RegInfo->getCalleeSavedRegs(); 334 if (MBBI != MBB.begin()) { 335 do 336 --MBBI; 337 while (MBBI != MBB.begin() && isCSRestore(MBBI, TII, CSRegs)); 338 if (!isCSRestore(MBBI, TII, CSRegs)) 339 ++MBBI; 340 } 341 342 // Move SP to start of FP callee save spill area. 343 NumBytes -= (AFI->getGPRCalleeSavedArea1Size() + 344 AFI->getGPRCalleeSavedArea2Size() + 345 AFI->getDPRCalleeSavedAreaSize()); 346 347 // Reset SP based on frame pointer only if the stack frame extends beyond 348 // frame pointer stack slot or target is ELF and the function has FP. 349 if (AFI->shouldRestoreSPFromFP()) { 350 NumBytes = AFI->getFramePtrSpillOffset() - NumBytes; 351 if (NumBytes) { 352 if (isARM) 353 emitARMRegPlusImmediate(MBB, MBBI, dl, ARM::SP, FramePtr, -NumBytes, 354 ARMCC::AL, 0, TII); 355 else { 356 // It's not possible to restore SP from FP in a single instruction. 357 // For Darwin, this looks like: 358 // mov sp, r7 359 // sub sp, #24 360 // This is bad, if an interrupt is taken after the mov, sp is in an 361 // inconsistent state. 362 // Use the first callee-saved register as a scratch register. 363 assert(MF.getRegInfo().isPhysRegUsed(ARM::R4) && 364 "No scratch register to restore SP from FP!"); 365 emitT2RegPlusImmediate(MBB, MBBI, dl, ARM::R4, FramePtr, -NumBytes, 366 ARMCC::AL, 0, TII); 367 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr), ARM::SP) 368 .addReg(ARM::R4); 369 } 370 } else { 371 // Thumb2 or ARM. 372 if (isARM) 373 BuildMI(MBB, MBBI, dl, TII.get(ARM::MOVr), ARM::SP) 374 .addReg(FramePtr).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0); 375 else 376 BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVgpr2gpr), ARM::SP) 377 .addReg(FramePtr); 378 } 379 } else if (NumBytes) 380 emitSPUpdate(isARM, MBB, MBBI, dl, TII, NumBytes); 381 382 // Increment past our save areas. 383 if (AFI->getDPRCalleeSavedAreaSize()) { 384 MBBI++; 385 // Since vpop register list cannot have gaps, there may be multiple vpop 386 // instructions in the epilogue. 387 while (MBBI->getOpcode() == ARM::VLDMDIA_UPD) 388 MBBI++; 389 } 390 if (AFI->getGPRCalleeSavedArea2Size()) MBBI++; 391 if (AFI->getGPRCalleeSavedArea1Size()) MBBI++; 392 } 393 394 if (RetOpcode == ARM::TCRETURNdi || RetOpcode == ARM::TCRETURNdiND || 395 RetOpcode == ARM::TCRETURNri || RetOpcode == ARM::TCRETURNriND) { 396 // Tail call return: adjust the stack pointer and jump to callee. 397 MBBI = MBB.getLastNonDebugInstr(); 398 MachineOperand &JumpTarget = MBBI->getOperand(0); 399 400 // Jump to label or value in register. 401 if (RetOpcode == ARM::TCRETURNdi || RetOpcode == ARM::TCRETURNdiND) { 402 unsigned TCOpcode = (RetOpcode == ARM::TCRETURNdi) 403 ? (STI.isThumb() ? ARM::tTAILJMPd : ARM::TAILJMPd) 404 : (STI.isThumb() ? ARM::tTAILJMPdND : ARM::TAILJMPdND); 405 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII.get(TCOpcode)); 406 if (JumpTarget.isGlobal()) 407 MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(), 408 JumpTarget.getTargetFlags()); 409 else { 410 assert(JumpTarget.isSymbol()); 411 MIB.addExternalSymbol(JumpTarget.getSymbolName(), 412 JumpTarget.getTargetFlags()); 413 } 414 } else if (RetOpcode == ARM::TCRETURNri) { 415 BuildMI(MBB, MBBI, dl, 416 TII.get(STI.isThumb() ? ARM::tTAILJMPr : ARM::TAILJMPr)). 417 addReg(JumpTarget.getReg(), RegState::Kill); 418 } else if (RetOpcode == ARM::TCRETURNriND) { 419 BuildMI(MBB, MBBI, dl, 420 TII.get(STI.isThumb() ? ARM::tTAILJMPrND : ARM::TAILJMPrND)). 421 addReg(JumpTarget.getReg(), RegState::Kill); 422 } 423 424 MachineInstr *NewMI = prior(MBBI); 425 for (unsigned i = 1, e = MBBI->getNumOperands(); i != e; ++i) 426 NewMI->addOperand(MBBI->getOperand(i)); 427 428 // Delete the pseudo instruction TCRETURN. 429 MBB.erase(MBBI); 430 } 431 432 if (VARegSaveSize) 433 emitSPUpdate(isARM, MBB, MBBI, dl, TII, VARegSaveSize); 434 } 435 436 /// getFrameIndexReference - Provide a base+offset reference to an FI slot for 437 /// debug info. It's the same as what we use for resolving the code-gen 438 /// references for now. FIXME: This can go wrong when references are 439 /// SP-relative and simple call frames aren't used. 440 int 441 ARMFrameLowering::getFrameIndexReference(const MachineFunction &MF, int FI, 442 unsigned &FrameReg) const { 443 return ResolveFrameIndexReference(MF, FI, FrameReg, 0); 444 } 445 446 int 447 ARMFrameLowering::ResolveFrameIndexReference(const MachineFunction &MF, 448 int FI, 449 unsigned &FrameReg, 450 int SPAdj) const { 451 const MachineFrameInfo *MFI = MF.getFrameInfo(); 452 const ARMBaseRegisterInfo *RegInfo = 453 static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo()); 454 const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 455 int Offset = MFI->getObjectOffset(FI) + MFI->getStackSize(); 456 int FPOffset = Offset - AFI->getFramePtrSpillOffset(); 457 bool isFixed = MFI->isFixedObjectIndex(FI); 458 459 FrameReg = ARM::SP; 460 Offset += SPAdj; 461 if (AFI->isGPRCalleeSavedArea1Frame(FI)) 462 return Offset - AFI->getGPRCalleeSavedArea1Offset(); 463 else if (AFI->isGPRCalleeSavedArea2Frame(FI)) 464 return Offset - AFI->getGPRCalleeSavedArea2Offset(); 465 else if (AFI->isDPRCalleeSavedAreaFrame(FI)) 466 return Offset - AFI->getDPRCalleeSavedAreaOffset(); 467 468 // When dynamically realigning the stack, use the frame pointer for 469 // parameters, and the stack/base pointer for locals. 470 if (RegInfo->needsStackRealignment(MF)) { 471 assert (hasFP(MF) && "dynamic stack realignment without a FP!"); 472 if (isFixed) { 473 FrameReg = RegInfo->getFrameRegister(MF); 474 Offset = FPOffset; 475 } else if (MFI->hasVarSizedObjects()) { 476 assert(RegInfo->hasBasePointer(MF) && 477 "VLAs and dynamic stack alignment, but missing base pointer!"); 478 FrameReg = RegInfo->getBaseRegister(); 479 } 480 return Offset; 481 } 482 483 // If there is a frame pointer, use it when we can. 484 if (hasFP(MF) && AFI->hasStackFrame()) { 485 // Use frame pointer to reference fixed objects. Use it for locals if 486 // there are VLAs (and thus the SP isn't reliable as a base). 487 if (isFixed || (MFI->hasVarSizedObjects() && 488 !RegInfo->hasBasePointer(MF))) { 489 FrameReg = RegInfo->getFrameRegister(MF); 490 return FPOffset; 491 } else if (MFI->hasVarSizedObjects()) { 492 assert(RegInfo->hasBasePointer(MF) && "missing base pointer!"); 493 // Try to use the frame pointer if we can, else use the base pointer 494 // since it's available. This is handy for the emergency spill slot, in 495 // particular. 496 if (AFI->isThumb2Function()) { 497 if (FPOffset >= -255 && FPOffset < 0) { 498 FrameReg = RegInfo->getFrameRegister(MF); 499 return FPOffset; 500 } 501 } else 502 FrameReg = RegInfo->getBaseRegister(); 503 } else if (AFI->isThumb2Function()) { 504 // In Thumb2 mode, the negative offset is very limited. Try to avoid 505 // out of range references. 506 if (FPOffset >= -255 && FPOffset < 0) { 507 FrameReg = RegInfo->getFrameRegister(MF); 508 return FPOffset; 509 } 510 } else if (Offset > (FPOffset < 0 ? -FPOffset : FPOffset)) { 511 // Otherwise, use SP or FP, whichever is closer to the stack slot. 512 FrameReg = RegInfo->getFrameRegister(MF); 513 return FPOffset; 514 } 515 } 516 // Use the base pointer if we have one. 517 if (RegInfo->hasBasePointer(MF)) 518 FrameReg = RegInfo->getBaseRegister(); 519 return Offset; 520 } 521 522 int ARMFrameLowering::getFrameIndexOffset(const MachineFunction &MF, 523 int FI) const { 524 unsigned FrameReg; 525 return getFrameIndexReference(MF, FI, FrameReg); 526 } 527 528 void ARMFrameLowering::emitPushInst(MachineBasicBlock &MBB, 529 MachineBasicBlock::iterator MI, 530 const std::vector<CalleeSavedInfo> &CSI, 531 unsigned StmOpc, unsigned StrOpc, 532 bool NoGap, 533 bool(*Func)(unsigned, bool), 534 unsigned MIFlags) const { 535 MachineFunction &MF = *MBB.getParent(); 536 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); 537 538 DebugLoc DL; 539 if (MI != MBB.end()) DL = MI->getDebugLoc(); 540 541 SmallVector<std::pair<unsigned,bool>, 4> Regs; 542 unsigned i = CSI.size(); 543 while (i != 0) { 544 unsigned LastReg = 0; 545 for (; i != 0; --i) { 546 unsigned Reg = CSI[i-1].getReg(); 547 if (!(Func)(Reg, STI.isTargetDarwin())) continue; 548 549 // Add the callee-saved register as live-in unless it's LR and 550 // @llvm.returnaddress is called. If LR is returned for 551 // @llvm.returnaddress then it's already added to the function and 552 // entry block live-in sets. 553 bool isKill = true; 554 if (Reg == ARM::LR) { 555 if (MF.getFrameInfo()->isReturnAddressTaken() && 556 MF.getRegInfo().isLiveIn(Reg)) 557 isKill = false; 558 } 559 560 if (isKill) 561 MBB.addLiveIn(Reg); 562 563 // If NoGap is true, push consecutive registers and then leave the rest 564 // for other instructions. e.g. 565 // vpush {d8, d10, d11} -> vpush {d8}, vpush {d10, d11} 566 if (NoGap && LastReg && LastReg != Reg-1) 567 break; 568 LastReg = Reg; 569 Regs.push_back(std::make_pair(Reg, isKill)); 570 } 571 572 if (Regs.empty()) 573 continue; 574 if (Regs.size() > 1 || StrOpc== 0) { 575 MachineInstrBuilder MIB = 576 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(StmOpc), ARM::SP) 577 .addReg(ARM::SP).setMIFlags(MIFlags)); 578 for (unsigned i = 0, e = Regs.size(); i < e; ++i) 579 MIB.addReg(Regs[i].first, getKillRegState(Regs[i].second)); 580 } else if (Regs.size() == 1) { 581 MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, TII.get(StrOpc), 582 ARM::SP) 583 .addReg(Regs[0].first, getKillRegState(Regs[0].second)) 584 .addReg(ARM::SP).setMIFlags(MIFlags); 585 // ARM mode needs an extra reg0 here due to addrmode2. Will go away once 586 // that refactoring is complete (eventually). 587 if (StrOpc == ARM::STR_PRE) { 588 MIB.addReg(0); 589 MIB.addImm(ARM_AM::getAM2Opc(ARM_AM::sub, 4, ARM_AM::no_shift)); 590 } else 591 MIB.addImm(-4); 592 AddDefaultPred(MIB); 593 } 594 Regs.clear(); 595 } 596 } 597 598 void ARMFrameLowering::emitPopInst(MachineBasicBlock &MBB, 599 MachineBasicBlock::iterator MI, 600 const std::vector<CalleeSavedInfo> &CSI, 601 unsigned LdmOpc, unsigned LdrOpc, 602 bool isVarArg, bool NoGap, 603 bool(*Func)(unsigned, bool)) const { 604 MachineFunction &MF = *MBB.getParent(); 605 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); 606 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 607 DebugLoc DL = MI->getDebugLoc(); 608 unsigned RetOpcode = MI->getOpcode(); 609 bool isTailCall = (RetOpcode == ARM::TCRETURNdi || 610 RetOpcode == ARM::TCRETURNdiND || 611 RetOpcode == ARM::TCRETURNri || 612 RetOpcode == ARM::TCRETURNriND); 613 614 SmallVector<unsigned, 4> Regs; 615 unsigned i = CSI.size(); 616 while (i != 0) { 617 unsigned LastReg = 0; 618 bool DeleteRet = false; 619 for (; i != 0; --i) { 620 unsigned Reg = CSI[i-1].getReg(); 621 if (!(Func)(Reg, STI.isTargetDarwin())) continue; 622 623 if (Reg == ARM::LR && !isTailCall && !isVarArg && STI.hasV5TOps()) { 624 Reg = ARM::PC; 625 LdmOpc = AFI->isThumbFunction() ? ARM::t2LDMIA_RET : ARM::LDMIA_RET; 626 // Fold the return instruction into the LDM. 627 DeleteRet = true; 628 } 629 630 // If NoGap is true, pop consecutive registers and then leave the rest 631 // for other instructions. e.g. 632 // vpop {d8, d10, d11} -> vpop {d8}, vpop {d10, d11} 633 if (NoGap && LastReg && LastReg != Reg-1) 634 break; 635 636 LastReg = Reg; 637 Regs.push_back(Reg); 638 } 639 640 if (Regs.empty()) 641 continue; 642 if (Regs.size() > 1 || LdrOpc == 0) { 643 MachineInstrBuilder MIB = 644 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(LdmOpc), ARM::SP) 645 .addReg(ARM::SP)); 646 for (unsigned i = 0, e = Regs.size(); i < e; ++i) 647 MIB.addReg(Regs[i], getDefRegState(true)); 648 if (DeleteRet) 649 MI->eraseFromParent(); 650 MI = MIB; 651 } else if (Regs.size() == 1) { 652 // If we adjusted the reg to PC from LR above, switch it back here. We 653 // only do that for LDM. 654 if (Regs[0] == ARM::PC) 655 Regs[0] = ARM::LR; 656 MachineInstrBuilder MIB = 657 BuildMI(MBB, MI, DL, TII.get(LdrOpc), Regs[0]) 658 .addReg(ARM::SP, RegState::Define) 659 .addReg(ARM::SP); 660 // ARM mode needs an extra reg0 here due to addrmode2. Will go away once 661 // that refactoring is complete (eventually). 662 if (LdrOpc == ARM::LDR_POST) { 663 MIB.addReg(0); 664 MIB.addImm(ARM_AM::getAM2Opc(ARM_AM::add, 4, ARM_AM::no_shift)); 665 } else 666 MIB.addImm(4); 667 AddDefaultPred(MIB); 668 } 669 Regs.clear(); 670 } 671 } 672 673 bool ARMFrameLowering::spillCalleeSavedRegisters(MachineBasicBlock &MBB, 674 MachineBasicBlock::iterator MI, 675 const std::vector<CalleeSavedInfo> &CSI, 676 const TargetRegisterInfo *TRI) const { 677 if (CSI.empty()) 678 return false; 679 680 MachineFunction &MF = *MBB.getParent(); 681 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 682 683 unsigned PushOpc = AFI->isThumbFunction() ? ARM::t2STMDB_UPD : ARM::STMDB_UPD; 684 unsigned PushOneOpc = AFI->isThumbFunction() ? ARM::t2STR_PRE : ARM::STR_PRE; 685 unsigned FltOpc = ARM::VSTMDDB_UPD; 686 emitPushInst(MBB, MI, CSI, PushOpc, PushOneOpc, false, &isARMArea1Register, 687 MachineInstr::FrameSetup); 688 emitPushInst(MBB, MI, CSI, PushOpc, PushOneOpc, false, &isARMArea2Register, 689 MachineInstr::FrameSetup); 690 emitPushInst(MBB, MI, CSI, FltOpc, 0, true, &isARMArea3Register, 691 MachineInstr::FrameSetup); 692 693 return true; 694 } 695 696 bool ARMFrameLowering::restoreCalleeSavedRegisters(MachineBasicBlock &MBB, 697 MachineBasicBlock::iterator MI, 698 const std::vector<CalleeSavedInfo> &CSI, 699 const TargetRegisterInfo *TRI) const { 700 if (CSI.empty()) 701 return false; 702 703 MachineFunction &MF = *MBB.getParent(); 704 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 705 bool isVarArg = AFI->getVarArgsRegSaveSize() > 0; 706 707 unsigned PopOpc = AFI->isThumbFunction() ? ARM::t2LDMIA_UPD : ARM::LDMIA_UPD; 708 unsigned LdrOpc = AFI->isThumbFunction() ? ARM::t2LDR_POST : ARM::LDR_POST; 709 unsigned FltOpc = ARM::VLDMDIA_UPD; 710 emitPopInst(MBB, MI, CSI, FltOpc, 0, isVarArg, true, &isARMArea3Register); 711 emitPopInst(MBB, MI, CSI, PopOpc, LdrOpc, isVarArg, false, 712 &isARMArea2Register); 713 emitPopInst(MBB, MI, CSI, PopOpc, LdrOpc, isVarArg, false, 714 &isARMArea1Register); 715 716 return true; 717 } 718 719 // FIXME: Make generic? 720 static unsigned GetFunctionSizeInBytes(const MachineFunction &MF, 721 const ARMBaseInstrInfo &TII) { 722 unsigned FnSize = 0; 723 for (MachineFunction::const_iterator MBBI = MF.begin(), E = MF.end(); 724 MBBI != E; ++MBBI) { 725 const MachineBasicBlock &MBB = *MBBI; 726 for (MachineBasicBlock::const_iterator I = MBB.begin(),E = MBB.end(); 727 I != E; ++I) 728 FnSize += TII.GetInstSizeInBytes(I); 729 } 730 return FnSize; 731 } 732 733 /// estimateStackSize - Estimate and return the size of the frame. 734 /// FIXME: Make generic? 735 static unsigned estimateStackSize(MachineFunction &MF) { 736 const MachineFrameInfo *FFI = MF.getFrameInfo(); 737 int Offset = 0; 738 for (int i = FFI->getObjectIndexBegin(); i != 0; ++i) { 739 int FixedOff = -FFI->getObjectOffset(i); 740 if (FixedOff > Offset) Offset = FixedOff; 741 } 742 for (unsigned i = 0, e = FFI->getObjectIndexEnd(); i != e; ++i) { 743 if (FFI->isDeadObjectIndex(i)) 744 continue; 745 Offset += FFI->getObjectSize(i); 746 unsigned Align = FFI->getObjectAlignment(i); 747 // Adjust to alignment boundary 748 Offset = (Offset+Align-1)/Align*Align; 749 } 750 return (unsigned)Offset; 751 } 752 753 /// estimateRSStackSizeLimit - Look at each instruction that references stack 754 /// frames and return the stack size limit beyond which some of these 755 /// instructions will require a scratch register during their expansion later. 756 // FIXME: Move to TII? 757 static unsigned estimateRSStackSizeLimit(MachineFunction &MF, 758 const TargetFrameLowering *TFI) { 759 const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 760 unsigned Limit = (1 << 12) - 1; 761 for (MachineFunction::iterator BB = MF.begin(),E = MF.end(); BB != E; ++BB) { 762 for (MachineBasicBlock::iterator I = BB->begin(), E = BB->end(); 763 I != E; ++I) { 764 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) { 765 if (!I->getOperand(i).isFI()) continue; 766 767 // When using ADDri to get the address of a stack object, 255 is the 768 // largest offset guaranteed to fit in the immediate offset. 769 if (I->getOpcode() == ARM::ADDri) { 770 Limit = std::min(Limit, (1U << 8) - 1); 771 break; 772 } 773 774 // Otherwise check the addressing mode. 775 switch (I->getDesc().TSFlags & ARMII::AddrModeMask) { 776 case ARMII::AddrMode3: 777 case ARMII::AddrModeT2_i8: 778 Limit = std::min(Limit, (1U << 8) - 1); 779 break; 780 case ARMII::AddrMode5: 781 case ARMII::AddrModeT2_i8s4: 782 Limit = std::min(Limit, ((1U << 8) - 1) * 4); 783 break; 784 case ARMII::AddrModeT2_i12: 785 // i12 supports only positive offset so these will be converted to 786 // i8 opcodes. See llvm::rewriteT2FrameIndex. 787 if (TFI->hasFP(MF) && AFI->hasStackFrame()) 788 Limit = std::min(Limit, (1U << 8) - 1); 789 break; 790 case ARMII::AddrMode4: 791 case ARMII::AddrMode6: 792 // Addressing modes 4 & 6 (load/store) instructions can't encode an 793 // immediate offset for stack references. 794 return 0; 795 default: 796 break; 797 } 798 break; // At most one FI per instruction 799 } 800 } 801 } 802 803 return Limit; 804 } 805 806 void 807 ARMFrameLowering::processFunctionBeforeCalleeSavedScan(MachineFunction &MF, 808 RegScavenger *RS) const { 809 // This tells PEI to spill the FP as if it is any other callee-save register 810 // to take advantage the eliminateFrameIndex machinery. This also ensures it 811 // is spilled in the order specified by getCalleeSavedRegs() to make it easier 812 // to combine multiple loads / stores. 813 bool CanEliminateFrame = true; 814 bool CS1Spilled = false; 815 bool LRSpilled = false; 816 unsigned NumGPRSpills = 0; 817 SmallVector<unsigned, 4> UnspilledCS1GPRs; 818 SmallVector<unsigned, 4> UnspilledCS2GPRs; 819 const ARMBaseRegisterInfo *RegInfo = 820 static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo()); 821 const ARMBaseInstrInfo &TII = 822 *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo()); 823 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 824 MachineFrameInfo *MFI = MF.getFrameInfo(); 825 unsigned FramePtr = RegInfo->getFrameRegister(MF); 826 827 // Spill R4 if Thumb2 function requires stack realignment - it will be used as 828 // scratch register. Also spill R4 if Thumb2 function has varsized objects, 829 // since it's not always possible to restore sp from fp in a single 830 // instruction. 831 // FIXME: It will be better just to find spare register here. 832 if (AFI->isThumb2Function() && 833 (MFI->hasVarSizedObjects() || RegInfo->needsStackRealignment(MF))) 834 MF.getRegInfo().setPhysRegUsed(ARM::R4); 835 836 if (AFI->isThumb1OnlyFunction()) { 837 // Spill LR if Thumb1 function uses variable length argument lists. 838 if (AFI->getVarArgsRegSaveSize() > 0) 839 MF.getRegInfo().setPhysRegUsed(ARM::LR); 840 841 // Spill R4 if Thumb1 epilogue has to restore SP from FP since 842 // FIXME: It will be better just to find spare register here. 843 if (MFI->hasVarSizedObjects()) 844 MF.getRegInfo().setPhysRegUsed(ARM::R4); 845 } 846 847 // Spill the BasePtr if it's used. 848 if (RegInfo->hasBasePointer(MF)) 849 MF.getRegInfo().setPhysRegUsed(RegInfo->getBaseRegister()); 850 851 // Don't spill FP if the frame can be eliminated. This is determined 852 // by scanning the callee-save registers to see if any is used. 853 const unsigned *CSRegs = RegInfo->getCalleeSavedRegs(); 854 for (unsigned i = 0; CSRegs[i]; ++i) { 855 unsigned Reg = CSRegs[i]; 856 bool Spilled = false; 857 if (MF.getRegInfo().isPhysRegUsed(Reg)) { 858 Spilled = true; 859 CanEliminateFrame = false; 860 } else { 861 // Check alias registers too. 862 for (const unsigned *Aliases = 863 RegInfo->getAliasSet(Reg); *Aliases; ++Aliases) { 864 if (MF.getRegInfo().isPhysRegUsed(*Aliases)) { 865 Spilled = true; 866 CanEliminateFrame = false; 867 } 868 } 869 } 870 871 if (!ARM::GPRRegisterClass->contains(Reg)) 872 continue; 873 874 if (Spilled) { 875 NumGPRSpills++; 876 877 if (!STI.isTargetDarwin()) { 878 if (Reg == ARM::LR) 879 LRSpilled = true; 880 CS1Spilled = true; 881 continue; 882 } 883 884 // Keep track if LR and any of R4, R5, R6, and R7 is spilled. 885 switch (Reg) { 886 case ARM::LR: 887 LRSpilled = true; 888 // Fallthrough 889 case ARM::R4: case ARM::R5: 890 case ARM::R6: case ARM::R7: 891 CS1Spilled = true; 892 break; 893 default: 894 break; 895 } 896 } else { 897 if (!STI.isTargetDarwin()) { 898 UnspilledCS1GPRs.push_back(Reg); 899 continue; 900 } 901 902 switch (Reg) { 903 case ARM::R4: case ARM::R5: 904 case ARM::R6: case ARM::R7: 905 case ARM::LR: 906 UnspilledCS1GPRs.push_back(Reg); 907 break; 908 default: 909 UnspilledCS2GPRs.push_back(Reg); 910 break; 911 } 912 } 913 } 914 915 bool ForceLRSpill = false; 916 if (!LRSpilled && AFI->isThumb1OnlyFunction()) { 917 unsigned FnSize = GetFunctionSizeInBytes(MF, TII); 918 // Force LR to be spilled if the Thumb function size is > 2048. This enables 919 // use of BL to implement far jump. If it turns out that it's not needed 920 // then the branch fix up path will undo it. 921 if (FnSize >= (1 << 11)) { 922 CanEliminateFrame = false; 923 ForceLRSpill = true; 924 } 925 } 926 927 // If any of the stack slot references may be out of range of an immediate 928 // offset, make sure a register (or a spill slot) is available for the 929 // register scavenger. Note that if we're indexing off the frame pointer, the 930 // effective stack size is 4 bytes larger since the FP points to the stack 931 // slot of the previous FP. Also, if we have variable sized objects in the 932 // function, stack slot references will often be negative, and some of 933 // our instructions are positive-offset only, so conservatively consider 934 // that case to want a spill slot (or register) as well. Similarly, if 935 // the function adjusts the stack pointer during execution and the 936 // adjustments aren't already part of our stack size estimate, our offset 937 // calculations may be off, so be conservative. 938 // FIXME: We could add logic to be more precise about negative offsets 939 // and which instructions will need a scratch register for them. Is it 940 // worth the effort and added fragility? 941 bool BigStack = 942 (RS && 943 (estimateStackSize(MF) + ((hasFP(MF) && AFI->hasStackFrame()) ? 4:0) >= 944 estimateRSStackSizeLimit(MF, this))) 945 || MFI->hasVarSizedObjects() 946 || (MFI->adjustsStack() && !canSimplifyCallFramePseudos(MF)); 947 948 bool ExtraCSSpill = false; 949 if (BigStack || !CanEliminateFrame || RegInfo->cannotEliminateFrame(MF)) { 950 AFI->setHasStackFrame(true); 951 952 // If LR is not spilled, but at least one of R4, R5, R6, and R7 is spilled. 953 // Spill LR as well so we can fold BX_RET to the registers restore (LDM). 954 if (!LRSpilled && CS1Spilled) { 955 MF.getRegInfo().setPhysRegUsed(ARM::LR); 956 NumGPRSpills++; 957 UnspilledCS1GPRs.erase(std::find(UnspilledCS1GPRs.begin(), 958 UnspilledCS1GPRs.end(), (unsigned)ARM::LR)); 959 ForceLRSpill = false; 960 ExtraCSSpill = true; 961 } 962 963 if (hasFP(MF)) { 964 MF.getRegInfo().setPhysRegUsed(FramePtr); 965 NumGPRSpills++; 966 } 967 968 // If stack and double are 8-byte aligned and we are spilling an odd number 969 // of GPRs, spill one extra callee save GPR so we won't have to pad between 970 // the integer and double callee save areas. 971 unsigned TargetAlign = getStackAlignment(); 972 if (TargetAlign == 8 && (NumGPRSpills & 1)) { 973 if (CS1Spilled && !UnspilledCS1GPRs.empty()) { 974 for (unsigned i = 0, e = UnspilledCS1GPRs.size(); i != e; ++i) { 975 unsigned Reg = UnspilledCS1GPRs[i]; 976 // Don't spill high register if the function is thumb1 977 if (!AFI->isThumb1OnlyFunction() || 978 isARMLowRegister(Reg) || Reg == ARM::LR) { 979 MF.getRegInfo().setPhysRegUsed(Reg); 980 if (!RegInfo->isReservedReg(MF, Reg)) 981 ExtraCSSpill = true; 982 break; 983 } 984 } 985 } else if (!UnspilledCS2GPRs.empty() && !AFI->isThumb1OnlyFunction()) { 986 unsigned Reg = UnspilledCS2GPRs.front(); 987 MF.getRegInfo().setPhysRegUsed(Reg); 988 if (!RegInfo->isReservedReg(MF, Reg)) 989 ExtraCSSpill = true; 990 } 991 } 992 993 // Estimate if we might need to scavenge a register at some point in order 994 // to materialize a stack offset. If so, either spill one additional 995 // callee-saved register or reserve a special spill slot to facilitate 996 // register scavenging. Thumb1 needs a spill slot for stack pointer 997 // adjustments also, even when the frame itself is small. 998 if (BigStack && !ExtraCSSpill) { 999 // If any non-reserved CS register isn't spilled, just spill one or two 1000 // extra. That should take care of it! 1001 unsigned NumExtras = TargetAlign / 4; 1002 SmallVector<unsigned, 2> Extras; 1003 while (NumExtras && !UnspilledCS1GPRs.empty()) { 1004 unsigned Reg = UnspilledCS1GPRs.back(); 1005 UnspilledCS1GPRs.pop_back(); 1006 if (!RegInfo->isReservedReg(MF, Reg) && 1007 (!AFI->isThumb1OnlyFunction() || isARMLowRegister(Reg) || 1008 Reg == ARM::LR)) { 1009 Extras.push_back(Reg); 1010 NumExtras--; 1011 } 1012 } 1013 // For non-Thumb1 functions, also check for hi-reg CS registers 1014 if (!AFI->isThumb1OnlyFunction()) { 1015 while (NumExtras && !UnspilledCS2GPRs.empty()) { 1016 unsigned Reg = UnspilledCS2GPRs.back(); 1017 UnspilledCS2GPRs.pop_back(); 1018 if (!RegInfo->isReservedReg(MF, Reg)) { 1019 Extras.push_back(Reg); 1020 NumExtras--; 1021 } 1022 } 1023 } 1024 if (Extras.size() && NumExtras == 0) { 1025 for (unsigned i = 0, e = Extras.size(); i != e; ++i) { 1026 MF.getRegInfo().setPhysRegUsed(Extras[i]); 1027 } 1028 } else if (!AFI->isThumb1OnlyFunction()) { 1029 // note: Thumb1 functions spill to R12, not the stack. Reserve a slot 1030 // closest to SP or frame pointer. 1031 const TargetRegisterClass *RC = ARM::GPRRegisterClass; 1032 RS->setScavengingFrameIndex(MFI->CreateStackObject(RC->getSize(), 1033 RC->getAlignment(), 1034 false)); 1035 } 1036 } 1037 } 1038 1039 if (ForceLRSpill) { 1040 MF.getRegInfo().setPhysRegUsed(ARM::LR); 1041 AFI->setLRIsSpilledForFarJump(true); 1042 } 1043 } 1044