xref: /llvm-project/llvm/lib/Target/AMDGPU/SIMachineFunctionInfo.h (revision bc7902f1483c20dd1bf78f7115b3e9c59f8e01cc)
1 //==- SIMachineFunctionInfo.h - SIMachineFunctionInfo interface --*- C++ -*-==//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 /// \file
10 //
11 //===----------------------------------------------------------------------===//
12 
13 #ifndef LLVM_LIB_TARGET_AMDGPU_SIMACHINEFUNCTIONINFO_H
14 #define LLVM_LIB_TARGET_AMDGPU_SIMACHINEFUNCTIONINFO_H
15 
16 #include "AMDGPUArgumentUsageInfo.h"
17 #include "AMDGPUMachineFunction.h"
18 #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
19 #include "SIInstrInfo.h"
20 #include "llvm/ADT/MapVector.h"
21 #include "llvm/CodeGen/MIRYamlMapping.h"
22 #include "llvm/CodeGen/PseudoSourceValue.h"
23 #include "llvm/Support/raw_ostream.h"
24 
25 namespace llvm {
26 
27 class MachineFrameInfo;
28 class MachineFunction;
29 class SIMachineFunctionInfo;
30 class SIRegisterInfo;
31 class TargetRegisterClass;
32 
33 class AMDGPUPseudoSourceValue : public PseudoSourceValue {
34 public:
35   enum AMDGPUPSVKind : unsigned {
36     PSVBuffer = PseudoSourceValue::TargetCustom,
37     PSVImage,
38     GWSResource
39   };
40 
41 protected:
42   AMDGPUPseudoSourceValue(unsigned Kind, const TargetInstrInfo &TII)
43       : PseudoSourceValue(Kind, TII) {}
44 
45 public:
46   bool isConstant(const MachineFrameInfo *) const override {
47     // This should probably be true for most images, but we will start by being
48     // conservative.
49     return false;
50   }
51 
52   bool isAliased(const MachineFrameInfo *) const override {
53     return true;
54   }
55 
56   bool mayAlias(const MachineFrameInfo *) const override {
57     return true;
58   }
59 };
60 
61 class AMDGPUBufferPseudoSourceValue final : public AMDGPUPseudoSourceValue {
62 public:
63   explicit AMDGPUBufferPseudoSourceValue(const TargetInstrInfo &TII)
64       : AMDGPUPseudoSourceValue(PSVBuffer, TII) {}
65 
66   static bool classof(const PseudoSourceValue *V) {
67     return V->kind() == PSVBuffer;
68   }
69 
70   void printCustom(raw_ostream &OS) const override { OS << "BufferResource"; }
71 };
72 
73 class AMDGPUImagePseudoSourceValue final : public AMDGPUPseudoSourceValue {
74 public:
75   // TODO: Is the img rsrc useful?
76   explicit AMDGPUImagePseudoSourceValue(const TargetInstrInfo &TII)
77       : AMDGPUPseudoSourceValue(PSVImage, TII) {}
78 
79   static bool classof(const PseudoSourceValue *V) {
80     return V->kind() == PSVImage;
81   }
82 
83   void printCustom(raw_ostream &OS) const override { OS << "ImageResource"; }
84 };
85 
86 class AMDGPUGWSResourcePseudoSourceValue final : public AMDGPUPseudoSourceValue {
87 public:
88   explicit AMDGPUGWSResourcePseudoSourceValue(const TargetInstrInfo &TII)
89       : AMDGPUPseudoSourceValue(GWSResource, TII) {}
90 
91   static bool classof(const PseudoSourceValue *V) {
92     return V->kind() == GWSResource;
93   }
94 
95   // These are inaccessible memory from IR.
96   bool isAliased(const MachineFrameInfo *) const override {
97     return false;
98   }
99 
100   // These are inaccessible memory from IR.
101   bool mayAlias(const MachineFrameInfo *) const override {
102     return false;
103   }
104 
105   void printCustom(raw_ostream &OS) const override {
106     OS << "GWSResource";
107   }
108 };
109 
110 namespace yaml {
111 
112 struct SIArgument {
113   bool IsRegister;
114   union {
115     StringValue RegisterName;
116     unsigned StackOffset;
117   };
118   Optional<unsigned> Mask;
119 
120   // Default constructor, which creates a stack argument.
121   SIArgument() : IsRegister(false), StackOffset(0) {}
122   SIArgument(const SIArgument &Other) {
123     IsRegister = Other.IsRegister;
124     if (IsRegister) {
125       ::new ((void *)std::addressof(RegisterName))
126           StringValue(Other.RegisterName);
127     } else
128       StackOffset = Other.StackOffset;
129     Mask = Other.Mask;
130   }
131   SIArgument &operator=(const SIArgument &Other) {
132     IsRegister = Other.IsRegister;
133     if (IsRegister) {
134       ::new ((void *)std::addressof(RegisterName))
135           StringValue(Other.RegisterName);
136     } else
137       StackOffset = Other.StackOffset;
138     Mask = Other.Mask;
139     return *this;
140   }
141   ~SIArgument() {
142     if (IsRegister)
143       RegisterName.~StringValue();
144   }
145 
146   // Helper to create a register or stack argument.
147   static inline SIArgument createArgument(bool IsReg) {
148     if (IsReg)
149       return SIArgument(IsReg);
150     return SIArgument();
151   }
152 
153 private:
154   // Construct a register argument.
155   SIArgument(bool) : IsRegister(true), RegisterName() {}
156 };
157 
158 template <> struct MappingTraits<SIArgument> {
159   static void mapping(IO &YamlIO, SIArgument &A) {
160     if (YamlIO.outputting()) {
161       if (A.IsRegister)
162         YamlIO.mapRequired("reg", A.RegisterName);
163       else
164         YamlIO.mapRequired("offset", A.StackOffset);
165     } else {
166       auto Keys = YamlIO.keys();
167       if (is_contained(Keys, "reg")) {
168         A = SIArgument::createArgument(true);
169         YamlIO.mapRequired("reg", A.RegisterName);
170       } else if (is_contained(Keys, "offset"))
171         YamlIO.mapRequired("offset", A.StackOffset);
172       else
173         YamlIO.setError("missing required key 'reg' or 'offset'");
174     }
175     YamlIO.mapOptional("mask", A.Mask);
176   }
177   static const bool flow = true;
178 };
179 
180 struct SIArgumentInfo {
181   Optional<SIArgument> PrivateSegmentBuffer;
182   Optional<SIArgument> DispatchPtr;
183   Optional<SIArgument> QueuePtr;
184   Optional<SIArgument> KernargSegmentPtr;
185   Optional<SIArgument> DispatchID;
186   Optional<SIArgument> FlatScratchInit;
187   Optional<SIArgument> PrivateSegmentSize;
188 
189   Optional<SIArgument> WorkGroupIDX;
190   Optional<SIArgument> WorkGroupIDY;
191   Optional<SIArgument> WorkGroupIDZ;
192   Optional<SIArgument> WorkGroupInfo;
193   Optional<SIArgument> PrivateSegmentWaveByteOffset;
194 
195   Optional<SIArgument> ImplicitArgPtr;
196   Optional<SIArgument> ImplicitBufferPtr;
197 
198   Optional<SIArgument> WorkItemIDX;
199   Optional<SIArgument> WorkItemIDY;
200   Optional<SIArgument> WorkItemIDZ;
201 };
202 
203 template <> struct MappingTraits<SIArgumentInfo> {
204   static void mapping(IO &YamlIO, SIArgumentInfo &AI) {
205     YamlIO.mapOptional("privateSegmentBuffer", AI.PrivateSegmentBuffer);
206     YamlIO.mapOptional("dispatchPtr", AI.DispatchPtr);
207     YamlIO.mapOptional("queuePtr", AI.QueuePtr);
208     YamlIO.mapOptional("kernargSegmentPtr", AI.KernargSegmentPtr);
209     YamlIO.mapOptional("dispatchID", AI.DispatchID);
210     YamlIO.mapOptional("flatScratchInit", AI.FlatScratchInit);
211     YamlIO.mapOptional("privateSegmentSize", AI.PrivateSegmentSize);
212 
213     YamlIO.mapOptional("workGroupIDX", AI.WorkGroupIDX);
214     YamlIO.mapOptional("workGroupIDY", AI.WorkGroupIDY);
215     YamlIO.mapOptional("workGroupIDZ", AI.WorkGroupIDZ);
216     YamlIO.mapOptional("workGroupInfo", AI.WorkGroupInfo);
217     YamlIO.mapOptional("privateSegmentWaveByteOffset",
218                        AI.PrivateSegmentWaveByteOffset);
219 
220     YamlIO.mapOptional("implicitArgPtr", AI.ImplicitArgPtr);
221     YamlIO.mapOptional("implicitBufferPtr", AI.ImplicitBufferPtr);
222 
223     YamlIO.mapOptional("workItemIDX", AI.WorkItemIDX);
224     YamlIO.mapOptional("workItemIDY", AI.WorkItemIDY);
225     YamlIO.mapOptional("workItemIDZ", AI.WorkItemIDZ);
226   }
227 };
228 
229 // Default to default mode for default calling convention.
230 struct SIMode {
231   bool IEEE = true;
232   bool DX10Clamp = true;
233   bool FP32InputDenormals = true;
234   bool FP32OutputDenormals = true;
235   bool FP64FP16InputDenormals = true;
236   bool FP64FP16OutputDenormals = true;
237 
238   SIMode() = default;
239 
240   SIMode(const AMDGPU::SIModeRegisterDefaults &Mode) {
241     IEEE = Mode.IEEE;
242     DX10Clamp = Mode.DX10Clamp;
243     FP32InputDenormals = Mode.FP32InputDenormals;
244     FP32OutputDenormals = Mode.FP32OutputDenormals;
245     FP64FP16InputDenormals = Mode.FP64FP16InputDenormals;
246     FP64FP16OutputDenormals = Mode.FP64FP16OutputDenormals;
247   }
248 
249   bool operator ==(const SIMode Other) const {
250     return IEEE == Other.IEEE &&
251            DX10Clamp == Other.DX10Clamp &&
252            FP32InputDenormals == Other.FP32InputDenormals &&
253            FP32OutputDenormals == Other.FP32OutputDenormals &&
254            FP64FP16InputDenormals == Other.FP64FP16InputDenormals &&
255            FP64FP16OutputDenormals == Other.FP64FP16OutputDenormals;
256   }
257 };
258 
259 template <> struct MappingTraits<SIMode> {
260   static void mapping(IO &YamlIO, SIMode &Mode) {
261     YamlIO.mapOptional("ieee", Mode.IEEE, true);
262     YamlIO.mapOptional("dx10-clamp", Mode.DX10Clamp, true);
263     YamlIO.mapOptional("fp32-input-denormals", Mode.FP32InputDenormals, true);
264     YamlIO.mapOptional("fp32-output-denormals", Mode.FP32OutputDenormals, true);
265     YamlIO.mapOptional("fp64-fp16-input-denormals", Mode.FP64FP16InputDenormals, true);
266     YamlIO.mapOptional("fp64-fp16-output-denormals", Mode.FP64FP16OutputDenormals, true);
267   }
268 };
269 
270 struct SIMachineFunctionInfo final : public yaml::MachineFunctionInfo {
271   uint64_t ExplicitKernArgSize = 0;
272   unsigned MaxKernArgAlign = 0;
273   unsigned LDSSize = 0;
274   Align DynLDSAlign;
275   bool IsEntryFunction = false;
276   bool NoSignedZerosFPMath = false;
277   bool MemoryBound = false;
278   bool WaveLimiter = false;
279   bool HasSpilledSGPRs = false;
280   bool HasSpilledVGPRs = false;
281   uint32_t HighBitsOf32BitAddress = 0;
282 
283   // TODO: 10 may be a better default since it's the maximum.
284   unsigned Occupancy = 0;
285 
286   StringValue ScratchRSrcReg = "$private_rsrc_reg";
287   StringValue FrameOffsetReg = "$fp_reg";
288   StringValue StackPtrOffsetReg = "$sp_reg";
289 
290   Optional<SIArgumentInfo> ArgInfo;
291   SIMode Mode;
292   Optional<FrameIndex> ScavengeFI;
293 
294   SIMachineFunctionInfo() = default;
295   SIMachineFunctionInfo(const llvm::SIMachineFunctionInfo &,
296                         const TargetRegisterInfo &TRI,
297                         const llvm::MachineFunction &MF);
298 
299   void mappingImpl(yaml::IO &YamlIO) override;
300   ~SIMachineFunctionInfo() = default;
301 };
302 
303 template <> struct MappingTraits<SIMachineFunctionInfo> {
304   static void mapping(IO &YamlIO, SIMachineFunctionInfo &MFI) {
305     YamlIO.mapOptional("explicitKernArgSize", MFI.ExplicitKernArgSize,
306                        UINT64_C(0));
307     YamlIO.mapOptional("maxKernArgAlign", MFI.MaxKernArgAlign, 0u);
308     YamlIO.mapOptional("ldsSize", MFI.LDSSize, 0u);
309     YamlIO.mapOptional("dynLDSAlign", MFI.DynLDSAlign, Align());
310     YamlIO.mapOptional("isEntryFunction", MFI.IsEntryFunction, false);
311     YamlIO.mapOptional("noSignedZerosFPMath", MFI.NoSignedZerosFPMath, false);
312     YamlIO.mapOptional("memoryBound", MFI.MemoryBound, false);
313     YamlIO.mapOptional("waveLimiter", MFI.WaveLimiter, false);
314     YamlIO.mapOptional("hasSpilledSGPRs", MFI.HasSpilledSGPRs, false);
315     YamlIO.mapOptional("hasSpilledVGPRs", MFI.HasSpilledVGPRs, false);
316     YamlIO.mapOptional("scratchRSrcReg", MFI.ScratchRSrcReg,
317                        StringValue("$private_rsrc_reg"));
318     YamlIO.mapOptional("frameOffsetReg", MFI.FrameOffsetReg,
319                        StringValue("$fp_reg"));
320     YamlIO.mapOptional("stackPtrOffsetReg", MFI.StackPtrOffsetReg,
321                        StringValue("$sp_reg"));
322     YamlIO.mapOptional("argumentInfo", MFI.ArgInfo);
323     YamlIO.mapOptional("mode", MFI.Mode, SIMode());
324     YamlIO.mapOptional("highBitsOf32BitAddress",
325                        MFI.HighBitsOf32BitAddress, 0u);
326     YamlIO.mapOptional("occupancy", MFI.Occupancy, 0);
327     YamlIO.mapOptional("scavengeFI", MFI.ScavengeFI);
328   }
329 };
330 
331 } // end namespace yaml
332 
333 /// This class keeps track of the SPI_SP_INPUT_ADDR config register, which
334 /// tells the hardware which interpolation parameters to load.
335 class SIMachineFunctionInfo final : public AMDGPUMachineFunction {
336   friend class GCNTargetMachine;
337 
338   // Registers that may be reserved for spilling purposes. These may be the same
339   // as the input registers.
340   Register ScratchRSrcReg = AMDGPU::PRIVATE_RSRC_REG;
341 
342   // This is the the unswizzled offset from the current dispatch's scratch wave
343   // base to the beginning of the current function's frame.
344   Register FrameOffsetReg = AMDGPU::FP_REG;
345 
346   // This is an ABI register used in the non-entry calling convention to
347   // communicate the unswizzled offset from the current dispatch's scratch wave
348   // base to the beginning of the new function's frame.
349   Register StackPtrOffsetReg = AMDGPU::SP_REG;
350 
351   AMDGPUFunctionArgInfo ArgInfo;
352 
353   // Graphics info.
354   unsigned PSInputAddr = 0;
355   unsigned PSInputEnable = 0;
356 
357   /// Number of bytes of arguments this function has on the stack. If the callee
358   /// is expected to restore the argument stack this should be a multiple of 16,
359   /// all usable during a tail call.
360   ///
361   /// The alternative would forbid tail call optimisation in some cases: if we
362   /// want to transfer control from a function with 8-bytes of stack-argument
363   /// space to a function with 16-bytes then misalignment of this value would
364   /// make a stack adjustment necessary, which could not be undone by the
365   /// callee.
366   unsigned BytesInStackArgArea = 0;
367 
368   bool ReturnsVoid = true;
369 
370   // A pair of default/requested minimum/maximum flat work group sizes.
371   // Minimum - first, maximum - second.
372   std::pair<unsigned, unsigned> FlatWorkGroupSizes = {0, 0};
373 
374   // A pair of default/requested minimum/maximum number of waves per execution
375   // unit. Minimum - first, maximum - second.
376   std::pair<unsigned, unsigned> WavesPerEU = {0, 0};
377 
378   std::unique_ptr<const AMDGPUBufferPseudoSourceValue> BufferPSV;
379   std::unique_ptr<const AMDGPUImagePseudoSourceValue> ImagePSV;
380   std::unique_ptr<const AMDGPUGWSResourcePseudoSourceValue> GWSResourcePSV;
381 
382 private:
383   unsigned NumUserSGPRs = 0;
384   unsigned NumSystemSGPRs = 0;
385 
386   bool HasSpilledSGPRs = false;
387   bool HasSpilledVGPRs = false;
388   bool HasNonSpillStackObjects = false;
389   bool IsStackRealigned = false;
390 
391   unsigned NumSpilledSGPRs = 0;
392   unsigned NumSpilledVGPRs = 0;
393 
394   // Feature bits required for inputs passed in user SGPRs.
395   bool PrivateSegmentBuffer : 1;
396   bool DispatchPtr : 1;
397   bool QueuePtr : 1;
398   bool KernargSegmentPtr : 1;
399   bool DispatchID : 1;
400   bool FlatScratchInit : 1;
401 
402   // Feature bits required for inputs passed in system SGPRs.
403   bool WorkGroupIDX : 1; // Always initialized.
404   bool WorkGroupIDY : 1;
405   bool WorkGroupIDZ : 1;
406   bool WorkGroupInfo : 1;
407   bool PrivateSegmentWaveByteOffset : 1;
408 
409   bool WorkItemIDX : 1; // Always initialized.
410   bool WorkItemIDY : 1;
411   bool WorkItemIDZ : 1;
412 
413   // Private memory buffer
414   // Compute directly in sgpr[0:1]
415   // Other shaders indirect 64-bits at sgpr[0:1]
416   bool ImplicitBufferPtr : 1;
417 
418   // Pointer to where the ABI inserts special kernel arguments separate from the
419   // user arguments. This is an offset from the KernargSegmentPtr.
420   bool ImplicitArgPtr : 1;
421 
422   bool MayNeedAGPRs : 1;
423 
424   // The hard-wired high half of the address of the global information table
425   // for AMDPAL OS type. 0xffffffff represents no hard-wired high half, since
426   // current hardware only allows a 16 bit value.
427   unsigned GITPtrHigh;
428 
429   unsigned HighBitsOf32BitAddress;
430   unsigned GDSSize;
431 
432   // Current recorded maximum possible occupancy.
433   unsigned Occupancy;
434 
435   mutable Optional<bool> UsesAGPRs;
436 
437   MCPhysReg getNextUserSGPR() const;
438 
439   MCPhysReg getNextSystemSGPR() const;
440 
441 public:
442   struct SpilledReg {
443     Register VGPR;
444     int Lane = -1;
445 
446     SpilledReg() = default;
447     SpilledReg(Register R, int L) : VGPR (R), Lane (L) {}
448 
449     bool hasLane() { return Lane != -1;}
450     bool hasReg() { return VGPR != 0;}
451   };
452 
453   struct SGPRSpillVGPR {
454     // VGPR used for SGPR spills
455     Register VGPR;
456 
457     // If the VGPR is is used for SGPR spills in a non-entrypoint function, the
458     // stack slot used to save/restore it in the prolog/epilog.
459     Optional<int> FI;
460 
461     SGPRSpillVGPR(Register V, Optional<int> F) : VGPR(V), FI(F) {}
462   };
463 
464   struct VGPRSpillToAGPR {
465     SmallVector<MCPhysReg, 32> Lanes;
466     bool FullyAllocated = false;
467     bool IsDead = false;
468   };
469 
470   // Map WWM VGPR to a stack slot that is used to save/restore it in the
471   // prolog/epilog.
472   MapVector<Register, Optional<int>> WWMReservedRegs;
473 
474 private:
475   // Track VGPR + wave index for each subregister of the SGPR spilled to
476   // frameindex key.
477   DenseMap<int, std::vector<SpilledReg>> SGPRToVGPRSpills;
478   unsigned NumVGPRSpillLanes = 0;
479   SmallVector<SGPRSpillVGPR, 2> SpillVGPRs;
480 
481   DenseMap<int, VGPRSpillToAGPR> VGPRToAGPRSpills;
482 
483   // AGPRs used for VGPR spills.
484   SmallVector<MCPhysReg, 32> SpillAGPR;
485 
486   // VGPRs used for AGPR spills.
487   SmallVector<MCPhysReg, 32> SpillVGPR;
488 
489   // Emergency stack slot. Sometimes, we create this before finalizing the stack
490   // frame, so save it here and add it to the RegScavenger later.
491   Optional<int> ScavengeFI;
492 
493 private:
494   Register VGPRForAGPRCopy;
495 
496 public:
497   Register getVGPRForAGPRCopy() const {
498     assert(VGPRForAGPRCopy &&
499            "Valid VGPR for AGPR copy must have been identified by now");
500     return VGPRForAGPRCopy;
501   }
502 
503 public: // FIXME
504   /// If this is set, an SGPR used for save/restore of the register used for the
505   /// frame pointer.
506   Register SGPRForFPSaveRestoreCopy;
507   Optional<int> FramePointerSaveIndex;
508 
509   /// If this is set, an SGPR used for save/restore of the register used for the
510   /// base pointer.
511   Register SGPRForBPSaveRestoreCopy;
512   Optional<int> BasePointerSaveIndex;
513 
514   bool isCalleeSavedReg(const MCPhysReg *CSRegs, MCPhysReg Reg);
515 
516 public:
517   SIMachineFunctionInfo(const MachineFunction &MF);
518 
519   bool initializeBaseYamlFields(const yaml::SIMachineFunctionInfo &YamlMFI,
520                                 const MachineFunction &MF,
521                                 PerFunctionMIParsingState &PFS,
522                                 SMDiagnostic &Error, SMRange &SourceRange);
523 
524   void reserveWWMRegister(Register Reg, Optional<int> FI) {
525     WWMReservedRegs.insert(std::make_pair(Reg, FI));
526   }
527 
528   ArrayRef<SpilledReg> getSGPRToVGPRSpills(int FrameIndex) const {
529     auto I = SGPRToVGPRSpills.find(FrameIndex);
530     return (I == SGPRToVGPRSpills.end()) ?
531       ArrayRef<SpilledReg>() : makeArrayRef(I->second);
532   }
533 
534   ArrayRef<SGPRSpillVGPR> getSGPRSpillVGPRs() const { return SpillVGPRs; }
535 
536   ArrayRef<MCPhysReg> getAGPRSpillVGPRs() const {
537     return SpillAGPR;
538   }
539 
540   ArrayRef<MCPhysReg> getVGPRSpillAGPRs() const {
541     return SpillVGPR;
542   }
543 
544   MCPhysReg getVGPRToAGPRSpill(int FrameIndex, unsigned Lane) const {
545     auto I = VGPRToAGPRSpills.find(FrameIndex);
546     return (I == VGPRToAGPRSpills.end()) ? (MCPhysReg)AMDGPU::NoRegister
547                                          : I->second.Lanes[Lane];
548   }
549 
550   void setVGPRToAGPRSpillDead(int FrameIndex) {
551     auto I = VGPRToAGPRSpills.find(FrameIndex);
552     if (I != VGPRToAGPRSpills.end())
553       I->second.IsDead = true;
554   }
555 
556   bool haveFreeLanesForSGPRSpill(const MachineFunction &MF,
557                                  unsigned NumLane) const;
558   bool allocateSGPRSpillToVGPR(MachineFunction &MF, int FI);
559   bool allocateVGPRSpillToAGPR(MachineFunction &MF, int FI, bool isAGPRtoVGPR);
560 
561   /// If \p ResetSGPRSpillStackIDs is true, reset the stack ID from sgpr-spill
562   /// to the default stack.
563   bool removeDeadFrameIndices(MachineFrameInfo &MFI,
564                               bool ResetSGPRSpillStackIDs);
565 
566   int getScavengeFI(MachineFrameInfo &MFI, const SIRegisterInfo &TRI);
567   Optional<int> getOptionalScavengeFI() const { return ScavengeFI; }
568 
569   unsigned getBytesInStackArgArea() const {
570     return BytesInStackArgArea;
571   }
572 
573   void setBytesInStackArgArea(unsigned Bytes) {
574     BytesInStackArgArea = Bytes;
575   }
576 
577   // Add user SGPRs.
578   Register addPrivateSegmentBuffer(const SIRegisterInfo &TRI);
579   Register addDispatchPtr(const SIRegisterInfo &TRI);
580   Register addQueuePtr(const SIRegisterInfo &TRI);
581   Register addKernargSegmentPtr(const SIRegisterInfo &TRI);
582   Register addDispatchID(const SIRegisterInfo &TRI);
583   Register addFlatScratchInit(const SIRegisterInfo &TRI);
584   Register addImplicitBufferPtr(const SIRegisterInfo &TRI);
585 
586   // Add system SGPRs.
587   Register addWorkGroupIDX() {
588     ArgInfo.WorkGroupIDX = ArgDescriptor::createRegister(getNextSystemSGPR());
589     NumSystemSGPRs += 1;
590     return ArgInfo.WorkGroupIDX.getRegister();
591   }
592 
593   Register addWorkGroupIDY() {
594     ArgInfo.WorkGroupIDY = ArgDescriptor::createRegister(getNextSystemSGPR());
595     NumSystemSGPRs += 1;
596     return ArgInfo.WorkGroupIDY.getRegister();
597   }
598 
599   Register addWorkGroupIDZ() {
600     ArgInfo.WorkGroupIDZ = ArgDescriptor::createRegister(getNextSystemSGPR());
601     NumSystemSGPRs += 1;
602     return ArgInfo.WorkGroupIDZ.getRegister();
603   }
604 
605   Register addWorkGroupInfo() {
606     ArgInfo.WorkGroupInfo = ArgDescriptor::createRegister(getNextSystemSGPR());
607     NumSystemSGPRs += 1;
608     return ArgInfo.WorkGroupInfo.getRegister();
609   }
610 
611   // Add special VGPR inputs
612   void setWorkItemIDX(ArgDescriptor Arg) {
613     ArgInfo.WorkItemIDX = Arg;
614   }
615 
616   void setWorkItemIDY(ArgDescriptor Arg) {
617     ArgInfo.WorkItemIDY = Arg;
618   }
619 
620   void setWorkItemIDZ(ArgDescriptor Arg) {
621     ArgInfo.WorkItemIDZ = Arg;
622   }
623 
624   Register addPrivateSegmentWaveByteOffset() {
625     ArgInfo.PrivateSegmentWaveByteOffset
626       = ArgDescriptor::createRegister(getNextSystemSGPR());
627     NumSystemSGPRs += 1;
628     return ArgInfo.PrivateSegmentWaveByteOffset.getRegister();
629   }
630 
631   void setPrivateSegmentWaveByteOffset(Register Reg) {
632     ArgInfo.PrivateSegmentWaveByteOffset = ArgDescriptor::createRegister(Reg);
633   }
634 
635   bool hasPrivateSegmentBuffer() const {
636     return PrivateSegmentBuffer;
637   }
638 
639   bool hasDispatchPtr() const {
640     return DispatchPtr;
641   }
642 
643   bool hasQueuePtr() const {
644     return QueuePtr;
645   }
646 
647   bool hasKernargSegmentPtr() const {
648     return KernargSegmentPtr;
649   }
650 
651   bool hasDispatchID() const {
652     return DispatchID;
653   }
654 
655   bool hasFlatScratchInit() const {
656     return FlatScratchInit;
657   }
658 
659   bool hasWorkGroupIDX() const {
660     return WorkGroupIDX;
661   }
662 
663   bool hasWorkGroupIDY() const {
664     return WorkGroupIDY;
665   }
666 
667   bool hasWorkGroupIDZ() const {
668     return WorkGroupIDZ;
669   }
670 
671   bool hasWorkGroupInfo() const {
672     return WorkGroupInfo;
673   }
674 
675   bool hasPrivateSegmentWaveByteOffset() const {
676     return PrivateSegmentWaveByteOffset;
677   }
678 
679   bool hasWorkItemIDX() const {
680     return WorkItemIDX;
681   }
682 
683   bool hasWorkItemIDY() const {
684     return WorkItemIDY;
685   }
686 
687   bool hasWorkItemIDZ() const {
688     return WorkItemIDZ;
689   }
690 
691   bool hasImplicitArgPtr() const {
692     return ImplicitArgPtr;
693   }
694 
695   bool hasImplicitBufferPtr() const {
696     return ImplicitBufferPtr;
697   }
698 
699   AMDGPUFunctionArgInfo &getArgInfo() {
700     return ArgInfo;
701   }
702 
703   const AMDGPUFunctionArgInfo &getArgInfo() const {
704     return ArgInfo;
705   }
706 
707   std::tuple<const ArgDescriptor *, const TargetRegisterClass *, LLT>
708   getPreloadedValue(AMDGPUFunctionArgInfo::PreloadedValue Value) const {
709     return ArgInfo.getPreloadedValue(Value);
710   }
711 
712   MCRegister getPreloadedReg(AMDGPUFunctionArgInfo::PreloadedValue Value) const {
713     auto Arg = std::get<0>(ArgInfo.getPreloadedValue(Value));
714     return Arg ? Arg->getRegister() : MCRegister();
715   }
716 
717   unsigned getGITPtrHigh() const {
718     return GITPtrHigh;
719   }
720 
721   Register getGITPtrLoReg(const MachineFunction &MF) const;
722 
723   uint32_t get32BitAddressHighBits() const {
724     return HighBitsOf32BitAddress;
725   }
726 
727   unsigned getGDSSize() const {
728     return GDSSize;
729   }
730 
731   unsigned getNumUserSGPRs() const {
732     return NumUserSGPRs;
733   }
734 
735   unsigned getNumPreloadedSGPRs() const {
736     return NumUserSGPRs + NumSystemSGPRs;
737   }
738 
739   Register getPrivateSegmentWaveByteOffsetSystemSGPR() const {
740     return ArgInfo.PrivateSegmentWaveByteOffset.getRegister();
741   }
742 
743   /// Returns the physical register reserved for use as the resource
744   /// descriptor for scratch accesses.
745   Register getScratchRSrcReg() const {
746     return ScratchRSrcReg;
747   }
748 
749   void setScratchRSrcReg(Register Reg) {
750     assert(Reg != 0 && "Should never be unset");
751     ScratchRSrcReg = Reg;
752   }
753 
754   Register getFrameOffsetReg() const {
755     return FrameOffsetReg;
756   }
757 
758   void setFrameOffsetReg(Register Reg) {
759     assert(Reg != 0 && "Should never be unset");
760     FrameOffsetReg = Reg;
761   }
762 
763   void setStackPtrOffsetReg(Register Reg) {
764     assert(Reg != 0 && "Should never be unset");
765     StackPtrOffsetReg = Reg;
766   }
767 
768   // Note the unset value for this is AMDGPU::SP_REG rather than
769   // NoRegister. This is mostly a workaround for MIR tests where state that
770   // can't be directly computed from the function is not preserved in serialized
771   // MIR.
772   Register getStackPtrOffsetReg() const {
773     return StackPtrOffsetReg;
774   }
775 
776   Register getQueuePtrUserSGPR() const {
777     return ArgInfo.QueuePtr.getRegister();
778   }
779 
780   Register getImplicitBufferPtrUserSGPR() const {
781     return ArgInfo.ImplicitBufferPtr.getRegister();
782   }
783 
784   bool hasSpilledSGPRs() const {
785     return HasSpilledSGPRs;
786   }
787 
788   void setHasSpilledSGPRs(bool Spill = true) {
789     HasSpilledSGPRs = Spill;
790   }
791 
792   bool hasSpilledVGPRs() const {
793     return HasSpilledVGPRs;
794   }
795 
796   void setHasSpilledVGPRs(bool Spill = true) {
797     HasSpilledVGPRs = Spill;
798   }
799 
800   bool hasNonSpillStackObjects() const {
801     return HasNonSpillStackObjects;
802   }
803 
804   void setHasNonSpillStackObjects(bool StackObject = true) {
805     HasNonSpillStackObjects = StackObject;
806   }
807 
808   bool isStackRealigned() const {
809     return IsStackRealigned;
810   }
811 
812   void setIsStackRealigned(bool Realigned = true) {
813     IsStackRealigned = Realigned;
814   }
815 
816   unsigned getNumSpilledSGPRs() const {
817     return NumSpilledSGPRs;
818   }
819 
820   unsigned getNumSpilledVGPRs() const {
821     return NumSpilledVGPRs;
822   }
823 
824   void addToSpilledSGPRs(unsigned num) {
825     NumSpilledSGPRs += num;
826   }
827 
828   void addToSpilledVGPRs(unsigned num) {
829     NumSpilledVGPRs += num;
830   }
831 
832   unsigned getPSInputAddr() const {
833     return PSInputAddr;
834   }
835 
836   unsigned getPSInputEnable() const {
837     return PSInputEnable;
838   }
839 
840   bool isPSInputAllocated(unsigned Index) const {
841     return PSInputAddr & (1 << Index);
842   }
843 
844   void markPSInputAllocated(unsigned Index) {
845     PSInputAddr |= 1 << Index;
846   }
847 
848   void markPSInputEnabled(unsigned Index) {
849     PSInputEnable |= 1 << Index;
850   }
851 
852   bool returnsVoid() const {
853     return ReturnsVoid;
854   }
855 
856   void setIfReturnsVoid(bool Value) {
857     ReturnsVoid = Value;
858   }
859 
860   /// \returns A pair of default/requested minimum/maximum flat work group sizes
861   /// for this function.
862   std::pair<unsigned, unsigned> getFlatWorkGroupSizes() const {
863     return FlatWorkGroupSizes;
864   }
865 
866   /// \returns Default/requested minimum flat work group size for this function.
867   unsigned getMinFlatWorkGroupSize() const {
868     return FlatWorkGroupSizes.first;
869   }
870 
871   /// \returns Default/requested maximum flat work group size for this function.
872   unsigned getMaxFlatWorkGroupSize() const {
873     return FlatWorkGroupSizes.second;
874   }
875 
876   /// \returns A pair of default/requested minimum/maximum number of waves per
877   /// execution unit.
878   std::pair<unsigned, unsigned> getWavesPerEU() const {
879     return WavesPerEU;
880   }
881 
882   /// \returns Default/requested minimum number of waves per execution unit.
883   unsigned getMinWavesPerEU() const {
884     return WavesPerEU.first;
885   }
886 
887   /// \returns Default/requested maximum number of waves per execution unit.
888   unsigned getMaxWavesPerEU() const {
889     return WavesPerEU.second;
890   }
891 
892   /// \returns SGPR used for \p Dim's work group ID.
893   Register getWorkGroupIDSGPR(unsigned Dim) const {
894     switch (Dim) {
895     case 0:
896       assert(hasWorkGroupIDX());
897       return ArgInfo.WorkGroupIDX.getRegister();
898     case 1:
899       assert(hasWorkGroupIDY());
900       return ArgInfo.WorkGroupIDY.getRegister();
901     case 2:
902       assert(hasWorkGroupIDZ());
903       return ArgInfo.WorkGroupIDZ.getRegister();
904     }
905     llvm_unreachable("unexpected dimension");
906   }
907 
908   const AMDGPUBufferPseudoSourceValue *getBufferPSV(const SIInstrInfo &TII) {
909     if (!BufferPSV)
910       BufferPSV = std::make_unique<AMDGPUBufferPseudoSourceValue>(TII);
911 
912     return BufferPSV.get();
913   }
914 
915   const AMDGPUImagePseudoSourceValue *getImagePSV(const SIInstrInfo &TII) {
916     if (!ImagePSV)
917       ImagePSV = std::make_unique<AMDGPUImagePseudoSourceValue>(TII);
918 
919     return ImagePSV.get();
920   }
921 
922   const AMDGPUGWSResourcePseudoSourceValue *getGWSPSV(const SIInstrInfo &TII) {
923     if (!GWSResourcePSV) {
924       GWSResourcePSV =
925           std::make_unique<AMDGPUGWSResourcePseudoSourceValue>(TII);
926     }
927 
928     return GWSResourcePSV.get();
929   }
930 
931   unsigned getOccupancy() const {
932     return Occupancy;
933   }
934 
935   unsigned getMinAllowedOccupancy() const {
936     if (!isMemoryBound() && !needsWaveLimiter())
937       return Occupancy;
938     return (Occupancy < 4) ? Occupancy : 4;
939   }
940 
941   void limitOccupancy(const MachineFunction &MF);
942 
943   void limitOccupancy(unsigned Limit) {
944     if (Occupancy > Limit)
945       Occupancy = Limit;
946   }
947 
948   void increaseOccupancy(const MachineFunction &MF, unsigned Limit) {
949     if (Occupancy < Limit)
950       Occupancy = Limit;
951     limitOccupancy(MF);
952   }
953 
954   bool mayNeedAGPRs() const {
955     return MayNeedAGPRs;
956   }
957 
958   // \returns true if a function has a use of AGPRs via inline asm or
959   // has a call which may use it.
960   bool mayUseAGPRs(const MachineFunction &MF) const;
961 
962   // \returns true if a function needs or may need AGPRs.
963   bool usesAGPRs(const MachineFunction &MF) const;
964 };
965 
966 } // end namespace llvm
967 
968 #endif // LLVM_LIB_TARGET_AMDGPU_SIMACHINEFUNCTIONINFO_H
969