1 //===-- SIFoldOperands.cpp - Fold operands --- ----------------------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 /// \file 8 //===----------------------------------------------------------------------===// 9 // 10 11 #include "AMDGPU.h" 12 #include "AMDGPUSubtarget.h" 13 #include "SIInstrInfo.h" 14 #include "SIMachineFunctionInfo.h" 15 #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 16 #include "llvm/ADT/DepthFirstIterator.h" 17 #include "llvm/CodeGen/LiveIntervals.h" 18 #include "llvm/CodeGen/MachineFunctionPass.h" 19 #include "llvm/CodeGen/MachineInstrBuilder.h" 20 #include "llvm/CodeGen/MachineRegisterInfo.h" 21 #include "llvm/Support/Debug.h" 22 #include "llvm/Support/raw_ostream.h" 23 #include "llvm/Target/TargetMachine.h" 24 25 #define DEBUG_TYPE "si-fold-operands" 26 using namespace llvm; 27 28 namespace { 29 30 struct FoldCandidate { 31 MachineInstr *UseMI; 32 union { 33 MachineOperand *OpToFold; 34 uint64_t ImmToFold; 35 int FrameIndexToFold; 36 }; 37 int ShrinkOpcode; 38 unsigned char UseOpNo; 39 MachineOperand::MachineOperandType Kind; 40 bool Commuted; 41 42 FoldCandidate(MachineInstr *MI, unsigned OpNo, MachineOperand *FoldOp, 43 bool Commuted_ = false, 44 int ShrinkOp = -1) : 45 UseMI(MI), OpToFold(nullptr), ShrinkOpcode(ShrinkOp), UseOpNo(OpNo), 46 Kind(FoldOp->getType()), 47 Commuted(Commuted_) { 48 if (FoldOp->isImm()) { 49 ImmToFold = FoldOp->getImm(); 50 } else if (FoldOp->isFI()) { 51 FrameIndexToFold = FoldOp->getIndex(); 52 } else { 53 assert(FoldOp->isReg() || FoldOp->isGlobal()); 54 OpToFold = FoldOp; 55 } 56 } 57 58 bool isFI() const { 59 return Kind == MachineOperand::MO_FrameIndex; 60 } 61 62 bool isImm() const { 63 return Kind == MachineOperand::MO_Immediate; 64 } 65 66 bool isReg() const { 67 return Kind == MachineOperand::MO_Register; 68 } 69 70 bool isGlobal() const { return Kind == MachineOperand::MO_GlobalAddress; } 71 72 bool isCommuted() const { 73 return Commuted; 74 } 75 76 bool needsShrink() const { 77 return ShrinkOpcode != -1; 78 } 79 80 int getShrinkOpcode() const { 81 return ShrinkOpcode; 82 } 83 }; 84 85 class SIFoldOperands : public MachineFunctionPass { 86 public: 87 static char ID; 88 MachineRegisterInfo *MRI; 89 const SIInstrInfo *TII; 90 const SIRegisterInfo *TRI; 91 const GCNSubtarget *ST; 92 const SIMachineFunctionInfo *MFI; 93 94 void foldOperand(MachineOperand &OpToFold, 95 MachineInstr *UseMI, 96 int UseOpIdx, 97 SmallVectorImpl<FoldCandidate> &FoldList, 98 SmallVectorImpl<MachineInstr *> &CopiesToReplace) const; 99 100 void foldInstOperand(MachineInstr &MI, MachineOperand &OpToFold) const; 101 102 const MachineOperand *isClamp(const MachineInstr &MI) const; 103 bool tryFoldClamp(MachineInstr &MI); 104 105 std::pair<const MachineOperand *, int> isOMod(const MachineInstr &MI) const; 106 bool tryFoldOMod(MachineInstr &MI); 107 108 public: 109 SIFoldOperands() : MachineFunctionPass(ID) { 110 initializeSIFoldOperandsPass(*PassRegistry::getPassRegistry()); 111 } 112 113 bool runOnMachineFunction(MachineFunction &MF) override; 114 115 StringRef getPassName() const override { return "SI Fold Operands"; } 116 117 void getAnalysisUsage(AnalysisUsage &AU) const override { 118 AU.setPreservesCFG(); 119 MachineFunctionPass::getAnalysisUsage(AU); 120 } 121 }; 122 123 } // End anonymous namespace. 124 125 INITIALIZE_PASS(SIFoldOperands, DEBUG_TYPE, 126 "SI Fold Operands", false, false) 127 128 char SIFoldOperands::ID = 0; 129 130 char &llvm::SIFoldOperandsID = SIFoldOperands::ID; 131 132 // Wrapper around isInlineConstant that understands special cases when 133 // instruction types are replaced during operand folding. 134 static bool isInlineConstantIfFolded(const SIInstrInfo *TII, 135 const MachineInstr &UseMI, 136 unsigned OpNo, 137 const MachineOperand &OpToFold) { 138 if (TII->isInlineConstant(UseMI, OpNo, OpToFold)) 139 return true; 140 141 unsigned Opc = UseMI.getOpcode(); 142 switch (Opc) { 143 case AMDGPU::V_MAC_F32_e64: 144 case AMDGPU::V_MAC_F16_e64: 145 case AMDGPU::V_FMAC_F32_e64: { 146 // Special case for mac. Since this is replaced with mad when folded into 147 // src2, we need to check the legality for the final instruction. 148 int Src2Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2); 149 if (static_cast<int>(OpNo) == Src2Idx) { 150 bool IsFMA = Opc == AMDGPU::V_FMAC_F32_e64; 151 bool IsF32 = Opc == AMDGPU::V_MAC_F32_e64; 152 153 unsigned Opc = IsFMA ? 154 AMDGPU::V_FMA_F32 : (IsF32 ? AMDGPU::V_MAD_F32 : AMDGPU::V_MAD_F16); 155 const MCInstrDesc &MadDesc = TII->get(Opc); 156 return TII->isInlineConstant(OpToFold, MadDesc.OpInfo[OpNo].OperandType); 157 } 158 return false; 159 } 160 default: 161 return false; 162 } 163 } 164 165 // TODO: Add heuristic that the frame index might not fit in the addressing mode 166 // immediate offset to avoid materializing in loops. 167 static bool frameIndexMayFold(const SIInstrInfo *TII, 168 const MachineInstr &UseMI, 169 int OpNo, 170 const MachineOperand &OpToFold) { 171 return OpToFold.isFI() && 172 (TII->isMUBUF(UseMI) || TII->isFLATScratch(UseMI)) && 173 OpNo == AMDGPU::getNamedOperandIdx(UseMI.getOpcode(), AMDGPU::OpName::vaddr); 174 } 175 176 FunctionPass *llvm::createSIFoldOperandsPass() { 177 return new SIFoldOperands(); 178 } 179 180 static bool updateOperand(FoldCandidate &Fold, 181 const SIInstrInfo &TII, 182 const TargetRegisterInfo &TRI, 183 const GCNSubtarget &ST) { 184 MachineInstr *MI = Fold.UseMI; 185 MachineOperand &Old = MI->getOperand(Fold.UseOpNo); 186 assert(Old.isReg()); 187 188 if (Fold.isImm()) { 189 if (MI->getDesc().TSFlags & SIInstrFlags::IsPacked && 190 !(MI->getDesc().TSFlags & SIInstrFlags::IsMAI) && 191 AMDGPU::isInlinableLiteralV216(static_cast<uint16_t>(Fold.ImmToFold), 192 ST.hasInv2PiInlineImm())) { 193 // Set op_sel/op_sel_hi on this operand or bail out if op_sel is 194 // already set. 195 unsigned Opcode = MI->getOpcode(); 196 int OpNo = MI->getOperandNo(&Old); 197 int ModIdx = -1; 198 if (OpNo == AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0)) 199 ModIdx = AMDGPU::OpName::src0_modifiers; 200 else if (OpNo == AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1)) 201 ModIdx = AMDGPU::OpName::src1_modifiers; 202 else if (OpNo == AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2)) 203 ModIdx = AMDGPU::OpName::src2_modifiers; 204 assert(ModIdx != -1); 205 ModIdx = AMDGPU::getNamedOperandIdx(Opcode, ModIdx); 206 MachineOperand &Mod = MI->getOperand(ModIdx); 207 unsigned Val = Mod.getImm(); 208 if ((Val & SISrcMods::OP_SEL_0) || !(Val & SISrcMods::OP_SEL_1)) 209 return false; 210 // Only apply the following transformation if that operand requries 211 // a packed immediate. 212 switch (TII.get(Opcode).OpInfo[OpNo].OperandType) { 213 case AMDGPU::OPERAND_REG_IMM_V2FP16: 214 case AMDGPU::OPERAND_REG_IMM_V2INT16: 215 case AMDGPU::OPERAND_REG_INLINE_C_V2FP16: 216 case AMDGPU::OPERAND_REG_INLINE_C_V2INT16: 217 // If upper part is all zero we do not need op_sel_hi. 218 if (!isUInt<16>(Fold.ImmToFold)) { 219 if (!(Fold.ImmToFold & 0xffff)) { 220 Mod.setImm(Mod.getImm() | SISrcMods::OP_SEL_0); 221 Mod.setImm(Mod.getImm() & ~SISrcMods::OP_SEL_1); 222 Old.ChangeToImmediate((Fold.ImmToFold >> 16) & 0xffff); 223 return true; 224 } 225 Mod.setImm(Mod.getImm() & ~SISrcMods::OP_SEL_1); 226 Old.ChangeToImmediate(Fold.ImmToFold & 0xffff); 227 return true; 228 } 229 break; 230 default: 231 break; 232 } 233 } 234 } 235 236 if ((Fold.isImm() || Fold.isFI() || Fold.isGlobal()) && Fold.needsShrink()) { 237 MachineBasicBlock *MBB = MI->getParent(); 238 auto Liveness = MBB->computeRegisterLiveness(&TRI, AMDGPU::VCC, MI); 239 if (Liveness != MachineBasicBlock::LQR_Dead) 240 return false; 241 242 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo(); 243 int Op32 = Fold.getShrinkOpcode(); 244 MachineOperand &Dst0 = MI->getOperand(0); 245 MachineOperand &Dst1 = MI->getOperand(1); 246 assert(Dst0.isDef() && Dst1.isDef()); 247 248 bool HaveNonDbgCarryUse = !MRI.use_nodbg_empty(Dst1.getReg()); 249 250 const TargetRegisterClass *Dst0RC = MRI.getRegClass(Dst0.getReg()); 251 Register NewReg0 = MRI.createVirtualRegister(Dst0RC); 252 253 MachineInstr *Inst32 = TII.buildShrunkInst(*MI, Op32); 254 255 if (HaveNonDbgCarryUse) { 256 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::COPY), Dst1.getReg()) 257 .addReg(AMDGPU::VCC, RegState::Kill); 258 } 259 260 // Keep the old instruction around to avoid breaking iterators, but 261 // replace it with a dummy instruction to remove uses. 262 // 263 // FIXME: We should not invert how this pass looks at operands to avoid 264 // this. Should track set of foldable movs instead of looking for uses 265 // when looking at a use. 266 Dst0.setReg(NewReg0); 267 for (unsigned I = MI->getNumOperands() - 1; I > 0; --I) 268 MI->RemoveOperand(I); 269 MI->setDesc(TII.get(AMDGPU::IMPLICIT_DEF)); 270 271 if (Fold.isCommuted()) 272 TII.commuteInstruction(*Inst32, false); 273 return true; 274 } 275 276 assert(!Fold.needsShrink() && "not handled"); 277 278 if (Fold.isImm()) { 279 Old.ChangeToImmediate(Fold.ImmToFold); 280 return true; 281 } 282 283 if (Fold.isGlobal()) { 284 Old.ChangeToGA(Fold.OpToFold->getGlobal(), Fold.OpToFold->getOffset(), 285 Fold.OpToFold->getTargetFlags()); 286 return true; 287 } 288 289 if (Fold.isFI()) { 290 Old.ChangeToFrameIndex(Fold.FrameIndexToFold); 291 return true; 292 } 293 294 MachineOperand *New = Fold.OpToFold; 295 Old.substVirtReg(New->getReg(), New->getSubReg(), TRI); 296 Old.setIsUndef(New->isUndef()); 297 return true; 298 } 299 300 static bool isUseMIInFoldList(ArrayRef<FoldCandidate> FoldList, 301 const MachineInstr *MI) { 302 for (auto Candidate : FoldList) { 303 if (Candidate.UseMI == MI) 304 return true; 305 } 306 return false; 307 } 308 309 static bool tryAddToFoldList(SmallVectorImpl<FoldCandidate> &FoldList, 310 MachineInstr *MI, unsigned OpNo, 311 MachineOperand *OpToFold, 312 const SIInstrInfo *TII) { 313 if (!TII->isOperandLegal(*MI, OpNo, OpToFold)) { 314 // Special case for v_mac_{f16, f32}_e64 if we are trying to fold into src2 315 unsigned Opc = MI->getOpcode(); 316 if ((Opc == AMDGPU::V_MAC_F32_e64 || Opc == AMDGPU::V_MAC_F16_e64 || 317 Opc == AMDGPU::V_FMAC_F32_e64) && 318 (int)OpNo == AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2)) { 319 bool IsFMA = Opc == AMDGPU::V_FMAC_F32_e64; 320 bool IsF32 = Opc == AMDGPU::V_MAC_F32_e64; 321 unsigned NewOpc = IsFMA ? 322 AMDGPU::V_FMA_F32 : (IsF32 ? AMDGPU::V_MAD_F32 : AMDGPU::V_MAD_F16); 323 324 // Check if changing this to a v_mad_{f16, f32} instruction will allow us 325 // to fold the operand. 326 MI->setDesc(TII->get(NewOpc)); 327 bool FoldAsMAD = tryAddToFoldList(FoldList, MI, OpNo, OpToFold, TII); 328 if (FoldAsMAD) { 329 MI->untieRegOperand(OpNo); 330 return true; 331 } 332 MI->setDesc(TII->get(Opc)); 333 } 334 335 // Special case for s_setreg_b32 336 if (Opc == AMDGPU::S_SETREG_B32 && OpToFold->isImm()) { 337 MI->setDesc(TII->get(AMDGPU::S_SETREG_IMM32_B32)); 338 FoldList.push_back(FoldCandidate(MI, OpNo, OpToFold)); 339 return true; 340 } 341 342 // If we are already folding into another operand of MI, then 343 // we can't commute the instruction, otherwise we risk making the 344 // other fold illegal. 345 if (isUseMIInFoldList(FoldList, MI)) 346 return false; 347 348 unsigned CommuteOpNo = OpNo; 349 350 // Operand is not legal, so try to commute the instruction to 351 // see if this makes it possible to fold. 352 unsigned CommuteIdx0 = TargetInstrInfo::CommuteAnyOperandIndex; 353 unsigned CommuteIdx1 = TargetInstrInfo::CommuteAnyOperandIndex; 354 bool CanCommute = TII->findCommutedOpIndices(*MI, CommuteIdx0, CommuteIdx1); 355 356 if (CanCommute) { 357 if (CommuteIdx0 == OpNo) 358 CommuteOpNo = CommuteIdx1; 359 else if (CommuteIdx1 == OpNo) 360 CommuteOpNo = CommuteIdx0; 361 } 362 363 364 // One of operands might be an Imm operand, and OpNo may refer to it after 365 // the call of commuteInstruction() below. Such situations are avoided 366 // here explicitly as OpNo must be a register operand to be a candidate 367 // for memory folding. 368 if (CanCommute && (!MI->getOperand(CommuteIdx0).isReg() || 369 !MI->getOperand(CommuteIdx1).isReg())) 370 return false; 371 372 if (!CanCommute || 373 !TII->commuteInstruction(*MI, false, CommuteIdx0, CommuteIdx1)) 374 return false; 375 376 if (!TII->isOperandLegal(*MI, CommuteOpNo, OpToFold)) { 377 if ((Opc == AMDGPU::V_ADD_I32_e64 || 378 Opc == AMDGPU::V_SUB_I32_e64 || 379 Opc == AMDGPU::V_SUBREV_I32_e64) && // FIXME 380 (OpToFold->isImm() || OpToFold->isFI() || OpToFold->isGlobal())) { 381 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo(); 382 383 // Verify the other operand is a VGPR, otherwise we would violate the 384 // constant bus restriction. 385 unsigned OtherIdx = CommuteOpNo == CommuteIdx0 ? CommuteIdx1 : CommuteIdx0; 386 MachineOperand &OtherOp = MI->getOperand(OtherIdx); 387 if (!OtherOp.isReg() || 388 !TII->getRegisterInfo().isVGPR(MRI, OtherOp.getReg())) 389 return false; 390 391 assert(MI->getOperand(1).isDef()); 392 393 // Make sure to get the 32-bit version of the commuted opcode. 394 unsigned MaybeCommutedOpc = MI->getOpcode(); 395 int Op32 = AMDGPU::getVOPe32(MaybeCommutedOpc); 396 397 FoldList.push_back(FoldCandidate(MI, CommuteOpNo, OpToFold, true, 398 Op32)); 399 return true; 400 } 401 402 TII->commuteInstruction(*MI, false, CommuteIdx0, CommuteIdx1); 403 return false; 404 } 405 406 FoldList.push_back(FoldCandidate(MI, CommuteOpNo, OpToFold, true)); 407 return true; 408 } 409 410 FoldList.push_back(FoldCandidate(MI, OpNo, OpToFold)); 411 return true; 412 } 413 414 // If the use operand doesn't care about the value, this may be an operand only 415 // used for register indexing, in which case it is unsafe to fold. 416 static bool isUseSafeToFold(const SIInstrInfo *TII, 417 const MachineInstr &MI, 418 const MachineOperand &UseMO) { 419 return !UseMO.isUndef() && !TII->isSDWA(MI); 420 //return !MI.hasRegisterImplicitUseOperand(UseMO.getReg()); 421 } 422 423 static bool tryToFoldACImm(const SIInstrInfo *TII, 424 const MachineOperand &OpToFold, 425 MachineInstr *UseMI, 426 unsigned UseOpIdx, 427 SmallVectorImpl<FoldCandidate> &FoldList) { 428 const MCInstrDesc &Desc = UseMI->getDesc(); 429 const MCOperandInfo *OpInfo = Desc.OpInfo; 430 if (!OpInfo || UseOpIdx >= Desc.getNumOperands()) 431 return false; 432 433 uint8_t OpTy = OpInfo[UseOpIdx].OperandType; 434 if (OpTy < AMDGPU::OPERAND_REG_INLINE_AC_FIRST || 435 OpTy > AMDGPU::OPERAND_REG_INLINE_AC_LAST) 436 return false; 437 438 if (OpToFold.isImm() && TII->isInlineConstant(OpToFold, OpTy)) { 439 UseMI->getOperand(UseOpIdx).ChangeToImmediate(OpToFold.getImm()); 440 return true; 441 } 442 443 if (!OpToFold.isReg()) 444 return false; 445 446 Register UseReg = OpToFold.getReg(); 447 if (!Register::isVirtualRegister(UseReg)) 448 return false; 449 450 if (llvm::find_if(FoldList, [UseMI](const FoldCandidate &FC) { 451 return FC.UseMI == UseMI; }) != FoldList.end()) 452 return false; 453 454 MachineRegisterInfo &MRI = UseMI->getParent()->getParent()->getRegInfo(); 455 const MachineInstr *Def = MRI.getUniqueVRegDef(UseReg); 456 if (!Def || !Def->isRegSequence()) 457 return false; 458 459 int64_t Imm; 460 MachineOperand *Op; 461 for (unsigned I = 1, E = Def->getNumExplicitOperands(); I < E; I += 2) { 462 const MachineOperand &Sub = Def->getOperand(I); 463 if (!Sub.isReg() || Sub.getSubReg()) 464 return false; 465 MachineInstr *SubDef = MRI.getUniqueVRegDef(Sub.getReg()); 466 while (SubDef && !SubDef->isMoveImmediate() && 467 !SubDef->getOperand(1).isImm() && TII->isFoldableCopy(*SubDef)) 468 SubDef = MRI.getUniqueVRegDef(SubDef->getOperand(1).getReg()); 469 if (!SubDef || !SubDef->isMoveImmediate() || !SubDef->getOperand(1).isImm()) 470 return false; 471 Op = &SubDef->getOperand(1); 472 auto SubImm = Op->getImm(); 473 if (I == 1) { 474 if (!TII->isInlineConstant(SubDef->getOperand(1), OpTy)) 475 return false; 476 477 Imm = SubImm; 478 continue; 479 } 480 if (Imm != SubImm) 481 return false; // Can only fold splat constants 482 } 483 484 FoldList.push_back(FoldCandidate(UseMI, UseOpIdx, Op)); 485 return true; 486 } 487 488 void SIFoldOperands::foldOperand( 489 MachineOperand &OpToFold, 490 MachineInstr *UseMI, 491 int UseOpIdx, 492 SmallVectorImpl<FoldCandidate> &FoldList, 493 SmallVectorImpl<MachineInstr *> &CopiesToReplace) const { 494 const MachineOperand &UseOp = UseMI->getOperand(UseOpIdx); 495 496 if (!isUseSafeToFold(TII, *UseMI, UseOp)) 497 return; 498 499 // FIXME: Fold operands with subregs. 500 if (UseOp.isReg() && OpToFold.isReg()) { 501 if (UseOp.isImplicit() || UseOp.getSubReg() != AMDGPU::NoSubRegister) 502 return; 503 504 // Don't fold subregister extracts into tied operands, only if it is a full 505 // copy since a subregister use tied to a full register def doesn't really 506 // make sense. e.g. don't fold: 507 // 508 // %1 = COPY %0:sub1 509 // %2<tied3> = V_MAC_{F16, F32} %3, %4, %1<tied0> 510 // 511 // into 512 // %2<tied3> = V_MAC_{F16, F32} %3, %4, %0:sub1<tied0> 513 if (UseOp.isTied() && OpToFold.getSubReg() != AMDGPU::NoSubRegister) 514 return; 515 } 516 517 // Special case for REG_SEQUENCE: We can't fold literals into 518 // REG_SEQUENCE instructions, so we have to fold them into the 519 // uses of REG_SEQUENCE. 520 if (UseMI->isRegSequence()) { 521 Register RegSeqDstReg = UseMI->getOperand(0).getReg(); 522 unsigned RegSeqDstSubReg = UseMI->getOperand(UseOpIdx + 1).getImm(); 523 524 MachineRegisterInfo::use_iterator Next; 525 for (MachineRegisterInfo::use_iterator 526 RSUse = MRI->use_begin(RegSeqDstReg), RSE = MRI->use_end(); 527 RSUse != RSE; RSUse = Next) { 528 Next = std::next(RSUse); 529 530 MachineInstr *RSUseMI = RSUse->getParent(); 531 532 if (tryToFoldACImm(TII, UseMI->getOperand(0), RSUseMI, 533 RSUse.getOperandNo(), FoldList)) 534 continue; 535 536 if (RSUse->getSubReg() != RegSeqDstSubReg) 537 continue; 538 539 foldOperand(OpToFold, RSUseMI, RSUse.getOperandNo(), FoldList, 540 CopiesToReplace); 541 } 542 543 return; 544 } 545 546 if (tryToFoldACImm(TII, OpToFold, UseMI, UseOpIdx, FoldList)) 547 return; 548 549 if (frameIndexMayFold(TII, *UseMI, UseOpIdx, OpToFold)) { 550 // Sanity check that this is a stack access. 551 // FIXME: Should probably use stack pseudos before frame lowering. 552 MachineOperand *SOff = TII->getNamedOperand(*UseMI, AMDGPU::OpName::soffset); 553 if (!SOff->isReg() || (SOff->getReg() != MFI->getScratchWaveOffsetReg() && 554 SOff->getReg() != MFI->getStackPtrOffsetReg())) 555 return; 556 557 if (TII->getNamedOperand(*UseMI, AMDGPU::OpName::srsrc)->getReg() != 558 MFI->getScratchRSrcReg()) 559 return; 560 561 // A frame index will resolve to a positive constant, so it should always be 562 // safe to fold the addressing mode, even pre-GFX9. 563 UseMI->getOperand(UseOpIdx).ChangeToFrameIndex(OpToFold.getIndex()); 564 SOff->setReg(MFI->getStackPtrOffsetReg()); 565 return; 566 } 567 568 bool FoldingImmLike = 569 OpToFold.isImm() || OpToFold.isFI() || OpToFold.isGlobal(); 570 571 if (FoldingImmLike && UseMI->isCopy()) { 572 Register DestReg = UseMI->getOperand(0).getReg(); 573 const TargetRegisterClass *DestRC = Register::isVirtualRegister(DestReg) 574 ? MRI->getRegClass(DestReg) 575 : TRI->getPhysRegClass(DestReg); 576 577 Register SrcReg = UseMI->getOperand(1).getReg(); 578 if (Register::isVirtualRegister(DestReg) && 579 Register::isVirtualRegister(SrcReg)) { 580 const TargetRegisterClass * SrcRC = MRI->getRegClass(SrcReg); 581 if (TRI->isSGPRClass(SrcRC) && TRI->hasVectorRegisters(DestRC)) { 582 MachineRegisterInfo::use_iterator NextUse; 583 SmallVector<FoldCandidate, 4> CopyUses; 584 for (MachineRegisterInfo::use_iterator 585 Use = MRI->use_begin(DestReg), E = MRI->use_end(); 586 Use != E; Use = NextUse) { 587 NextUse = std::next(Use); 588 FoldCandidate FC = FoldCandidate(Use->getParent(), 589 Use.getOperandNo(), &UseMI->getOperand(1)); 590 CopyUses.push_back(FC); 591 } 592 for (auto & F : CopyUses) { 593 foldOperand(*F.OpToFold, F.UseMI, F.UseOpNo, 594 FoldList, CopiesToReplace); 595 } 596 } 597 } 598 599 if (DestRC == &AMDGPU::AGPR_32RegClass && 600 TII->isInlineConstant(OpToFold, AMDGPU::OPERAND_REG_INLINE_C_INT32)) { 601 UseMI->setDesc(TII->get(AMDGPU::V_ACCVGPR_WRITE_B32)); 602 UseMI->getOperand(1).ChangeToImmediate(OpToFold.getImm()); 603 CopiesToReplace.push_back(UseMI); 604 return; 605 } 606 607 // In order to fold immediates into copies, we need to change the 608 // copy to a MOV. 609 610 unsigned MovOp = TII->getMovOpcode(DestRC); 611 if (MovOp == AMDGPU::COPY) 612 return; 613 614 UseMI->setDesc(TII->get(MovOp)); 615 CopiesToReplace.push_back(UseMI); 616 } else { 617 if (UseMI->isCopy() && OpToFold.isReg() && 618 Register::isVirtualRegister(UseMI->getOperand(0).getReg()) && 619 TRI->isVectorRegister(*MRI, UseMI->getOperand(0).getReg()) && 620 TRI->isVectorRegister(*MRI, UseMI->getOperand(1).getReg()) && 621 !UseMI->getOperand(1).getSubReg()) { 622 unsigned Size = TII->getOpSize(*UseMI, 1); 623 UseMI->getOperand(1).setReg(OpToFold.getReg()); 624 UseMI->getOperand(1).setSubReg(OpToFold.getSubReg()); 625 UseMI->getOperand(1).setIsKill(false); 626 CopiesToReplace.push_back(UseMI); 627 OpToFold.setIsKill(false); 628 if (Size != 4) 629 return; 630 if (TRI->isAGPR(*MRI, UseMI->getOperand(0).getReg()) && 631 TRI->isVGPR(*MRI, UseMI->getOperand(1).getReg())) 632 UseMI->setDesc(TII->get(AMDGPU::V_ACCVGPR_WRITE_B32)); 633 else if (TRI->isVGPR(*MRI, UseMI->getOperand(0).getReg()) && 634 TRI->isAGPR(*MRI, UseMI->getOperand(1).getReg())) 635 UseMI->setDesc(TII->get(AMDGPU::V_ACCVGPR_READ_B32)); 636 return; 637 } 638 639 unsigned UseOpc = UseMI->getOpcode(); 640 if (UseOpc == AMDGPU::V_READFIRSTLANE_B32 || 641 (UseOpc == AMDGPU::V_READLANE_B32 && 642 (int)UseOpIdx == 643 AMDGPU::getNamedOperandIdx(UseOpc, AMDGPU::OpName::src0))) { 644 // %vgpr = V_MOV_B32 imm 645 // %sgpr = V_READFIRSTLANE_B32 %vgpr 646 // => 647 // %sgpr = S_MOV_B32 imm 648 if (FoldingImmLike) { 649 if (execMayBeModifiedBeforeUse(*MRI, 650 UseMI->getOperand(UseOpIdx).getReg(), 651 *OpToFold.getParent(), 652 *UseMI)) 653 return; 654 655 UseMI->setDesc(TII->get(AMDGPU::S_MOV_B32)); 656 657 // FIXME: ChangeToImmediate should clear subreg 658 UseMI->getOperand(1).setSubReg(0); 659 if (OpToFold.isImm()) 660 UseMI->getOperand(1).ChangeToImmediate(OpToFold.getImm()); 661 else 662 UseMI->getOperand(1).ChangeToFrameIndex(OpToFold.getIndex()); 663 UseMI->RemoveOperand(2); // Remove exec read (or src1 for readlane) 664 return; 665 } 666 667 if (OpToFold.isReg() && TRI->isSGPRReg(*MRI, OpToFold.getReg())) { 668 if (execMayBeModifiedBeforeUse(*MRI, 669 UseMI->getOperand(UseOpIdx).getReg(), 670 *OpToFold.getParent(), 671 *UseMI)) 672 return; 673 674 // %vgpr = COPY %sgpr0 675 // %sgpr1 = V_READFIRSTLANE_B32 %vgpr 676 // => 677 // %sgpr1 = COPY %sgpr0 678 UseMI->setDesc(TII->get(AMDGPU::COPY)); 679 UseMI->getOperand(1).setReg(OpToFold.getReg()); 680 UseMI->getOperand(1).setSubReg(OpToFold.getSubReg()); 681 UseMI->getOperand(1).setIsKill(false); 682 UseMI->RemoveOperand(2); // Remove exec read (or src1 for readlane) 683 return; 684 } 685 } 686 687 const MCInstrDesc &UseDesc = UseMI->getDesc(); 688 689 // Don't fold into target independent nodes. Target independent opcodes 690 // don't have defined register classes. 691 if (UseDesc.isVariadic() || 692 UseOp.isImplicit() || 693 UseDesc.OpInfo[UseOpIdx].RegClass == -1) 694 return; 695 } 696 697 if (!FoldingImmLike) { 698 tryAddToFoldList(FoldList, UseMI, UseOpIdx, &OpToFold, TII); 699 700 // FIXME: We could try to change the instruction from 64-bit to 32-bit 701 // to enable more folding opportunites. The shrink operands pass 702 // already does this. 703 return; 704 } 705 706 707 const MCInstrDesc &FoldDesc = OpToFold.getParent()->getDesc(); 708 const TargetRegisterClass *FoldRC = 709 TRI->getRegClass(FoldDesc.OpInfo[0].RegClass); 710 711 // Split 64-bit constants into 32-bits for folding. 712 if (UseOp.getSubReg() && AMDGPU::getRegBitWidth(FoldRC->getID()) == 64) { 713 Register UseReg = UseOp.getReg(); 714 const TargetRegisterClass *UseRC = MRI->getRegClass(UseReg); 715 716 if (AMDGPU::getRegBitWidth(UseRC->getID()) != 64) 717 return; 718 719 APInt Imm(64, OpToFold.getImm()); 720 if (UseOp.getSubReg() == AMDGPU::sub0) { 721 Imm = Imm.getLoBits(32); 722 } else { 723 assert(UseOp.getSubReg() == AMDGPU::sub1); 724 Imm = Imm.getHiBits(32); 725 } 726 727 MachineOperand ImmOp = MachineOperand::CreateImm(Imm.getSExtValue()); 728 tryAddToFoldList(FoldList, UseMI, UseOpIdx, &ImmOp, TII); 729 return; 730 } 731 732 733 734 tryAddToFoldList(FoldList, UseMI, UseOpIdx, &OpToFold, TII); 735 } 736 737 static bool evalBinaryInstruction(unsigned Opcode, int32_t &Result, 738 uint32_t LHS, uint32_t RHS) { 739 switch (Opcode) { 740 case AMDGPU::V_AND_B32_e64: 741 case AMDGPU::V_AND_B32_e32: 742 case AMDGPU::S_AND_B32: 743 Result = LHS & RHS; 744 return true; 745 case AMDGPU::V_OR_B32_e64: 746 case AMDGPU::V_OR_B32_e32: 747 case AMDGPU::S_OR_B32: 748 Result = LHS | RHS; 749 return true; 750 case AMDGPU::V_XOR_B32_e64: 751 case AMDGPU::V_XOR_B32_e32: 752 case AMDGPU::S_XOR_B32: 753 Result = LHS ^ RHS; 754 return true; 755 case AMDGPU::V_LSHL_B32_e64: 756 case AMDGPU::V_LSHL_B32_e32: 757 case AMDGPU::S_LSHL_B32: 758 // The instruction ignores the high bits for out of bounds shifts. 759 Result = LHS << (RHS & 31); 760 return true; 761 case AMDGPU::V_LSHLREV_B32_e64: 762 case AMDGPU::V_LSHLREV_B32_e32: 763 Result = RHS << (LHS & 31); 764 return true; 765 case AMDGPU::V_LSHR_B32_e64: 766 case AMDGPU::V_LSHR_B32_e32: 767 case AMDGPU::S_LSHR_B32: 768 Result = LHS >> (RHS & 31); 769 return true; 770 case AMDGPU::V_LSHRREV_B32_e64: 771 case AMDGPU::V_LSHRREV_B32_e32: 772 Result = RHS >> (LHS & 31); 773 return true; 774 case AMDGPU::V_ASHR_I32_e64: 775 case AMDGPU::V_ASHR_I32_e32: 776 case AMDGPU::S_ASHR_I32: 777 Result = static_cast<int32_t>(LHS) >> (RHS & 31); 778 return true; 779 case AMDGPU::V_ASHRREV_I32_e64: 780 case AMDGPU::V_ASHRREV_I32_e32: 781 Result = static_cast<int32_t>(RHS) >> (LHS & 31); 782 return true; 783 default: 784 return false; 785 } 786 } 787 788 static unsigned getMovOpc(bool IsScalar) { 789 return IsScalar ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32; 790 } 791 792 /// Remove any leftover implicit operands from mutating the instruction. e.g. 793 /// if we replace an s_and_b32 with a copy, we don't need the implicit scc def 794 /// anymore. 795 static void stripExtraCopyOperands(MachineInstr &MI) { 796 const MCInstrDesc &Desc = MI.getDesc(); 797 unsigned NumOps = Desc.getNumOperands() + 798 Desc.getNumImplicitUses() + 799 Desc.getNumImplicitDefs(); 800 801 for (unsigned I = MI.getNumOperands() - 1; I >= NumOps; --I) 802 MI.RemoveOperand(I); 803 } 804 805 static void mutateCopyOp(MachineInstr &MI, const MCInstrDesc &NewDesc) { 806 MI.setDesc(NewDesc); 807 stripExtraCopyOperands(MI); 808 } 809 810 static MachineOperand *getImmOrMaterializedImm(MachineRegisterInfo &MRI, 811 MachineOperand &Op) { 812 if (Op.isReg()) { 813 // If this has a subregister, it obviously is a register source. 814 if (Op.getSubReg() != AMDGPU::NoSubRegister || 815 !Register::isVirtualRegister(Op.getReg())) 816 return &Op; 817 818 MachineInstr *Def = MRI.getVRegDef(Op.getReg()); 819 if (Def && Def->isMoveImmediate()) { 820 MachineOperand &ImmSrc = Def->getOperand(1); 821 if (ImmSrc.isImm()) 822 return &ImmSrc; 823 } 824 } 825 826 return &Op; 827 } 828 829 // Try to simplify operations with a constant that may appear after instruction 830 // selection. 831 // TODO: See if a frame index with a fixed offset can fold. 832 static bool tryConstantFoldOp(MachineRegisterInfo &MRI, 833 const SIInstrInfo *TII, 834 MachineInstr *MI, 835 MachineOperand *ImmOp) { 836 unsigned Opc = MI->getOpcode(); 837 if (Opc == AMDGPU::V_NOT_B32_e64 || Opc == AMDGPU::V_NOT_B32_e32 || 838 Opc == AMDGPU::S_NOT_B32) { 839 MI->getOperand(1).ChangeToImmediate(~ImmOp->getImm()); 840 mutateCopyOp(*MI, TII->get(getMovOpc(Opc == AMDGPU::S_NOT_B32))); 841 return true; 842 } 843 844 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1); 845 if (Src1Idx == -1) 846 return false; 847 848 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0); 849 MachineOperand *Src0 = getImmOrMaterializedImm(MRI, MI->getOperand(Src0Idx)); 850 MachineOperand *Src1 = getImmOrMaterializedImm(MRI, MI->getOperand(Src1Idx)); 851 852 if (!Src0->isImm() && !Src1->isImm()) 853 return false; 854 855 if (MI->getOpcode() == AMDGPU::V_LSHL_OR_B32) { 856 if (Src0->isImm() && Src0->getImm() == 0) { 857 // v_lshl_or_b32 0, X, Y -> copy Y 858 // v_lshl_or_b32 0, X, K -> v_mov_b32 K 859 bool UseCopy = TII->getNamedOperand(*MI, AMDGPU::OpName::src2)->isReg(); 860 MI->RemoveOperand(Src1Idx); 861 MI->RemoveOperand(Src0Idx); 862 863 MI->setDesc(TII->get(UseCopy ? AMDGPU::COPY : AMDGPU::V_MOV_B32_e32)); 864 return true; 865 } 866 } 867 868 // and k0, k1 -> v_mov_b32 (k0 & k1) 869 // or k0, k1 -> v_mov_b32 (k0 | k1) 870 // xor k0, k1 -> v_mov_b32 (k0 ^ k1) 871 if (Src0->isImm() && Src1->isImm()) { 872 int32_t NewImm; 873 if (!evalBinaryInstruction(Opc, NewImm, Src0->getImm(), Src1->getImm())) 874 return false; 875 876 const SIRegisterInfo &TRI = TII->getRegisterInfo(); 877 bool IsSGPR = TRI.isSGPRReg(MRI, MI->getOperand(0).getReg()); 878 879 // Be careful to change the right operand, src0 may belong to a different 880 // instruction. 881 MI->getOperand(Src0Idx).ChangeToImmediate(NewImm); 882 MI->RemoveOperand(Src1Idx); 883 mutateCopyOp(*MI, TII->get(getMovOpc(IsSGPR))); 884 return true; 885 } 886 887 if (!MI->isCommutable()) 888 return false; 889 890 if (Src0->isImm() && !Src1->isImm()) { 891 std::swap(Src0, Src1); 892 std::swap(Src0Idx, Src1Idx); 893 } 894 895 int32_t Src1Val = static_cast<int32_t>(Src1->getImm()); 896 if (Opc == AMDGPU::V_OR_B32_e64 || 897 Opc == AMDGPU::V_OR_B32_e32 || 898 Opc == AMDGPU::S_OR_B32) { 899 if (Src1Val == 0) { 900 // y = or x, 0 => y = copy x 901 MI->RemoveOperand(Src1Idx); 902 mutateCopyOp(*MI, TII->get(AMDGPU::COPY)); 903 } else if (Src1Val == -1) { 904 // y = or x, -1 => y = v_mov_b32 -1 905 MI->RemoveOperand(Src1Idx); 906 mutateCopyOp(*MI, TII->get(getMovOpc(Opc == AMDGPU::S_OR_B32))); 907 } else 908 return false; 909 910 return true; 911 } 912 913 if (MI->getOpcode() == AMDGPU::V_AND_B32_e64 || 914 MI->getOpcode() == AMDGPU::V_AND_B32_e32 || 915 MI->getOpcode() == AMDGPU::S_AND_B32) { 916 if (Src1Val == 0) { 917 // y = and x, 0 => y = v_mov_b32 0 918 MI->RemoveOperand(Src0Idx); 919 mutateCopyOp(*MI, TII->get(getMovOpc(Opc == AMDGPU::S_AND_B32))); 920 } else if (Src1Val == -1) { 921 // y = and x, -1 => y = copy x 922 MI->RemoveOperand(Src1Idx); 923 mutateCopyOp(*MI, TII->get(AMDGPU::COPY)); 924 stripExtraCopyOperands(*MI); 925 } else 926 return false; 927 928 return true; 929 } 930 931 if (MI->getOpcode() == AMDGPU::V_XOR_B32_e64 || 932 MI->getOpcode() == AMDGPU::V_XOR_B32_e32 || 933 MI->getOpcode() == AMDGPU::S_XOR_B32) { 934 if (Src1Val == 0) { 935 // y = xor x, 0 => y = copy x 936 MI->RemoveOperand(Src1Idx); 937 mutateCopyOp(*MI, TII->get(AMDGPU::COPY)); 938 return true; 939 } 940 } 941 942 return false; 943 } 944 945 // Try to fold an instruction into a simpler one 946 static bool tryFoldInst(const SIInstrInfo *TII, 947 MachineInstr *MI) { 948 unsigned Opc = MI->getOpcode(); 949 950 if (Opc == AMDGPU::V_CNDMASK_B32_e32 || 951 Opc == AMDGPU::V_CNDMASK_B32_e64 || 952 Opc == AMDGPU::V_CNDMASK_B64_PSEUDO) { 953 const MachineOperand *Src0 = TII->getNamedOperand(*MI, AMDGPU::OpName::src0); 954 const MachineOperand *Src1 = TII->getNamedOperand(*MI, AMDGPU::OpName::src1); 955 int Src1ModIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1_modifiers); 956 int Src0ModIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0_modifiers); 957 if (Src1->isIdenticalTo(*Src0) && 958 (Src1ModIdx == -1 || !MI->getOperand(Src1ModIdx).getImm()) && 959 (Src0ModIdx == -1 || !MI->getOperand(Src0ModIdx).getImm())) { 960 LLVM_DEBUG(dbgs() << "Folded " << *MI << " into "); 961 auto &NewDesc = 962 TII->get(Src0->isReg() ? (unsigned)AMDGPU::COPY : getMovOpc(false)); 963 int Src2Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2); 964 if (Src2Idx != -1) 965 MI->RemoveOperand(Src2Idx); 966 MI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1)); 967 if (Src1ModIdx != -1) 968 MI->RemoveOperand(Src1ModIdx); 969 if (Src0ModIdx != -1) 970 MI->RemoveOperand(Src0ModIdx); 971 mutateCopyOp(*MI, NewDesc); 972 LLVM_DEBUG(dbgs() << *MI << '\n'); 973 return true; 974 } 975 } 976 977 return false; 978 } 979 980 void SIFoldOperands::foldInstOperand(MachineInstr &MI, 981 MachineOperand &OpToFold) const { 982 // We need mutate the operands of new mov instructions to add implicit 983 // uses of EXEC, but adding them invalidates the use_iterator, so defer 984 // this. 985 SmallVector<MachineInstr *, 4> CopiesToReplace; 986 SmallVector<FoldCandidate, 4> FoldList; 987 MachineOperand &Dst = MI.getOperand(0); 988 989 bool FoldingImm = OpToFold.isImm() || OpToFold.isFI() || OpToFold.isGlobal(); 990 if (FoldingImm) { 991 unsigned NumLiteralUses = 0; 992 MachineOperand *NonInlineUse = nullptr; 993 int NonInlineUseOpNo = -1; 994 995 MachineRegisterInfo::use_iterator NextUse; 996 for (MachineRegisterInfo::use_iterator 997 Use = MRI->use_begin(Dst.getReg()), E = MRI->use_end(); 998 Use != E; Use = NextUse) { 999 NextUse = std::next(Use); 1000 MachineInstr *UseMI = Use->getParent(); 1001 unsigned OpNo = Use.getOperandNo(); 1002 1003 // Folding the immediate may reveal operations that can be constant 1004 // folded or replaced with a copy. This can happen for example after 1005 // frame indices are lowered to constants or from splitting 64-bit 1006 // constants. 1007 // 1008 // We may also encounter cases where one or both operands are 1009 // immediates materialized into a register, which would ordinarily not 1010 // be folded due to multiple uses or operand constraints. 1011 1012 if (OpToFold.isImm() && tryConstantFoldOp(*MRI, TII, UseMI, &OpToFold)) { 1013 LLVM_DEBUG(dbgs() << "Constant folded " << *UseMI << '\n'); 1014 1015 // Some constant folding cases change the same immediate's use to a new 1016 // instruction, e.g. and x, 0 -> 0. Make sure we re-visit the user 1017 // again. The same constant folded instruction could also have a second 1018 // use operand. 1019 NextUse = MRI->use_begin(Dst.getReg()); 1020 FoldList.clear(); 1021 continue; 1022 } 1023 1024 // Try to fold any inline immediate uses, and then only fold other 1025 // constants if they have one use. 1026 // 1027 // The legality of the inline immediate must be checked based on the use 1028 // operand, not the defining instruction, because 32-bit instructions 1029 // with 32-bit inline immediate sources may be used to materialize 1030 // constants used in 16-bit operands. 1031 // 1032 // e.g. it is unsafe to fold: 1033 // s_mov_b32 s0, 1.0 // materializes 0x3f800000 1034 // v_add_f16 v0, v1, s0 // 1.0 f16 inline immediate sees 0x00003c00 1035 1036 // Folding immediates with more than one use will increase program size. 1037 // FIXME: This will also reduce register usage, which may be better 1038 // in some cases. A better heuristic is needed. 1039 if (isInlineConstantIfFolded(TII, *UseMI, OpNo, OpToFold)) { 1040 foldOperand(OpToFold, UseMI, OpNo, FoldList, CopiesToReplace); 1041 } else if (frameIndexMayFold(TII, *UseMI, OpNo, OpToFold)) { 1042 foldOperand(OpToFold, UseMI, OpNo, FoldList, 1043 CopiesToReplace); 1044 } else { 1045 if (++NumLiteralUses == 1) { 1046 NonInlineUse = &*Use; 1047 NonInlineUseOpNo = OpNo; 1048 } 1049 } 1050 } 1051 1052 if (NumLiteralUses == 1) { 1053 MachineInstr *UseMI = NonInlineUse->getParent(); 1054 foldOperand(OpToFold, UseMI, NonInlineUseOpNo, FoldList, CopiesToReplace); 1055 } 1056 } else { 1057 // Folding register. 1058 SmallVector <MachineRegisterInfo::use_iterator, 4> UsesToProcess; 1059 for (MachineRegisterInfo::use_iterator 1060 Use = MRI->use_begin(Dst.getReg()), E = MRI->use_end(); 1061 Use != E; ++Use) { 1062 UsesToProcess.push_back(Use); 1063 } 1064 for (auto U : UsesToProcess) { 1065 MachineInstr *UseMI = U->getParent(); 1066 1067 foldOperand(OpToFold, UseMI, U.getOperandNo(), 1068 FoldList, CopiesToReplace); 1069 } 1070 } 1071 1072 MachineFunction *MF = MI.getParent()->getParent(); 1073 // Make sure we add EXEC uses to any new v_mov instructions created. 1074 for (MachineInstr *Copy : CopiesToReplace) 1075 Copy->addImplicitDefUseOperands(*MF); 1076 1077 for (FoldCandidate &Fold : FoldList) { 1078 if (updateOperand(Fold, *TII, *TRI, *ST)) { 1079 // Clear kill flags. 1080 if (Fold.isReg()) { 1081 assert(Fold.OpToFold && Fold.OpToFold->isReg()); 1082 // FIXME: Probably shouldn't bother trying to fold if not an 1083 // SGPR. PeepholeOptimizer can eliminate redundant VGPR->VGPR 1084 // copies. 1085 MRI->clearKillFlags(Fold.OpToFold->getReg()); 1086 } 1087 LLVM_DEBUG(dbgs() << "Folded source from " << MI << " into OpNo " 1088 << static_cast<int>(Fold.UseOpNo) << " of " 1089 << *Fold.UseMI << '\n'); 1090 tryFoldInst(TII, Fold.UseMI); 1091 } else if (Fold.isCommuted()) { 1092 // Restoring instruction's original operand order if fold has failed. 1093 TII->commuteInstruction(*Fold.UseMI, false); 1094 } 1095 } 1096 } 1097 1098 // Clamp patterns are canonically selected to v_max_* instructions, so only 1099 // handle them. 1100 const MachineOperand *SIFoldOperands::isClamp(const MachineInstr &MI) const { 1101 unsigned Op = MI.getOpcode(); 1102 switch (Op) { 1103 case AMDGPU::V_MAX_F32_e64: 1104 case AMDGPU::V_MAX_F16_e64: 1105 case AMDGPU::V_MAX_F64: 1106 case AMDGPU::V_PK_MAX_F16: { 1107 if (!TII->getNamedOperand(MI, AMDGPU::OpName::clamp)->getImm()) 1108 return nullptr; 1109 1110 // Make sure sources are identical. 1111 const MachineOperand *Src0 = TII->getNamedOperand(MI, AMDGPU::OpName::src0); 1112 const MachineOperand *Src1 = TII->getNamedOperand(MI, AMDGPU::OpName::src1); 1113 if (!Src0->isReg() || !Src1->isReg() || 1114 Src0->getReg() != Src1->getReg() || 1115 Src0->getSubReg() != Src1->getSubReg() || 1116 Src0->getSubReg() != AMDGPU::NoSubRegister) 1117 return nullptr; 1118 1119 // Can't fold up if we have modifiers. 1120 if (TII->hasModifiersSet(MI, AMDGPU::OpName::omod)) 1121 return nullptr; 1122 1123 unsigned Src0Mods 1124 = TII->getNamedOperand(MI, AMDGPU::OpName::src0_modifiers)->getImm(); 1125 unsigned Src1Mods 1126 = TII->getNamedOperand(MI, AMDGPU::OpName::src1_modifiers)->getImm(); 1127 1128 // Having a 0 op_sel_hi would require swizzling the output in the source 1129 // instruction, which we can't do. 1130 unsigned UnsetMods = (Op == AMDGPU::V_PK_MAX_F16) ? SISrcMods::OP_SEL_1 1131 : 0u; 1132 if (Src0Mods != UnsetMods && Src1Mods != UnsetMods) 1133 return nullptr; 1134 return Src0; 1135 } 1136 default: 1137 return nullptr; 1138 } 1139 } 1140 1141 // We obviously have multiple uses in a clamp since the register is used twice 1142 // in the same instruction. 1143 static bool hasOneNonDBGUseInst(const MachineRegisterInfo &MRI, unsigned Reg) { 1144 int Count = 0; 1145 for (auto I = MRI.use_instr_nodbg_begin(Reg), E = MRI.use_instr_nodbg_end(); 1146 I != E; ++I) { 1147 if (++Count > 1) 1148 return false; 1149 } 1150 1151 return true; 1152 } 1153 1154 // FIXME: Clamp for v_mad_mixhi_f16 handled during isel. 1155 bool SIFoldOperands::tryFoldClamp(MachineInstr &MI) { 1156 const MachineOperand *ClampSrc = isClamp(MI); 1157 if (!ClampSrc || !hasOneNonDBGUseInst(*MRI, ClampSrc->getReg())) 1158 return false; 1159 1160 MachineInstr *Def = MRI->getVRegDef(ClampSrc->getReg()); 1161 1162 // The type of clamp must be compatible. 1163 if (TII->getClampMask(*Def) != TII->getClampMask(MI)) 1164 return false; 1165 1166 MachineOperand *DefClamp = TII->getNamedOperand(*Def, AMDGPU::OpName::clamp); 1167 if (!DefClamp) 1168 return false; 1169 1170 LLVM_DEBUG(dbgs() << "Folding clamp " << *DefClamp << " into " << *Def 1171 << '\n'); 1172 1173 // Clamp is applied after omod, so it is OK if omod is set. 1174 DefClamp->setImm(1); 1175 MRI->replaceRegWith(MI.getOperand(0).getReg(), Def->getOperand(0).getReg()); 1176 MI.eraseFromParent(); 1177 return true; 1178 } 1179 1180 static int getOModValue(unsigned Opc, int64_t Val) { 1181 switch (Opc) { 1182 case AMDGPU::V_MUL_F32_e64: { 1183 switch (static_cast<uint32_t>(Val)) { 1184 case 0x3f000000: // 0.5 1185 return SIOutMods::DIV2; 1186 case 0x40000000: // 2.0 1187 return SIOutMods::MUL2; 1188 case 0x40800000: // 4.0 1189 return SIOutMods::MUL4; 1190 default: 1191 return SIOutMods::NONE; 1192 } 1193 } 1194 case AMDGPU::V_MUL_F16_e64: { 1195 switch (static_cast<uint16_t>(Val)) { 1196 case 0x3800: // 0.5 1197 return SIOutMods::DIV2; 1198 case 0x4000: // 2.0 1199 return SIOutMods::MUL2; 1200 case 0x4400: // 4.0 1201 return SIOutMods::MUL4; 1202 default: 1203 return SIOutMods::NONE; 1204 } 1205 } 1206 default: 1207 llvm_unreachable("invalid mul opcode"); 1208 } 1209 } 1210 1211 // FIXME: Does this really not support denormals with f16? 1212 // FIXME: Does this need to check IEEE mode bit? SNaNs are generally not 1213 // handled, so will anything other than that break? 1214 std::pair<const MachineOperand *, int> 1215 SIFoldOperands::isOMod(const MachineInstr &MI) const { 1216 unsigned Op = MI.getOpcode(); 1217 switch (Op) { 1218 case AMDGPU::V_MUL_F32_e64: 1219 case AMDGPU::V_MUL_F16_e64: { 1220 // If output denormals are enabled, omod is ignored. 1221 if ((Op == AMDGPU::V_MUL_F32_e64 && ST->hasFP32Denormals()) || 1222 (Op == AMDGPU::V_MUL_F16_e64 && ST->hasFP16Denormals())) 1223 return std::make_pair(nullptr, SIOutMods::NONE); 1224 1225 const MachineOperand *RegOp = nullptr; 1226 const MachineOperand *ImmOp = nullptr; 1227 const MachineOperand *Src0 = TII->getNamedOperand(MI, AMDGPU::OpName::src0); 1228 const MachineOperand *Src1 = TII->getNamedOperand(MI, AMDGPU::OpName::src1); 1229 if (Src0->isImm()) { 1230 ImmOp = Src0; 1231 RegOp = Src1; 1232 } else if (Src1->isImm()) { 1233 ImmOp = Src1; 1234 RegOp = Src0; 1235 } else 1236 return std::make_pair(nullptr, SIOutMods::NONE); 1237 1238 int OMod = getOModValue(Op, ImmOp->getImm()); 1239 if (OMod == SIOutMods::NONE || 1240 TII->hasModifiersSet(MI, AMDGPU::OpName::src0_modifiers) || 1241 TII->hasModifiersSet(MI, AMDGPU::OpName::src1_modifiers) || 1242 TII->hasModifiersSet(MI, AMDGPU::OpName::omod) || 1243 TII->hasModifiersSet(MI, AMDGPU::OpName::clamp)) 1244 return std::make_pair(nullptr, SIOutMods::NONE); 1245 1246 return std::make_pair(RegOp, OMod); 1247 } 1248 case AMDGPU::V_ADD_F32_e64: 1249 case AMDGPU::V_ADD_F16_e64: { 1250 // If output denormals are enabled, omod is ignored. 1251 if ((Op == AMDGPU::V_ADD_F32_e64 && ST->hasFP32Denormals()) || 1252 (Op == AMDGPU::V_ADD_F16_e64 && ST->hasFP16Denormals())) 1253 return std::make_pair(nullptr, SIOutMods::NONE); 1254 1255 // Look through the DAGCombiner canonicalization fmul x, 2 -> fadd x, x 1256 const MachineOperand *Src0 = TII->getNamedOperand(MI, AMDGPU::OpName::src0); 1257 const MachineOperand *Src1 = TII->getNamedOperand(MI, AMDGPU::OpName::src1); 1258 1259 if (Src0->isReg() && Src1->isReg() && Src0->getReg() == Src1->getReg() && 1260 Src0->getSubReg() == Src1->getSubReg() && 1261 !TII->hasModifiersSet(MI, AMDGPU::OpName::src0_modifiers) && 1262 !TII->hasModifiersSet(MI, AMDGPU::OpName::src1_modifiers) && 1263 !TII->hasModifiersSet(MI, AMDGPU::OpName::clamp) && 1264 !TII->hasModifiersSet(MI, AMDGPU::OpName::omod)) 1265 return std::make_pair(Src0, SIOutMods::MUL2); 1266 1267 return std::make_pair(nullptr, SIOutMods::NONE); 1268 } 1269 default: 1270 return std::make_pair(nullptr, SIOutMods::NONE); 1271 } 1272 } 1273 1274 // FIXME: Does this need to check IEEE bit on function? 1275 bool SIFoldOperands::tryFoldOMod(MachineInstr &MI) { 1276 const MachineOperand *RegOp; 1277 int OMod; 1278 std::tie(RegOp, OMod) = isOMod(MI); 1279 if (OMod == SIOutMods::NONE || !RegOp->isReg() || 1280 RegOp->getSubReg() != AMDGPU::NoSubRegister || 1281 !hasOneNonDBGUseInst(*MRI, RegOp->getReg())) 1282 return false; 1283 1284 MachineInstr *Def = MRI->getVRegDef(RegOp->getReg()); 1285 MachineOperand *DefOMod = TII->getNamedOperand(*Def, AMDGPU::OpName::omod); 1286 if (!DefOMod || DefOMod->getImm() != SIOutMods::NONE) 1287 return false; 1288 1289 // Clamp is applied after omod. If the source already has clamp set, don't 1290 // fold it. 1291 if (TII->hasModifiersSet(*Def, AMDGPU::OpName::clamp)) 1292 return false; 1293 1294 LLVM_DEBUG(dbgs() << "Folding omod " << MI << " into " << *Def << '\n'); 1295 1296 DefOMod->setImm(OMod); 1297 MRI->replaceRegWith(MI.getOperand(0).getReg(), Def->getOperand(0).getReg()); 1298 MI.eraseFromParent(); 1299 return true; 1300 } 1301 1302 bool SIFoldOperands::runOnMachineFunction(MachineFunction &MF) { 1303 if (skipFunction(MF.getFunction())) 1304 return false; 1305 1306 MRI = &MF.getRegInfo(); 1307 ST = &MF.getSubtarget<GCNSubtarget>(); 1308 TII = ST->getInstrInfo(); 1309 TRI = &TII->getRegisterInfo(); 1310 MFI = MF.getInfo<SIMachineFunctionInfo>(); 1311 1312 // omod is ignored by hardware if IEEE bit is enabled. omod also does not 1313 // correctly handle signed zeros. 1314 // 1315 // FIXME: Also need to check strictfp 1316 bool IsIEEEMode = MFI->getMode().IEEE; 1317 bool HasNSZ = MFI->hasNoSignedZerosFPMath(); 1318 1319 for (MachineBasicBlock *MBB : depth_first(&MF)) { 1320 MachineBasicBlock::iterator I, Next; 1321 for (I = MBB->begin(); I != MBB->end(); I = Next) { 1322 Next = std::next(I); 1323 MachineInstr &MI = *I; 1324 1325 tryFoldInst(TII, &MI); 1326 1327 if (!TII->isFoldableCopy(MI)) { 1328 // TODO: Omod might be OK if there is NSZ only on the source 1329 // instruction, and not the omod multiply. 1330 if (IsIEEEMode || (!HasNSZ && !MI.getFlag(MachineInstr::FmNsz)) || 1331 !tryFoldOMod(MI)) 1332 tryFoldClamp(MI); 1333 continue; 1334 } 1335 1336 MachineOperand &OpToFold = MI.getOperand(1); 1337 bool FoldingImm = 1338 OpToFold.isImm() || OpToFold.isFI() || OpToFold.isGlobal(); 1339 1340 // FIXME: We could also be folding things like TargetIndexes. 1341 if (!FoldingImm && !OpToFold.isReg()) 1342 continue; 1343 1344 if (OpToFold.isReg() && !Register::isVirtualRegister(OpToFold.getReg())) 1345 continue; 1346 1347 // Prevent folding operands backwards in the function. For example, 1348 // the COPY opcode must not be replaced by 1 in this example: 1349 // 1350 // %3 = COPY %vgpr0; VGPR_32:%3 1351 // ... 1352 // %vgpr0 = V_MOV_B32_e32 1, implicit %exec 1353 MachineOperand &Dst = MI.getOperand(0); 1354 if (Dst.isReg() && !Register::isVirtualRegister(Dst.getReg())) 1355 continue; 1356 1357 foldInstOperand(MI, OpToFold); 1358 } 1359 } 1360 return false; 1361 } 1362