1 //===- TargetPassConfig.cpp - Target independent code generation passes ---===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This file defines interfaces to access the target independent code 11 // generation passes provided by the LLVM backend. 12 // 13 //===---------------------------------------------------------------------===// 14 15 #include "llvm/CodeGen/TargetPassConfig.h" 16 #include "llvm/ADT/DenseMap.h" 17 #include "llvm/ADT/SmallVector.h" 18 #include "llvm/ADT/StringRef.h" 19 #include "llvm/Analysis/BasicAliasAnalysis.h" 20 #include "llvm/Analysis/CFLAndersAliasAnalysis.h" 21 #include "llvm/Analysis/CFLSteensAliasAnalysis.h" 22 #include "llvm/Analysis/CallGraphSCCPass.h" 23 #include "llvm/Analysis/ScopedNoAliasAA.h" 24 #include "llvm/Analysis/TargetTransformInfo.h" 25 #include "llvm/Analysis/TypeBasedAliasAnalysis.h" 26 #include "llvm/CodeGen/MachineFunctionPass.h" 27 #include "llvm/CodeGen/MachinePassRegistry.h" 28 #include "llvm/CodeGen/Passes.h" 29 #include "llvm/CodeGen/RegAllocRegistry.h" 30 #include "llvm/IR/IRPrintingPasses.h" 31 #include "llvm/IR/LegacyPassManager.h" 32 #include "llvm/IR/Verifier.h" 33 #include "llvm/MC/MCAsmInfo.h" 34 #include "llvm/MC/MCTargetOptions.h" 35 #include "llvm/Pass.h" 36 #include "llvm/Support/CodeGen.h" 37 #include "llvm/Support/CommandLine.h" 38 #include "llvm/Support/Compiler.h" 39 #include "llvm/Support/Debug.h" 40 #include "llvm/Support/ErrorHandling.h" 41 #include "llvm/Support/Threading.h" 42 #include "llvm/Target/TargetMachine.h" 43 #include "llvm/Transforms/Scalar.h" 44 #include "llvm/Transforms/Utils/SymbolRewriter.h" 45 #include <cassert> 46 #include <string> 47 48 using namespace llvm; 49 50 cl::opt<bool> EnableIPRA("enable-ipra", cl::init(false), cl::Hidden, 51 cl::desc("Enable interprocedural register allocation " 52 "to reduce load/store at procedure calls.")); 53 static cl::opt<bool> DisablePostRASched("disable-post-ra", cl::Hidden, 54 cl::desc("Disable Post Regalloc Scheduler")); 55 static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden, 56 cl::desc("Disable branch folding")); 57 static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden, 58 cl::desc("Disable tail duplication")); 59 static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden, 60 cl::desc("Disable pre-register allocation tail duplication")); 61 static cl::opt<bool> DisableBlockPlacement("disable-block-placement", 62 cl::Hidden, cl::desc("Disable probability-driven block placement")); 63 static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats", 64 cl::Hidden, cl::desc("Collect probability-driven block placement stats")); 65 static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden, 66 cl::desc("Disable Stack Slot Coloring")); 67 static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden, 68 cl::desc("Disable Machine Dead Code Elimination")); 69 static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden, 70 cl::desc("Disable Early If-conversion")); 71 static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden, 72 cl::desc("Disable Machine LICM")); 73 static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden, 74 cl::desc("Disable Machine Common Subexpression Elimination")); 75 static cl::opt<cl::boolOrDefault> OptimizeRegAlloc( 76 "optimize-regalloc", cl::Hidden, 77 cl::desc("Enable optimized register allocation compilation path.")); 78 static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm", 79 cl::Hidden, 80 cl::desc("Disable Machine LICM")); 81 static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden, 82 cl::desc("Disable Machine Sinking")); 83 static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden, 84 cl::desc("Disable Loop Strength Reduction Pass")); 85 static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting", 86 cl::Hidden, cl::desc("Disable ConstantHoisting")); 87 static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden, 88 cl::desc("Disable Codegen Prepare")); 89 static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden, 90 cl::desc("Disable Copy Propagation pass")); 91 static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining", 92 cl::Hidden, cl::desc("Disable Partial Libcall Inlining")); 93 static cl::opt<bool> EnableImplicitNullChecks( 94 "enable-implicit-null-checks", 95 cl::desc("Fold null checks into faulting memory operations"), 96 cl::init(false), cl::Hidden); 97 static cl::opt<bool> 98 EnableMergeICmps("enable-mergeicmps", 99 cl::desc("Merge ICmp chains into a single memcmp"), 100 cl::init(false), cl::Hidden); 101 static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden, 102 cl::desc("Print LLVM IR produced by the loop-reduce pass")); 103 static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden, 104 cl::desc("Print LLVM IR input to isel pass")); 105 static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden, 106 cl::desc("Dump garbage collector data")); 107 static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden, 108 cl::desc("Verify generated machine code"), 109 cl::init(false), 110 cl::ZeroOrMore); 111 static cl::opt<bool> EnableMachineOutliner("enable-machine-outliner", 112 cl::Hidden, 113 cl::desc("Enable machine outliner")); 114 static cl::opt<bool> EnableLinkOnceODROutlining( 115 "enable-linkonceodr-outlining", 116 cl::Hidden, 117 cl::desc("Enable the machine outliner on linkonceodr functions"), 118 cl::init(false)); 119 // Enable or disable FastISel. Both options are needed, because 120 // FastISel is enabled by default with -fast, and we wish to be 121 // able to enable or disable fast-isel independently from -O0. 122 static cl::opt<cl::boolOrDefault> 123 EnableFastISelOption("fast-isel", cl::Hidden, 124 cl::desc("Enable the \"fast\" instruction selector")); 125 126 static cl::opt<cl::boolOrDefault> 127 EnableGlobalISel("global-isel", cl::Hidden, 128 cl::desc("Enable the \"global\" instruction selector")); 129 130 static cl::opt<std::string> PrintMachineInstrs( 131 "print-machineinstrs", cl::ValueOptional, cl::desc("Print machine instrs"), 132 cl::value_desc("pass-name"), cl::init("option-unspecified"), cl::Hidden); 133 134 static cl::opt<int> EnableGlobalISelAbort( 135 "global-isel-abort", cl::Hidden, 136 cl::desc("Enable abort calls when \"global\" instruction selection " 137 "fails to lower/select an instruction: 0 disable the abort, " 138 "1 enable the abort, and " 139 "2 disable the abort but emit a diagnostic on failure"), 140 cl::init(1)); 141 142 // Temporary option to allow experimenting with MachineScheduler as a post-RA 143 // scheduler. Targets can "properly" enable this with 144 // substitutePass(&PostRASchedulerID, &PostMachineSchedulerID). 145 // Targets can return true in targetSchedulesPostRAScheduling() and 146 // insert a PostRA scheduling pass wherever it wants. 147 cl::opt<bool> MISchedPostRA("misched-postra", cl::Hidden, 148 cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)")); 149 150 // Experimental option to run live interval analysis early. 151 static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden, 152 cl::desc("Run live interval analysis earlier in the pipeline")); 153 154 // Experimental option to use CFL-AA in codegen 155 enum class CFLAAType { None, Steensgaard, Andersen, Both }; 156 static cl::opt<CFLAAType> UseCFLAA( 157 "use-cfl-aa-in-codegen", cl::init(CFLAAType::None), cl::Hidden, 158 cl::desc("Enable the new, experimental CFL alias analysis in CodeGen"), 159 cl::values(clEnumValN(CFLAAType::None, "none", "Disable CFL-AA"), 160 clEnumValN(CFLAAType::Steensgaard, "steens", 161 "Enable unification-based CFL-AA"), 162 clEnumValN(CFLAAType::Andersen, "anders", 163 "Enable inclusion-based CFL-AA"), 164 clEnumValN(CFLAAType::Both, "both", 165 "Enable both variants of CFL-AA"))); 166 167 /// Option names for limiting the codegen pipeline. 168 /// Those are used in error reporting and we didn't want 169 /// to duplicate their names all over the place. 170 const char *StartAfterOptName = "start-after"; 171 const char *StartBeforeOptName = "start-before"; 172 const char *StopAfterOptName = "stop-after"; 173 const char *StopBeforeOptName = "stop-before"; 174 175 static cl::opt<std::string> 176 StartAfterOpt(StringRef(StartAfterOptName), 177 cl::desc("Resume compilation after a specific pass"), 178 cl::value_desc("pass-name"), cl::init(""), cl::Hidden); 179 180 static cl::opt<std::string> 181 StartBeforeOpt(StringRef(StartBeforeOptName), 182 cl::desc("Resume compilation before a specific pass"), 183 cl::value_desc("pass-name"), cl::init(""), cl::Hidden); 184 185 static cl::opt<std::string> 186 StopAfterOpt(StringRef(StopAfterOptName), 187 cl::desc("Stop compilation after a specific pass"), 188 cl::value_desc("pass-name"), cl::init(""), cl::Hidden); 189 190 static cl::opt<std::string> 191 StopBeforeOpt(StringRef(StopBeforeOptName), 192 cl::desc("Stop compilation before a specific pass"), 193 cl::value_desc("pass-name"), cl::init(""), cl::Hidden); 194 195 /// Allow standard passes to be disabled by command line options. This supports 196 /// simple binary flags that either suppress the pass or do nothing. 197 /// i.e. -disable-mypass=false has no effect. 198 /// These should be converted to boolOrDefault in order to use applyOverride. 199 static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID, 200 bool Override) { 201 if (Override) 202 return IdentifyingPassPtr(); 203 return PassID; 204 } 205 206 /// Allow standard passes to be disabled by the command line, regardless of who 207 /// is adding the pass. 208 /// 209 /// StandardID is the pass identified in the standard pass pipeline and provided 210 /// to addPass(). It may be a target-specific ID in the case that the target 211 /// directly adds its own pass, but in that case we harmlessly fall through. 212 /// 213 /// TargetID is the pass that the target has configured to override StandardID. 214 /// 215 /// StandardID may be a pseudo ID. In that case TargetID is the name of the real 216 /// pass to run. This allows multiple options to control a single pass depending 217 /// on where in the pipeline that pass is added. 218 static IdentifyingPassPtr overridePass(AnalysisID StandardID, 219 IdentifyingPassPtr TargetID) { 220 if (StandardID == &PostRASchedulerID) 221 return applyDisable(TargetID, DisablePostRASched); 222 223 if (StandardID == &BranchFolderPassID) 224 return applyDisable(TargetID, DisableBranchFold); 225 226 if (StandardID == &TailDuplicateID) 227 return applyDisable(TargetID, DisableTailDuplicate); 228 229 if (StandardID == &TargetPassConfig::EarlyTailDuplicateID) 230 return applyDisable(TargetID, DisableEarlyTailDup); 231 232 if (StandardID == &MachineBlockPlacementID) 233 return applyDisable(TargetID, DisableBlockPlacement); 234 235 if (StandardID == &StackSlotColoringID) 236 return applyDisable(TargetID, DisableSSC); 237 238 if (StandardID == &DeadMachineInstructionElimID) 239 return applyDisable(TargetID, DisableMachineDCE); 240 241 if (StandardID == &EarlyIfConverterID) 242 return applyDisable(TargetID, DisableEarlyIfConversion); 243 244 if (StandardID == &MachineLICMID) 245 return applyDisable(TargetID, DisableMachineLICM); 246 247 if (StandardID == &MachineCSEID) 248 return applyDisable(TargetID, DisableMachineCSE); 249 250 if (StandardID == &TargetPassConfig::PostRAMachineLICMID) 251 return applyDisable(TargetID, DisablePostRAMachineLICM); 252 253 if (StandardID == &MachineSinkingID) 254 return applyDisable(TargetID, DisableMachineSink); 255 256 if (StandardID == &MachineCopyPropagationID) 257 return applyDisable(TargetID, DisableCopyProp); 258 259 return TargetID; 260 } 261 262 //===---------------------------------------------------------------------===// 263 /// TargetPassConfig 264 //===---------------------------------------------------------------------===// 265 266 INITIALIZE_PASS(TargetPassConfig, "targetpassconfig", 267 "Target Pass Configuration", false, false) 268 char TargetPassConfig::ID = 0; 269 270 // Pseudo Pass IDs. 271 char TargetPassConfig::EarlyTailDuplicateID = 0; 272 char TargetPassConfig::PostRAMachineLICMID = 0; 273 274 namespace { 275 276 struct InsertedPass { 277 AnalysisID TargetPassID; 278 IdentifyingPassPtr InsertedPassID; 279 bool VerifyAfter; 280 bool PrintAfter; 281 282 InsertedPass(AnalysisID TargetPassID, IdentifyingPassPtr InsertedPassID, 283 bool VerifyAfter, bool PrintAfter) 284 : TargetPassID(TargetPassID), InsertedPassID(InsertedPassID), 285 VerifyAfter(VerifyAfter), PrintAfter(PrintAfter) {} 286 287 Pass *getInsertedPass() const { 288 assert(InsertedPassID.isValid() && "Illegal Pass ID!"); 289 if (InsertedPassID.isInstance()) 290 return InsertedPassID.getInstance(); 291 Pass *NP = Pass::createPass(InsertedPassID.getID()); 292 assert(NP && "Pass ID not registered"); 293 return NP; 294 } 295 }; 296 297 } // end anonymous namespace 298 299 namespace llvm { 300 301 class PassConfigImpl { 302 public: 303 // List of passes explicitly substituted by this target. Normally this is 304 // empty, but it is a convenient way to suppress or replace specific passes 305 // that are part of a standard pass pipeline without overridding the entire 306 // pipeline. This mechanism allows target options to inherit a standard pass's 307 // user interface. For example, a target may disable a standard pass by 308 // default by substituting a pass ID of zero, and the user may still enable 309 // that standard pass with an explicit command line option. 310 DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses; 311 312 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass 313 /// is inserted after each instance of the first one. 314 SmallVector<InsertedPass, 4> InsertedPasses; 315 }; 316 317 } // end namespace llvm 318 319 // Out of line virtual method. 320 TargetPassConfig::~TargetPassConfig() { 321 delete Impl; 322 } 323 324 static const PassInfo *getPassInfo(StringRef PassName) { 325 if (PassName.empty()) 326 return nullptr; 327 328 const PassRegistry &PR = *PassRegistry::getPassRegistry(); 329 const PassInfo *PI = PR.getPassInfo(PassName); 330 if (!PI) 331 report_fatal_error(Twine('\"') + Twine(PassName) + 332 Twine("\" pass is not registered.")); 333 return PI; 334 } 335 336 static AnalysisID getPassIDFromName(StringRef PassName) { 337 const PassInfo *PI = getPassInfo(PassName); 338 return PI ? PI->getTypeInfo() : nullptr; 339 } 340 341 void TargetPassConfig::setStartStopPasses() { 342 StartBefore = getPassIDFromName(StartBeforeOpt); 343 StartAfter = getPassIDFromName(StartAfterOpt); 344 StopBefore = getPassIDFromName(StopBeforeOpt); 345 StopAfter = getPassIDFromName(StopAfterOpt); 346 if (StartBefore && StartAfter) 347 report_fatal_error(Twine(StartBeforeOptName) + Twine(" and ") + 348 Twine(StartAfterOptName) + Twine(" specified!")); 349 if (StopBefore && StopAfter) 350 report_fatal_error(Twine(StopBeforeOptName) + Twine(" and ") + 351 Twine(StopAfterOptName) + Twine(" specified!")); 352 Started = (StartAfter == nullptr) && (StartBefore == nullptr); 353 } 354 355 // Out of line constructor provides default values for pass options and 356 // registers all common codegen passes. 357 TargetPassConfig::TargetPassConfig(LLVMTargetMachine &TM, PassManagerBase &pm) 358 : ImmutablePass(ID), PM(&pm), TM(&TM) { 359 Impl = new PassConfigImpl(); 360 361 // Register all target independent codegen passes to activate their PassIDs, 362 // including this pass itself. 363 initializeCodeGen(*PassRegistry::getPassRegistry()); 364 365 // Also register alias analysis passes required by codegen passes. 366 initializeBasicAAWrapperPassPass(*PassRegistry::getPassRegistry()); 367 initializeAAResultsWrapperPassPass(*PassRegistry::getPassRegistry()); 368 369 // Substitute Pseudo Pass IDs for real ones. 370 substitutePass(&EarlyTailDuplicateID, &TailDuplicateID); 371 substitutePass(&PostRAMachineLICMID, &MachineLICMID); 372 373 if (StringRef(PrintMachineInstrs.getValue()).equals("")) 374 TM.Options.PrintMachineCode = true; 375 376 if (EnableIPRA.getNumOccurrences()) 377 TM.Options.EnableIPRA = EnableIPRA; 378 else { 379 // If not explicitly specified, use target default. 380 TM.Options.EnableIPRA = TM.useIPRA(); 381 } 382 383 if (TM.Options.EnableIPRA) 384 setRequiresCodeGenSCCOrder(); 385 386 setStartStopPasses(); 387 } 388 389 CodeGenOpt::Level TargetPassConfig::getOptLevel() const { 390 return TM->getOptLevel(); 391 } 392 393 /// Insert InsertedPassID pass after TargetPassID. 394 void TargetPassConfig::insertPass(AnalysisID TargetPassID, 395 IdentifyingPassPtr InsertedPassID, 396 bool VerifyAfter, bool PrintAfter) { 397 assert(((!InsertedPassID.isInstance() && 398 TargetPassID != InsertedPassID.getID()) || 399 (InsertedPassID.isInstance() && 400 TargetPassID != InsertedPassID.getInstance()->getPassID())) && 401 "Insert a pass after itself!"); 402 Impl->InsertedPasses.emplace_back(TargetPassID, InsertedPassID, VerifyAfter, 403 PrintAfter); 404 } 405 406 /// createPassConfig - Create a pass configuration object to be used by 407 /// addPassToEmitX methods for generating a pipeline of CodeGen passes. 408 /// 409 /// Targets may override this to extend TargetPassConfig. 410 TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) { 411 return new TargetPassConfig(*this, PM); 412 } 413 414 TargetPassConfig::TargetPassConfig() 415 : ImmutablePass(ID) { 416 report_fatal_error("Trying to construct TargetPassConfig without a target " 417 "machine. Scheduling a CodeGen pass without a target " 418 "triple set?"); 419 } 420 421 bool TargetPassConfig::hasLimitedCodeGenPipeline() const { 422 return StartBefore || StartAfter || StopBefore || StopAfter; 423 } 424 425 std::string 426 TargetPassConfig::getLimitedCodeGenPipelineReason(const char *Separator) const { 427 if (!hasLimitedCodeGenPipeline()) 428 return std::string(); 429 std::string Res; 430 static cl::opt<std::string> *PassNames[] = {&StartAfterOpt, &StartBeforeOpt, 431 &StopAfterOpt, &StopBeforeOpt}; 432 static const char *OptNames[] = {StartAfterOptName, StartBeforeOptName, 433 StopAfterOptName, StopBeforeOptName}; 434 bool IsFirst = true; 435 for (int Idx = 0; Idx < 4; ++Idx) 436 if (!PassNames[Idx]->empty()) { 437 if (!IsFirst) 438 Res += Separator; 439 IsFirst = false; 440 Res += OptNames[Idx]; 441 } 442 return Res; 443 } 444 445 // Helper to verify the analysis is really immutable. 446 void TargetPassConfig::setOpt(bool &Opt, bool Val) { 447 assert(!Initialized && "PassConfig is immutable"); 448 Opt = Val; 449 } 450 451 void TargetPassConfig::substitutePass(AnalysisID StandardID, 452 IdentifyingPassPtr TargetID) { 453 Impl->TargetPasses[StandardID] = TargetID; 454 } 455 456 IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const { 457 DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator 458 I = Impl->TargetPasses.find(ID); 459 if (I == Impl->TargetPasses.end()) 460 return ID; 461 return I->second; 462 } 463 464 bool TargetPassConfig::isPassSubstitutedOrOverridden(AnalysisID ID) const { 465 IdentifyingPassPtr TargetID = getPassSubstitution(ID); 466 IdentifyingPassPtr FinalPtr = overridePass(ID, TargetID); 467 return !FinalPtr.isValid() || FinalPtr.isInstance() || 468 FinalPtr.getID() != ID; 469 } 470 471 /// Add a pass to the PassManager if that pass is supposed to be run. If the 472 /// Started/Stopped flags indicate either that the compilation should start at 473 /// a later pass or that it should stop after an earlier pass, then do not add 474 /// the pass. Finally, compare the current pass against the StartAfter 475 /// and StopAfter options and change the Started/Stopped flags accordingly. 476 void TargetPassConfig::addPass(Pass *P, bool verifyAfter, bool printAfter) { 477 assert(!Initialized && "PassConfig is immutable"); 478 479 // Cache the Pass ID here in case the pass manager finds this pass is 480 // redundant with ones already scheduled / available, and deletes it. 481 // Fundamentally, once we add the pass to the manager, we no longer own it 482 // and shouldn't reference it. 483 AnalysisID PassID = P->getPassID(); 484 485 if (StartBefore == PassID) 486 Started = true; 487 if (StopBefore == PassID) 488 Stopped = true; 489 if (Started && !Stopped) { 490 std::string Banner; 491 // Construct banner message before PM->add() as that may delete the pass. 492 if (AddingMachinePasses && (printAfter || verifyAfter)) 493 Banner = std::string("After ") + std::string(P->getPassName()); 494 PM->add(P); 495 if (AddingMachinePasses) { 496 if (printAfter) 497 addPrintPass(Banner); 498 if (verifyAfter) 499 addVerifyPass(Banner); 500 } 501 502 // Add the passes after the pass P if there is any. 503 for (auto IP : Impl->InsertedPasses) { 504 if (IP.TargetPassID == PassID) 505 addPass(IP.getInsertedPass(), IP.VerifyAfter, IP.PrintAfter); 506 } 507 } else { 508 delete P; 509 } 510 if (StopAfter == PassID) 511 Stopped = true; 512 if (StartAfter == PassID) 513 Started = true; 514 if (Stopped && !Started) 515 report_fatal_error("Cannot stop compilation after pass that is not run"); 516 } 517 518 /// Add a CodeGen pass at this point in the pipeline after checking for target 519 /// and command line overrides. 520 /// 521 /// addPass cannot return a pointer to the pass instance because is internal the 522 /// PassManager and the instance we create here may already be freed. 523 AnalysisID TargetPassConfig::addPass(AnalysisID PassID, bool verifyAfter, 524 bool printAfter) { 525 IdentifyingPassPtr TargetID = getPassSubstitution(PassID); 526 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID); 527 if (!FinalPtr.isValid()) 528 return nullptr; 529 530 Pass *P; 531 if (FinalPtr.isInstance()) 532 P = FinalPtr.getInstance(); 533 else { 534 P = Pass::createPass(FinalPtr.getID()); 535 if (!P) 536 llvm_unreachable("Pass ID not registered"); 537 } 538 AnalysisID FinalID = P->getPassID(); 539 addPass(P, verifyAfter, printAfter); // Ends the lifetime of P. 540 541 return FinalID; 542 } 543 544 void TargetPassConfig::printAndVerify(const std::string &Banner) { 545 addPrintPass(Banner); 546 addVerifyPass(Banner); 547 } 548 549 void TargetPassConfig::addPrintPass(const std::string &Banner) { 550 if (TM->shouldPrintMachineCode()) 551 PM->add(createMachineFunctionPrinterPass(dbgs(), Banner)); 552 } 553 554 void TargetPassConfig::addVerifyPass(const std::string &Banner) { 555 bool Verify = VerifyMachineCode; 556 #ifdef EXPENSIVE_CHECKS 557 if (VerifyMachineCode == cl::BOU_UNSET) 558 Verify = TM->isMachineVerifierClean(); 559 #endif 560 if (Verify) 561 PM->add(createMachineVerifierPass(Banner)); 562 } 563 564 /// Add common target configurable passes that perform LLVM IR to IR transforms 565 /// following machine independent optimization. 566 void TargetPassConfig::addIRPasses() { 567 switch (UseCFLAA) { 568 case CFLAAType::Steensgaard: 569 addPass(createCFLSteensAAWrapperPass()); 570 break; 571 case CFLAAType::Andersen: 572 addPass(createCFLAndersAAWrapperPass()); 573 break; 574 case CFLAAType::Both: 575 addPass(createCFLAndersAAWrapperPass()); 576 addPass(createCFLSteensAAWrapperPass()); 577 break; 578 default: 579 break; 580 } 581 582 // Basic AliasAnalysis support. 583 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that 584 // BasicAliasAnalysis wins if they disagree. This is intended to help 585 // support "obvious" type-punning idioms. 586 addPass(createTypeBasedAAWrapperPass()); 587 addPass(createScopedNoAliasAAWrapperPass()); 588 addPass(createBasicAAWrapperPass()); 589 590 // Before running any passes, run the verifier to determine if the input 591 // coming from the front-end and/or optimizer is valid. 592 if (!DisableVerify) 593 addPass(createVerifierPass()); 594 595 // Run loop strength reduction before anything else. 596 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) { 597 addPass(createLoopStrengthReducePass()); 598 if (PrintLSR) 599 addPass(createPrintFunctionPass(dbgs(), "\n\n*** Code after LSR ***\n")); 600 } 601 602 if (getOptLevel() != CodeGenOpt::None) { 603 // The MergeICmpsPass tries to create memcmp calls by grouping sequences of 604 // loads and compares. ExpandMemCmpPass then tries to expand those calls 605 // into optimally-sized loads and compares. The transforms are enabled by a 606 // target lowering hook. 607 if (EnableMergeICmps) 608 addPass(createMergeICmpsPass()); 609 addPass(createExpandMemCmpPass()); 610 } 611 612 // Run GC lowering passes for builtin collectors 613 // TODO: add a pass insertion point here 614 addPass(createGCLoweringPass()); 615 addPass(createShadowStackGCLoweringPass()); 616 617 // Make sure that no unreachable blocks are instruction selected. 618 addPass(createUnreachableBlockEliminationPass()); 619 620 // Prepare expensive constants for SelectionDAG. 621 if (getOptLevel() != CodeGenOpt::None && !DisableConstantHoisting) 622 addPass(createConstantHoistingPass()); 623 624 if (getOptLevel() != CodeGenOpt::None && !DisablePartialLibcallInlining) 625 addPass(createPartiallyInlineLibCallsPass()); 626 627 // Instrument function entry and exit, e.g. with calls to mcount(). 628 addPass(createPostInlineEntryExitInstrumenterPass()); 629 630 // Add scalarization of target's unsupported masked memory intrinsics pass. 631 // the unsupported intrinsic will be replaced with a chain of basic blocks, 632 // that stores/loads element one-by-one if the appropriate mask bit is set. 633 addPass(createScalarizeMaskedMemIntrinPass()); 634 635 // Expand reduction intrinsics into shuffle sequences if the target wants to. 636 addPass(createExpandReductionsPass()); 637 } 638 639 /// Turn exception handling constructs into something the code generators can 640 /// handle. 641 void TargetPassConfig::addPassesToHandleExceptions() { 642 const MCAsmInfo *MCAI = TM->getMCAsmInfo(); 643 assert(MCAI && "No MCAsmInfo"); 644 switch (MCAI->getExceptionHandlingType()) { 645 case ExceptionHandling::SjLj: 646 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both 647 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise, 648 // catch info can get misplaced when a selector ends up more than one block 649 // removed from the parent invoke(s). This could happen when a landing 650 // pad is shared by multiple invokes and is also a target of a normal 651 // edge from elsewhere. 652 addPass(createSjLjEHPreparePass()); 653 LLVM_FALLTHROUGH; 654 case ExceptionHandling::DwarfCFI: 655 case ExceptionHandling::ARM: 656 addPass(createDwarfEHPass()); 657 break; 658 case ExceptionHandling::WinEH: 659 // We support using both GCC-style and MSVC-style exceptions on Windows, so 660 // add both preparation passes. Each pass will only actually run if it 661 // recognizes the personality function. 662 addPass(createWinEHPass()); 663 addPass(createDwarfEHPass()); 664 break; 665 case ExceptionHandling::None: 666 addPass(createLowerInvokePass()); 667 668 // The lower invoke pass may create unreachable code. Remove it. 669 addPass(createUnreachableBlockEliminationPass()); 670 break; 671 } 672 } 673 674 /// Add pass to prepare the LLVM IR for code generation. This should be done 675 /// before exception handling preparation passes. 676 void TargetPassConfig::addCodeGenPrepare() { 677 if (getOptLevel() != CodeGenOpt::None && !DisableCGP) 678 addPass(createCodeGenPreparePass()); 679 addPass(createRewriteSymbolsPass()); 680 } 681 682 /// Add common passes that perform LLVM IR to IR transforms in preparation for 683 /// instruction selection. 684 void TargetPassConfig::addISelPrepare() { 685 addPreISel(); 686 687 // Force codegen to run according to the callgraph. 688 if (requiresCodeGenSCCOrder()) 689 addPass(new DummyCGSCCPass); 690 691 // Add both the safe stack and the stack protection passes: each of them will 692 // only protect functions that have corresponding attributes. 693 addPass(createSafeStackPass()); 694 addPass(createStackProtectorPass()); 695 696 if (PrintISelInput) 697 addPass(createPrintFunctionPass( 698 dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n")); 699 700 // All passes which modify the LLVM IR are now complete; run the verifier 701 // to ensure that the IR is valid. 702 if (!DisableVerify) 703 addPass(createVerifierPass()); 704 } 705 706 bool TargetPassConfig::addCoreISelPasses() { 707 // Enable FastISel with -fast, but allow that to be overridden. 708 TM->setO0WantsFastISel(EnableFastISelOption != cl::BOU_FALSE); 709 if (EnableFastISelOption == cl::BOU_TRUE || 710 (TM->getOptLevel() == CodeGenOpt::None && TM->getO0WantsFastISel())) 711 TM->setFastISel(true); 712 713 // Ask the target for an isel. 714 // Enable GlobalISel if the target wants to, but allow that to be overriden. 715 // Explicitly enabling fast-isel should override implicitly enabled 716 // global-isel. 717 if (EnableGlobalISel == cl::BOU_TRUE || 718 (EnableGlobalISel == cl::BOU_UNSET && isGlobalISelEnabled() && 719 EnableFastISelOption != cl::BOU_TRUE)) { 720 if (addIRTranslator()) 721 return true; 722 723 addPreLegalizeMachineIR(); 724 725 if (addLegalizeMachineIR()) 726 return true; 727 728 // Before running the register bank selector, ask the target if it 729 // wants to run some passes. 730 addPreRegBankSelect(); 731 732 if (addRegBankSelect()) 733 return true; 734 735 addPreGlobalInstructionSelect(); 736 737 if (addGlobalInstructionSelect()) 738 return true; 739 740 // Pass to reset the MachineFunction if the ISel failed. 741 addPass(createResetMachineFunctionPass( 742 reportDiagnosticWhenGlobalISelFallback(), isGlobalISelAbortEnabled())); 743 744 // Provide a fallback path when we do not want to abort on 745 // not-yet-supported input. 746 if (!isGlobalISelAbortEnabled() && addInstSelector()) 747 return true; 748 749 } else if (addInstSelector()) 750 return true; 751 752 return false; 753 } 754 755 bool TargetPassConfig::addISelPasses() { 756 if (TM->Options.EmulatedTLS) 757 addPass(createLowerEmuTLSPass()); 758 759 addPass(createPreISelIntrinsicLoweringPass()); 760 addPass(createTargetTransformInfoWrapperPass(TM->getTargetIRAnalysis())); 761 addIRPasses(); 762 addCodeGenPrepare(); 763 addPassesToHandleExceptions(); 764 addISelPrepare(); 765 766 return addCoreISelPasses(); 767 } 768 769 /// -regalloc=... command line option. 770 static FunctionPass *useDefaultRegisterAllocator() { return nullptr; } 771 static cl::opt<RegisterRegAlloc::FunctionPassCtor, false, 772 RegisterPassParser<RegisterRegAlloc>> 773 RegAlloc("regalloc", cl::Hidden, cl::init(&useDefaultRegisterAllocator), 774 cl::desc("Register allocator to use")); 775 776 /// Add the complete set of target-independent postISel code generator passes. 777 /// 778 /// This can be read as the standard order of major LLVM CodeGen stages. Stages 779 /// with nontrivial configuration or multiple passes are broken out below in 780 /// add%Stage routines. 781 /// 782 /// Any TargetPassConfig::addXX routine may be overriden by the Target. The 783 /// addPre/Post methods with empty header implementations allow injecting 784 /// target-specific fixups just before or after major stages. Additionally, 785 /// targets have the flexibility to change pass order within a stage by 786 /// overriding default implementation of add%Stage routines below. Each 787 /// technique has maintainability tradeoffs because alternate pass orders are 788 /// not well supported. addPre/Post works better if the target pass is easily 789 /// tied to a common pass. But if it has subtle dependencies on multiple passes, 790 /// the target should override the stage instead. 791 /// 792 /// TODO: We could use a single addPre/Post(ID) hook to allow pass injection 793 /// before/after any target-independent pass. But it's currently overkill. 794 void TargetPassConfig::addMachinePasses() { 795 AddingMachinePasses = true; 796 797 // Insert a machine instr printer pass after the specified pass. 798 if (!StringRef(PrintMachineInstrs.getValue()).equals("") && 799 !StringRef(PrintMachineInstrs.getValue()).equals("option-unspecified")) { 800 const PassRegistry *PR = PassRegistry::getPassRegistry(); 801 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue()); 802 const PassInfo *IPI = PR->getPassInfo(StringRef("machineinstr-printer")); 803 assert (TPI && IPI && "Pass ID not registered!"); 804 const char *TID = (const char *)(TPI->getTypeInfo()); 805 const char *IID = (const char *)(IPI->getTypeInfo()); 806 insertPass(TID, IID); 807 } 808 809 // Print the instruction selected machine code... 810 printAndVerify("After Instruction Selection"); 811 812 // Expand pseudo-instructions emitted by ISel. 813 addPass(&ExpandISelPseudosID); 814 815 // Add passes that optimize machine instructions in SSA form. 816 if (getOptLevel() != CodeGenOpt::None) { 817 addMachineSSAOptimization(); 818 } else { 819 // If the target requests it, assign local variables to stack slots relative 820 // to one another and simplify frame index references where possible. 821 addPass(&LocalStackSlotAllocationID, false); 822 } 823 824 if (TM->Options.EnableIPRA) 825 addPass(createRegUsageInfoPropPass()); 826 827 // Run pre-ra passes. 828 addPreRegAlloc(); 829 830 // Run register allocation and passes that are tightly coupled with it, 831 // including phi elimination and scheduling. 832 if (getOptimizeRegAlloc()) 833 addOptimizedRegAlloc(createRegAllocPass(true)); 834 else { 835 if (RegAlloc != &useDefaultRegisterAllocator && 836 RegAlloc != &createFastRegisterAllocator) 837 report_fatal_error("Must use fast (default) register allocator for unoptimized regalloc."); 838 addFastRegAlloc(createRegAllocPass(false)); 839 } 840 841 // Run post-ra passes. 842 addPostRegAlloc(); 843 844 // Insert prolog/epilog code. Eliminate abstract frame index references... 845 if (getOptLevel() != CodeGenOpt::None) 846 addPass(&ShrinkWrapID); 847 848 // Prolog/Epilog inserter needs a TargetMachine to instantiate. But only 849 // do so if it hasn't been disabled, substituted, or overridden. 850 if (!isPassSubstitutedOrOverridden(&PrologEpilogCodeInserterID)) 851 addPass(createPrologEpilogInserterPass()); 852 853 /// Add passes that optimize machine instructions after register allocation. 854 if (getOptLevel() != CodeGenOpt::None) 855 addMachineLateOptimization(); 856 857 // Expand pseudo instructions before second scheduling pass. 858 addPass(&ExpandPostRAPseudosID); 859 860 // Run pre-sched2 passes. 861 addPreSched2(); 862 863 if (EnableImplicitNullChecks) 864 addPass(&ImplicitNullChecksID); 865 866 // Second pass scheduler. 867 // Let Target optionally insert this pass by itself at some other 868 // point. 869 if (getOptLevel() != CodeGenOpt::None && 870 !TM->targetSchedulesPostRAScheduling()) { 871 if (MISchedPostRA) 872 addPass(&PostMachineSchedulerID); 873 else 874 addPass(&PostRASchedulerID); 875 } 876 877 // GC 878 if (addGCPasses()) { 879 if (PrintGCInfo) 880 addPass(createGCInfoPrinter(dbgs()), false, false); 881 } 882 883 // Basic block placement. 884 if (getOptLevel() != CodeGenOpt::None) 885 addBlockPlacement(); 886 887 addPreEmitPass(); 888 889 if (TM->Options.EnableIPRA) 890 // Collect register usage information and produce a register mask of 891 // clobbered registers, to be used to optimize call sites. 892 addPass(createRegUsageInfoCollector()); 893 894 addPass(&FuncletLayoutID, false); 895 896 addPass(&StackMapLivenessID, false); 897 addPass(&LiveDebugValuesID, false); 898 899 // Insert before XRay Instrumentation. 900 addPass(&FEntryInserterID, false); 901 902 addPass(&XRayInstrumentationID, false); 903 addPass(&PatchableFunctionID, false); 904 905 if (EnableMachineOutliner) 906 PM->add(createMachineOutlinerPass(EnableLinkOnceODROutlining)); 907 908 AddingMachinePasses = false; 909 } 910 911 /// Add passes that optimize machine instructions in SSA form. 912 void TargetPassConfig::addMachineSSAOptimization() { 913 // Pre-ra tail duplication. 914 addPass(&EarlyTailDuplicateID); 915 916 // Optimize PHIs before DCE: removing dead PHI cycles may make more 917 // instructions dead. 918 addPass(&OptimizePHIsID, false); 919 920 // This pass merges large allocas. StackSlotColoring is a different pass 921 // which merges spill slots. 922 addPass(&StackColoringID, false); 923 924 // If the target requests it, assign local variables to stack slots relative 925 // to one another and simplify frame index references where possible. 926 addPass(&LocalStackSlotAllocationID, false); 927 928 // With optimization, dead code should already be eliminated. However 929 // there is one known exception: lowered code for arguments that are only 930 // used by tail calls, where the tail calls reuse the incoming stack 931 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll). 932 addPass(&DeadMachineInstructionElimID); 933 934 // Allow targets to insert passes that improve instruction level parallelism, 935 // like if-conversion. Such passes will typically need dominator trees and 936 // loop info, just like LICM and CSE below. 937 addILPOpts(); 938 939 addPass(&MachineLICMID, false); 940 addPass(&MachineCSEID, false); 941 942 addPass(&MachineSinkingID); 943 944 addPass(&PeepholeOptimizerID); 945 // Clean-up the dead code that may have been generated by peephole 946 // rewriting. 947 addPass(&DeadMachineInstructionElimID); 948 } 949 950 //===---------------------------------------------------------------------===// 951 /// Register Allocation Pass Configuration 952 //===---------------------------------------------------------------------===// 953 954 bool TargetPassConfig::getOptimizeRegAlloc() const { 955 switch (OptimizeRegAlloc) { 956 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None; 957 case cl::BOU_TRUE: return true; 958 case cl::BOU_FALSE: return false; 959 } 960 llvm_unreachable("Invalid optimize-regalloc state"); 961 } 962 963 /// RegisterRegAlloc's global Registry tracks allocator registration. 964 MachinePassRegistry RegisterRegAlloc::Registry; 965 966 /// A dummy default pass factory indicates whether the register allocator is 967 /// overridden on the command line. 968 static llvm::once_flag InitializeDefaultRegisterAllocatorFlag; 969 970 static RegisterRegAlloc 971 defaultRegAlloc("default", 972 "pick register allocator based on -O option", 973 useDefaultRegisterAllocator); 974 975 static void initializeDefaultRegisterAllocatorOnce() { 976 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault(); 977 978 if (!Ctor) { 979 Ctor = RegAlloc; 980 RegisterRegAlloc::setDefault(RegAlloc); 981 } 982 } 983 984 /// Instantiate the default register allocator pass for this target for either 985 /// the optimized or unoptimized allocation path. This will be added to the pass 986 /// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc 987 /// in the optimized case. 988 /// 989 /// A target that uses the standard regalloc pass order for fast or optimized 990 /// allocation may still override this for per-target regalloc 991 /// selection. But -regalloc=... always takes precedence. 992 FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) { 993 if (Optimized) 994 return createGreedyRegisterAllocator(); 995 else 996 return createFastRegisterAllocator(); 997 } 998 999 /// Find and instantiate the register allocation pass requested by this target 1000 /// at the current optimization level. Different register allocators are 1001 /// defined as separate passes because they may require different analysis. 1002 /// 1003 /// This helper ensures that the regalloc= option is always available, 1004 /// even for targets that override the default allocator. 1005 /// 1006 /// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs, 1007 /// this can be folded into addPass. 1008 FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) { 1009 // Initialize the global default. 1010 llvm::call_once(InitializeDefaultRegisterAllocatorFlag, 1011 initializeDefaultRegisterAllocatorOnce); 1012 1013 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault(); 1014 if (Ctor != useDefaultRegisterAllocator) 1015 return Ctor(); 1016 1017 // With no -regalloc= override, ask the target for a regalloc pass. 1018 return createTargetRegisterAllocator(Optimized); 1019 } 1020 1021 /// Return true if the default global register allocator is in use and 1022 /// has not be overriden on the command line with '-regalloc=...' 1023 bool TargetPassConfig::usingDefaultRegAlloc() const { 1024 return RegAlloc.getNumOccurrences() == 0; 1025 } 1026 1027 /// Add the minimum set of target-independent passes that are required for 1028 /// register allocation. No coalescing or scheduling. 1029 void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) { 1030 addPass(&PHIEliminationID, false); 1031 addPass(&TwoAddressInstructionPassID, false); 1032 1033 if (RegAllocPass) 1034 addPass(RegAllocPass); 1035 } 1036 1037 /// Add standard target-independent passes that are tightly coupled with 1038 /// optimized register allocation, including coalescing, machine instruction 1039 /// scheduling, and register allocation itself. 1040 void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) { 1041 addPass(&DetectDeadLanesID, false); 1042 1043 addPass(&ProcessImplicitDefsID, false); 1044 1045 // LiveVariables currently requires pure SSA form. 1046 // 1047 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags, 1048 // LiveVariables can be removed completely, and LiveIntervals can be directly 1049 // computed. (We still either need to regenerate kill flags after regalloc, or 1050 // preferably fix the scavenger to not depend on them). 1051 addPass(&LiveVariablesID, false); 1052 1053 // Edge splitting is smarter with machine loop info. 1054 addPass(&MachineLoopInfoID, false); 1055 addPass(&PHIEliminationID, false); 1056 1057 // Eventually, we want to run LiveIntervals before PHI elimination. 1058 if (EarlyLiveIntervals) 1059 addPass(&LiveIntervalsID, false); 1060 1061 addPass(&TwoAddressInstructionPassID, false); 1062 addPass(&RegisterCoalescerID); 1063 1064 // The machine scheduler may accidentally create disconnected components 1065 // when moving subregister definitions around, avoid this by splitting them to 1066 // separate vregs before. Splitting can also improve reg. allocation quality. 1067 addPass(&RenameIndependentSubregsID); 1068 1069 // PreRA instruction scheduling. 1070 addPass(&MachineSchedulerID); 1071 1072 if (RegAllocPass) { 1073 // Add the selected register allocation pass. 1074 addPass(RegAllocPass); 1075 1076 // Allow targets to change the register assignments before rewriting. 1077 addPreRewrite(); 1078 1079 // Finally rewrite virtual registers. 1080 addPass(&VirtRegRewriterID); 1081 1082 // Perform stack slot coloring and post-ra machine LICM. 1083 // 1084 // FIXME: Re-enable coloring with register when it's capable of adding 1085 // kill markers. 1086 addPass(&StackSlotColoringID); 1087 1088 // Run post-ra machine LICM to hoist reloads / remats. 1089 // 1090 // FIXME: can this move into MachineLateOptimization? 1091 addPass(&PostRAMachineLICMID); 1092 } 1093 } 1094 1095 //===---------------------------------------------------------------------===// 1096 /// Post RegAlloc Pass Configuration 1097 //===---------------------------------------------------------------------===// 1098 1099 /// Add passes that optimize machine instructions after register allocation. 1100 void TargetPassConfig::addMachineLateOptimization() { 1101 // Branch folding must be run after regalloc and prolog/epilog insertion. 1102 addPass(&BranchFolderPassID); 1103 1104 // Tail duplication. 1105 // Note that duplicating tail just increases code size and degrades 1106 // performance for targets that require Structured Control Flow. 1107 // In addition it can also make CFG irreducible. Thus we disable it. 1108 if (!TM->requiresStructuredCFG()) 1109 addPass(&TailDuplicateID); 1110 1111 // Copy propagation. 1112 addPass(&MachineCopyPropagationID); 1113 } 1114 1115 /// Add standard GC passes. 1116 bool TargetPassConfig::addGCPasses() { 1117 addPass(&GCMachineCodeAnalysisID, false); 1118 return true; 1119 } 1120 1121 /// Add standard basic block placement passes. 1122 void TargetPassConfig::addBlockPlacement() { 1123 if (addPass(&MachineBlockPlacementID)) { 1124 // Run a separate pass to collect block placement statistics. 1125 if (EnableBlockPlacementStats) 1126 addPass(&MachineBlockPlacementStatsID); 1127 } 1128 } 1129 1130 //===---------------------------------------------------------------------===// 1131 /// GlobalISel Configuration 1132 //===---------------------------------------------------------------------===// 1133 1134 bool TargetPassConfig::isGlobalISelEnabled() const { 1135 return false; 1136 } 1137 1138 bool TargetPassConfig::isGlobalISelAbortEnabled() const { 1139 if (EnableGlobalISelAbort.getNumOccurrences() > 0) 1140 return EnableGlobalISelAbort == 1; 1141 1142 // When no abort behaviour is specified, we don't abort if the target says 1143 // that GISel is enabled. 1144 return !isGlobalISelEnabled(); 1145 } 1146 1147 bool TargetPassConfig::reportDiagnosticWhenGlobalISelFallback() const { 1148 return EnableGlobalISelAbort == 2; 1149 } 1150