xref: /llvm-project/llvm/lib/CodeGen/TargetPassConfig.cpp (revision 333be329c49bffa98741085a0ae0962e754cc7cf)
1 //===- TargetPassConfig.cpp - Target independent code generation passes ---===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This file defines interfaces to access the target independent code
11 // generation passes provided by the LLVM backend.
12 //
13 //===---------------------------------------------------------------------===//
14 
15 #include "llvm/CodeGen/TargetPassConfig.h"
16 #include "llvm/ADT/DenseMap.h"
17 #include "llvm/ADT/SmallVector.h"
18 #include "llvm/ADT/StringRef.h"
19 #include "llvm/Analysis/BasicAliasAnalysis.h"
20 #include "llvm/Analysis/CFLAndersAliasAnalysis.h"
21 #include "llvm/Analysis/CFLSteensAliasAnalysis.h"
22 #include "llvm/Analysis/CallGraphSCCPass.h"
23 #include "llvm/Analysis/ScopedNoAliasAA.h"
24 #include "llvm/Analysis/TargetTransformInfo.h"
25 #include "llvm/Analysis/TypeBasedAliasAnalysis.h"
26 #include "llvm/CodeGen/MachineFunctionPass.h"
27 #include "llvm/CodeGen/MachinePassRegistry.h"
28 #include "llvm/CodeGen/Passes.h"
29 #include "llvm/CodeGen/RegAllocRegistry.h"
30 #include "llvm/IR/IRPrintingPasses.h"
31 #include "llvm/IR/LegacyPassManager.h"
32 #include "llvm/IR/Verifier.h"
33 #include "llvm/MC/MCAsmInfo.h"
34 #include "llvm/MC/MCTargetOptions.h"
35 #include "llvm/Pass.h"
36 #include "llvm/Support/CodeGen.h"
37 #include "llvm/Support/CommandLine.h"
38 #include "llvm/Support/Compiler.h"
39 #include "llvm/Support/Debug.h"
40 #include "llvm/Support/ErrorHandling.h"
41 #include "llvm/Support/Threading.h"
42 #include "llvm/Target/TargetMachine.h"
43 #include "llvm/Transforms/Scalar.h"
44 #include "llvm/Transforms/Utils/SymbolRewriter.h"
45 #include <cassert>
46 #include <string>
47 
48 using namespace llvm;
49 
50 cl::opt<bool> EnableIPRA("enable-ipra", cl::init(false), cl::Hidden,
51                          cl::desc("Enable interprocedural register allocation "
52                                   "to reduce load/store at procedure calls."));
53 static cl::opt<bool> DisablePostRASched("disable-post-ra", cl::Hidden,
54     cl::desc("Disable Post Regalloc Scheduler"));
55 static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
56     cl::desc("Disable branch folding"));
57 static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
58     cl::desc("Disable tail duplication"));
59 static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
60     cl::desc("Disable pre-register allocation tail duplication"));
61 static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
62     cl::Hidden, cl::desc("Disable probability-driven block placement"));
63 static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
64     cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
65 static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
66     cl::desc("Disable Stack Slot Coloring"));
67 static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
68     cl::desc("Disable Machine Dead Code Elimination"));
69 static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
70     cl::desc("Disable Early If-conversion"));
71 static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
72     cl::desc("Disable Machine LICM"));
73 static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
74     cl::desc("Disable Machine Common Subexpression Elimination"));
75 static cl::opt<cl::boolOrDefault> OptimizeRegAlloc(
76     "optimize-regalloc", cl::Hidden,
77     cl::desc("Enable optimized register allocation compilation path."));
78 static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
79     cl::Hidden,
80     cl::desc("Disable Machine LICM"));
81 static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
82     cl::desc("Disable Machine Sinking"));
83 static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
84     cl::desc("Disable Loop Strength Reduction Pass"));
85 static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
86     cl::Hidden, cl::desc("Disable ConstantHoisting"));
87 static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
88     cl::desc("Disable Codegen Prepare"));
89 static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
90     cl::desc("Disable Copy Propagation pass"));
91 static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
92     cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
93 static cl::opt<bool> EnableImplicitNullChecks(
94     "enable-implicit-null-checks",
95     cl::desc("Fold null checks into faulting memory operations"),
96     cl::init(false), cl::Hidden);
97 static cl::opt<bool>
98     EnableMergeICmps("enable-mergeicmps",
99                      cl::desc("Merge ICmp chains into a single memcmp"),
100                      cl::init(false), cl::Hidden);
101 static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
102     cl::desc("Print LLVM IR produced by the loop-reduce pass"));
103 static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
104     cl::desc("Print LLVM IR input to isel pass"));
105 static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
106     cl::desc("Dump garbage collector data"));
107 static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
108     cl::desc("Verify generated machine code"),
109     cl::init(false),
110     cl::ZeroOrMore);
111 static cl::opt<bool> EnableMachineOutliner("enable-machine-outliner",
112     cl::Hidden,
113     cl::desc("Enable machine outliner"));
114 static cl::opt<bool> EnableLinkOnceODROutlining(
115     "enable-linkonceodr-outlining",
116     cl::Hidden,
117     cl::desc("Enable the machine outliner on linkonceodr functions"),
118     cl::init(false));
119 // Enable or disable FastISel. Both options are needed, because
120 // FastISel is enabled by default with -fast, and we wish to be
121 // able to enable or disable fast-isel independently from -O0.
122 static cl::opt<cl::boolOrDefault>
123 EnableFastISelOption("fast-isel", cl::Hidden,
124   cl::desc("Enable the \"fast\" instruction selector"));
125 
126 static cl::opt<cl::boolOrDefault> EnableGlobalISelOption(
127     "global-isel", cl::Hidden,
128     cl::desc("Enable the \"global\" instruction selector"));
129 
130 static cl::opt<std::string> PrintMachineInstrs(
131     "print-machineinstrs", cl::ValueOptional, cl::desc("Print machine instrs"),
132     cl::value_desc("pass-name"), cl::init("option-unspecified"), cl::Hidden);
133 
134 static cl::opt<int> EnableGlobalISelAbort(
135     "global-isel-abort", cl::Hidden,
136     cl::desc("Enable abort calls when \"global\" instruction selection "
137              "fails to lower/select an instruction: 0 disable the abort, "
138              "1 enable the abort, and "
139              "2 disable the abort but emit a diagnostic on failure"),
140     cl::init(1));
141 
142 // Temporary option to allow experimenting with MachineScheduler as a post-RA
143 // scheduler. Targets can "properly" enable this with
144 // substitutePass(&PostRASchedulerID, &PostMachineSchedulerID).
145 // Targets can return true in targetSchedulesPostRAScheduling() and
146 // insert a PostRA scheduling pass wherever it wants.
147 cl::opt<bool> MISchedPostRA("misched-postra", cl::Hidden,
148   cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"));
149 
150 // Experimental option to run live interval analysis early.
151 static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
152     cl::desc("Run live interval analysis earlier in the pipeline"));
153 
154 // Experimental option to use CFL-AA in codegen
155 enum class CFLAAType { None, Steensgaard, Andersen, Both };
156 static cl::opt<CFLAAType> UseCFLAA(
157     "use-cfl-aa-in-codegen", cl::init(CFLAAType::None), cl::Hidden,
158     cl::desc("Enable the new, experimental CFL alias analysis in CodeGen"),
159     cl::values(clEnumValN(CFLAAType::None, "none", "Disable CFL-AA"),
160                clEnumValN(CFLAAType::Steensgaard, "steens",
161                           "Enable unification-based CFL-AA"),
162                clEnumValN(CFLAAType::Andersen, "anders",
163                           "Enable inclusion-based CFL-AA"),
164                clEnumValN(CFLAAType::Both, "both",
165                           "Enable both variants of CFL-AA")));
166 
167 /// Option names for limiting the codegen pipeline.
168 /// Those are used in error reporting and we didn't want
169 /// to duplicate their names all over the place.
170 const char *StartAfterOptName = "start-after";
171 const char *StartBeforeOptName = "start-before";
172 const char *StopAfterOptName = "stop-after";
173 const char *StopBeforeOptName = "stop-before";
174 
175 static cl::opt<std::string>
176     StartAfterOpt(StringRef(StartAfterOptName),
177                   cl::desc("Resume compilation after a specific pass"),
178                   cl::value_desc("pass-name"), cl::init(""), cl::Hidden);
179 
180 static cl::opt<std::string>
181     StartBeforeOpt(StringRef(StartBeforeOptName),
182                    cl::desc("Resume compilation before a specific pass"),
183                    cl::value_desc("pass-name"), cl::init(""), cl::Hidden);
184 
185 static cl::opt<std::string>
186     StopAfterOpt(StringRef(StopAfterOptName),
187                  cl::desc("Stop compilation after a specific pass"),
188                  cl::value_desc("pass-name"), cl::init(""), cl::Hidden);
189 
190 static cl::opt<std::string>
191     StopBeforeOpt(StringRef(StopBeforeOptName),
192                   cl::desc("Stop compilation before a specific pass"),
193                   cl::value_desc("pass-name"), cl::init(""), cl::Hidden);
194 
195 /// Allow standard passes to be disabled by command line options. This supports
196 /// simple binary flags that either suppress the pass or do nothing.
197 /// i.e. -disable-mypass=false has no effect.
198 /// These should be converted to boolOrDefault in order to use applyOverride.
199 static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
200                                        bool Override) {
201   if (Override)
202     return IdentifyingPassPtr();
203   return PassID;
204 }
205 
206 /// Allow standard passes to be disabled by the command line, regardless of who
207 /// is adding the pass.
208 ///
209 /// StandardID is the pass identified in the standard pass pipeline and provided
210 /// to addPass(). It may be a target-specific ID in the case that the target
211 /// directly adds its own pass, but in that case we harmlessly fall through.
212 ///
213 /// TargetID is the pass that the target has configured to override StandardID.
214 ///
215 /// StandardID may be a pseudo ID. In that case TargetID is the name of the real
216 /// pass to run. This allows multiple options to control a single pass depending
217 /// on where in the pipeline that pass is added.
218 static IdentifyingPassPtr overridePass(AnalysisID StandardID,
219                                        IdentifyingPassPtr TargetID) {
220   if (StandardID == &PostRASchedulerID)
221     return applyDisable(TargetID, DisablePostRASched);
222 
223   if (StandardID == &BranchFolderPassID)
224     return applyDisable(TargetID, DisableBranchFold);
225 
226   if (StandardID == &TailDuplicateID)
227     return applyDisable(TargetID, DisableTailDuplicate);
228 
229   if (StandardID == &EarlyTailDuplicateID)
230     return applyDisable(TargetID, DisableEarlyTailDup);
231 
232   if (StandardID == &MachineBlockPlacementID)
233     return applyDisable(TargetID, DisableBlockPlacement);
234 
235   if (StandardID == &StackSlotColoringID)
236     return applyDisable(TargetID, DisableSSC);
237 
238   if (StandardID == &DeadMachineInstructionElimID)
239     return applyDisable(TargetID, DisableMachineDCE);
240 
241   if (StandardID == &EarlyIfConverterID)
242     return applyDisable(TargetID, DisableEarlyIfConversion);
243 
244   if (StandardID == &EarlyMachineLICMID)
245     return applyDisable(TargetID, DisableMachineLICM);
246 
247   if (StandardID == &MachineCSEID)
248     return applyDisable(TargetID, DisableMachineCSE);
249 
250   if (StandardID == &MachineLICMID)
251     return applyDisable(TargetID, DisablePostRAMachineLICM);
252 
253   if (StandardID == &MachineSinkingID)
254     return applyDisable(TargetID, DisableMachineSink);
255 
256   if (StandardID == &MachineCopyPropagationID)
257     return applyDisable(TargetID, DisableCopyProp);
258 
259   return TargetID;
260 }
261 
262 //===---------------------------------------------------------------------===//
263 /// TargetPassConfig
264 //===---------------------------------------------------------------------===//
265 
266 INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
267                 "Target Pass Configuration", false, false)
268 char TargetPassConfig::ID = 0;
269 
270 namespace {
271 
272 struct InsertedPass {
273   AnalysisID TargetPassID;
274   IdentifyingPassPtr InsertedPassID;
275   bool VerifyAfter;
276   bool PrintAfter;
277 
278   InsertedPass(AnalysisID TargetPassID, IdentifyingPassPtr InsertedPassID,
279                bool VerifyAfter, bool PrintAfter)
280       : TargetPassID(TargetPassID), InsertedPassID(InsertedPassID),
281         VerifyAfter(VerifyAfter), PrintAfter(PrintAfter) {}
282 
283   Pass *getInsertedPass() const {
284     assert(InsertedPassID.isValid() && "Illegal Pass ID!");
285     if (InsertedPassID.isInstance())
286       return InsertedPassID.getInstance();
287     Pass *NP = Pass::createPass(InsertedPassID.getID());
288     assert(NP && "Pass ID not registered");
289     return NP;
290   }
291 };
292 
293 } // end anonymous namespace
294 
295 namespace llvm {
296 
297 class PassConfigImpl {
298 public:
299   // List of passes explicitly substituted by this target. Normally this is
300   // empty, but it is a convenient way to suppress or replace specific passes
301   // that are part of a standard pass pipeline without overridding the entire
302   // pipeline. This mechanism allows target options to inherit a standard pass's
303   // user interface. For example, a target may disable a standard pass by
304   // default by substituting a pass ID of zero, and the user may still enable
305   // that standard pass with an explicit command line option.
306   DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
307 
308   /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
309   /// is inserted after each instance of the first one.
310   SmallVector<InsertedPass, 4> InsertedPasses;
311 };
312 
313 } // end namespace llvm
314 
315 // Out of line virtual method.
316 TargetPassConfig::~TargetPassConfig() {
317   delete Impl;
318 }
319 
320 static const PassInfo *getPassInfo(StringRef PassName) {
321   if (PassName.empty())
322     return nullptr;
323 
324   const PassRegistry &PR = *PassRegistry::getPassRegistry();
325   const PassInfo *PI = PR.getPassInfo(PassName);
326   if (!PI)
327     report_fatal_error(Twine('\"') + Twine(PassName) +
328                        Twine("\" pass is not registered."));
329   return PI;
330 }
331 
332 static AnalysisID getPassIDFromName(StringRef PassName) {
333   const PassInfo *PI = getPassInfo(PassName);
334   return PI ? PI->getTypeInfo() : nullptr;
335 }
336 
337 void TargetPassConfig::setStartStopPasses() {
338   StartBefore = getPassIDFromName(StartBeforeOpt);
339   StartAfter = getPassIDFromName(StartAfterOpt);
340   StopBefore = getPassIDFromName(StopBeforeOpt);
341   StopAfter = getPassIDFromName(StopAfterOpt);
342   if (StartBefore && StartAfter)
343     report_fatal_error(Twine(StartBeforeOptName) + Twine(" and ") +
344                        Twine(StartAfterOptName) + Twine(" specified!"));
345   if (StopBefore && StopAfter)
346     report_fatal_error(Twine(StopBeforeOptName) + Twine(" and ") +
347                        Twine(StopAfterOptName) + Twine(" specified!"));
348   Started = (StartAfter == nullptr) && (StartBefore == nullptr);
349 }
350 
351 // Out of line constructor provides default values for pass options and
352 // registers all common codegen passes.
353 TargetPassConfig::TargetPassConfig(LLVMTargetMachine &TM, PassManagerBase &pm)
354     : ImmutablePass(ID), PM(&pm), TM(&TM) {
355   Impl = new PassConfigImpl();
356 
357   // Register all target independent codegen passes to activate their PassIDs,
358   // including this pass itself.
359   initializeCodeGen(*PassRegistry::getPassRegistry());
360 
361   // Also register alias analysis passes required by codegen passes.
362   initializeBasicAAWrapperPassPass(*PassRegistry::getPassRegistry());
363   initializeAAResultsWrapperPassPass(*PassRegistry::getPassRegistry());
364 
365   if (StringRef(PrintMachineInstrs.getValue()).equals(""))
366     TM.Options.PrintMachineCode = true;
367 
368   if (EnableIPRA.getNumOccurrences())
369     TM.Options.EnableIPRA = EnableIPRA;
370   else {
371     // If not explicitly specified, use target default.
372     TM.Options.EnableIPRA = TM.useIPRA();
373   }
374 
375   if (TM.Options.EnableIPRA)
376     setRequiresCodeGenSCCOrder();
377 
378   setStartStopPasses();
379 }
380 
381 CodeGenOpt::Level TargetPassConfig::getOptLevel() const {
382   return TM->getOptLevel();
383 }
384 
385 /// Insert InsertedPassID pass after TargetPassID.
386 void TargetPassConfig::insertPass(AnalysisID TargetPassID,
387                                   IdentifyingPassPtr InsertedPassID,
388                                   bool VerifyAfter, bool PrintAfter) {
389   assert(((!InsertedPassID.isInstance() &&
390            TargetPassID != InsertedPassID.getID()) ||
391           (InsertedPassID.isInstance() &&
392            TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
393          "Insert a pass after itself!");
394   Impl->InsertedPasses.emplace_back(TargetPassID, InsertedPassID, VerifyAfter,
395                                     PrintAfter);
396 }
397 
398 /// createPassConfig - Create a pass configuration object to be used by
399 /// addPassToEmitX methods for generating a pipeline of CodeGen passes.
400 ///
401 /// Targets may override this to extend TargetPassConfig.
402 TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
403   return new TargetPassConfig(*this, PM);
404 }
405 
406 TargetPassConfig::TargetPassConfig()
407   : ImmutablePass(ID) {
408   report_fatal_error("Trying to construct TargetPassConfig without a target "
409                      "machine. Scheduling a CodeGen pass without a target "
410                      "triple set?");
411 }
412 
413 bool TargetPassConfig::hasLimitedCodeGenPipeline() const {
414   return StartBefore || StartAfter || StopBefore || StopAfter;
415 }
416 
417 std::string
418 TargetPassConfig::getLimitedCodeGenPipelineReason(const char *Separator) const {
419   if (!hasLimitedCodeGenPipeline())
420     return std::string();
421   std::string Res;
422   static cl::opt<std::string> *PassNames[] = {&StartAfterOpt, &StartBeforeOpt,
423                                               &StopAfterOpt, &StopBeforeOpt};
424   static const char *OptNames[] = {StartAfterOptName, StartBeforeOptName,
425                                    StopAfterOptName, StopBeforeOptName};
426   bool IsFirst = true;
427   for (int Idx = 0; Idx < 4; ++Idx)
428     if (!PassNames[Idx]->empty()) {
429       if (!IsFirst)
430         Res += Separator;
431       IsFirst = false;
432       Res += OptNames[Idx];
433     }
434   return Res;
435 }
436 
437 // Helper to verify the analysis is really immutable.
438 void TargetPassConfig::setOpt(bool &Opt, bool Val) {
439   assert(!Initialized && "PassConfig is immutable");
440   Opt = Val;
441 }
442 
443 void TargetPassConfig::substitutePass(AnalysisID StandardID,
444                                       IdentifyingPassPtr TargetID) {
445   Impl->TargetPasses[StandardID] = TargetID;
446 }
447 
448 IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
449   DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
450     I = Impl->TargetPasses.find(ID);
451   if (I == Impl->TargetPasses.end())
452     return ID;
453   return I->second;
454 }
455 
456 bool TargetPassConfig::isPassSubstitutedOrOverridden(AnalysisID ID) const {
457   IdentifyingPassPtr TargetID = getPassSubstitution(ID);
458   IdentifyingPassPtr FinalPtr = overridePass(ID, TargetID);
459   return !FinalPtr.isValid() || FinalPtr.isInstance() ||
460       FinalPtr.getID() != ID;
461 }
462 
463 /// Add a pass to the PassManager if that pass is supposed to be run.  If the
464 /// Started/Stopped flags indicate either that the compilation should start at
465 /// a later pass or that it should stop after an earlier pass, then do not add
466 /// the pass.  Finally, compare the current pass against the StartAfter
467 /// and StopAfter options and change the Started/Stopped flags accordingly.
468 void TargetPassConfig::addPass(Pass *P, bool verifyAfter, bool printAfter) {
469   assert(!Initialized && "PassConfig is immutable");
470 
471   // Cache the Pass ID here in case the pass manager finds this pass is
472   // redundant with ones already scheduled / available, and deletes it.
473   // Fundamentally, once we add the pass to the manager, we no longer own it
474   // and shouldn't reference it.
475   AnalysisID PassID = P->getPassID();
476 
477   if (StartBefore == PassID)
478     Started = true;
479   if (StopBefore == PassID)
480     Stopped = true;
481   if (Started && !Stopped) {
482     std::string Banner;
483     // Construct banner message before PM->add() as that may delete the pass.
484     if (AddingMachinePasses && (printAfter || verifyAfter))
485       Banner = std::string("After ") + std::string(P->getPassName());
486     PM->add(P);
487     if (AddingMachinePasses) {
488       if (printAfter)
489         addPrintPass(Banner);
490       if (verifyAfter)
491         addVerifyPass(Banner);
492     }
493 
494     // Add the passes after the pass P if there is any.
495     for (auto IP : Impl->InsertedPasses) {
496       if (IP.TargetPassID == PassID)
497         addPass(IP.getInsertedPass(), IP.VerifyAfter, IP.PrintAfter);
498     }
499   } else {
500     delete P;
501   }
502   if (StopAfter == PassID)
503     Stopped = true;
504   if (StartAfter == PassID)
505     Started = true;
506   if (Stopped && !Started)
507     report_fatal_error("Cannot stop compilation after pass that is not run");
508 }
509 
510 /// Add a CodeGen pass at this point in the pipeline after checking for target
511 /// and command line overrides.
512 ///
513 /// addPass cannot return a pointer to the pass instance because is internal the
514 /// PassManager and the instance we create here may already be freed.
515 AnalysisID TargetPassConfig::addPass(AnalysisID PassID, bool verifyAfter,
516                                      bool printAfter) {
517   IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
518   IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
519   if (!FinalPtr.isValid())
520     return nullptr;
521 
522   Pass *P;
523   if (FinalPtr.isInstance())
524     P = FinalPtr.getInstance();
525   else {
526     P = Pass::createPass(FinalPtr.getID());
527     if (!P)
528       llvm_unreachable("Pass ID not registered");
529   }
530   AnalysisID FinalID = P->getPassID();
531   addPass(P, verifyAfter, printAfter); // Ends the lifetime of P.
532 
533   return FinalID;
534 }
535 
536 void TargetPassConfig::printAndVerify(const std::string &Banner) {
537   addPrintPass(Banner);
538   addVerifyPass(Banner);
539 }
540 
541 void TargetPassConfig::addPrintPass(const std::string &Banner) {
542   if (TM->shouldPrintMachineCode())
543     PM->add(createMachineFunctionPrinterPass(dbgs(), Banner));
544 }
545 
546 void TargetPassConfig::addVerifyPass(const std::string &Banner) {
547   bool Verify = VerifyMachineCode;
548 #ifdef EXPENSIVE_CHECKS
549   if (VerifyMachineCode == cl::BOU_UNSET)
550     Verify = TM->isMachineVerifierClean();
551 #endif
552   if (Verify)
553     PM->add(createMachineVerifierPass(Banner));
554 }
555 
556 /// Add common target configurable passes that perform LLVM IR to IR transforms
557 /// following machine independent optimization.
558 void TargetPassConfig::addIRPasses() {
559   switch (UseCFLAA) {
560   case CFLAAType::Steensgaard:
561     addPass(createCFLSteensAAWrapperPass());
562     break;
563   case CFLAAType::Andersen:
564     addPass(createCFLAndersAAWrapperPass());
565     break;
566   case CFLAAType::Both:
567     addPass(createCFLAndersAAWrapperPass());
568     addPass(createCFLSteensAAWrapperPass());
569     break;
570   default:
571     break;
572   }
573 
574   // Basic AliasAnalysis support.
575   // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
576   // BasicAliasAnalysis wins if they disagree. This is intended to help
577   // support "obvious" type-punning idioms.
578   addPass(createTypeBasedAAWrapperPass());
579   addPass(createScopedNoAliasAAWrapperPass());
580   addPass(createBasicAAWrapperPass());
581 
582   // Before running any passes, run the verifier to determine if the input
583   // coming from the front-end and/or optimizer is valid.
584   if (!DisableVerify)
585     addPass(createVerifierPass());
586 
587   // Run loop strength reduction before anything else.
588   if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
589     addPass(createLoopStrengthReducePass());
590     if (PrintLSR)
591       addPass(createPrintFunctionPass(dbgs(), "\n\n*** Code after LSR ***\n"));
592   }
593 
594   if (getOptLevel() != CodeGenOpt::None) {
595     // The MergeICmpsPass tries to create memcmp calls by grouping sequences of
596     // loads and compares. ExpandMemCmpPass then tries to expand those calls
597     // into optimally-sized loads and compares. The transforms are enabled by a
598     // target lowering hook.
599     if (EnableMergeICmps)
600       addPass(createMergeICmpsPass());
601     addPass(createExpandMemCmpPass());
602   }
603 
604   // Run GC lowering passes for builtin collectors
605   // TODO: add a pass insertion point here
606   addPass(createGCLoweringPass());
607   addPass(createShadowStackGCLoweringPass());
608 
609   // Make sure that no unreachable blocks are instruction selected.
610   addPass(createUnreachableBlockEliminationPass());
611 
612   // Prepare expensive constants for SelectionDAG.
613   if (getOptLevel() != CodeGenOpt::None && !DisableConstantHoisting)
614     addPass(createConstantHoistingPass());
615 
616   if (getOptLevel() != CodeGenOpt::None && !DisablePartialLibcallInlining)
617     addPass(createPartiallyInlineLibCallsPass());
618 
619   // Instrument function entry and exit, e.g. with calls to mcount().
620   addPass(createPostInlineEntryExitInstrumenterPass());
621 
622   // Add scalarization of target's unsupported masked memory intrinsics pass.
623   // the unsupported intrinsic will be replaced with a chain of basic blocks,
624   // that stores/loads element one-by-one if the appropriate mask bit is set.
625   addPass(createScalarizeMaskedMemIntrinPass());
626 
627   // Expand reduction intrinsics into shuffle sequences if the target wants to.
628   addPass(createExpandReductionsPass());
629 }
630 
631 /// Turn exception handling constructs into something the code generators can
632 /// handle.
633 void TargetPassConfig::addPassesToHandleExceptions() {
634   const MCAsmInfo *MCAI = TM->getMCAsmInfo();
635   assert(MCAI && "No MCAsmInfo");
636   switch (MCAI->getExceptionHandlingType()) {
637   case ExceptionHandling::SjLj:
638     // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
639     // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
640     // catch info can get misplaced when a selector ends up more than one block
641     // removed from the parent invoke(s). This could happen when a landing
642     // pad is shared by multiple invokes and is also a target of a normal
643     // edge from elsewhere.
644     addPass(createSjLjEHPreparePass());
645     LLVM_FALLTHROUGH;
646   case ExceptionHandling::DwarfCFI:
647   case ExceptionHandling::ARM:
648     addPass(createDwarfEHPass());
649     break;
650   case ExceptionHandling::WinEH:
651     // We support using both GCC-style and MSVC-style exceptions on Windows, so
652     // add both preparation passes. Each pass will only actually run if it
653     // recognizes the personality function.
654     addPass(createWinEHPass());
655     addPass(createDwarfEHPass());
656     break;
657   case ExceptionHandling::None:
658     addPass(createLowerInvokePass());
659 
660     // The lower invoke pass may create unreachable code. Remove it.
661     addPass(createUnreachableBlockEliminationPass());
662     break;
663   }
664 }
665 
666 /// Add pass to prepare the LLVM IR for code generation. This should be done
667 /// before exception handling preparation passes.
668 void TargetPassConfig::addCodeGenPrepare() {
669   if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
670     addPass(createCodeGenPreparePass());
671   addPass(createRewriteSymbolsPass());
672 }
673 
674 /// Add common passes that perform LLVM IR to IR transforms in preparation for
675 /// instruction selection.
676 void TargetPassConfig::addISelPrepare() {
677   addPreISel();
678 
679   // Force codegen to run according to the callgraph.
680   if (requiresCodeGenSCCOrder())
681     addPass(new DummyCGSCCPass);
682 
683   // Add both the safe stack and the stack protection passes: each of them will
684   // only protect functions that have corresponding attributes.
685   addPass(createSafeStackPass());
686   addPass(createStackProtectorPass());
687 
688   if (PrintISelInput)
689     addPass(createPrintFunctionPass(
690         dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
691 
692   // All passes which modify the LLVM IR are now complete; run the verifier
693   // to ensure that the IR is valid.
694   if (!DisableVerify)
695     addPass(createVerifierPass());
696 }
697 
698 bool TargetPassConfig::addCoreISelPasses() {
699   // Enable FastISel with -fast-isel, but allow that to be overridden.
700   TM->setO0WantsFastISel(EnableFastISelOption != cl::BOU_FALSE);
701   if (EnableFastISelOption == cl::BOU_TRUE ||
702       (TM->getOptLevel() == CodeGenOpt::None && TM->getO0WantsFastISel()))
703     TM->setFastISel(true);
704 
705   // Ask the target for an instruction selector.
706   // Explicitly enabling fast-isel should override implicitly enabled
707   // global-isel.
708   if (EnableGlobalISelOption == cl::BOU_TRUE ||
709       (EnableGlobalISelOption == cl::BOU_UNSET &&
710        TM->Options.EnableGlobalISel && EnableFastISelOption != cl::BOU_TRUE)) {
711     TM->setFastISel(false);
712 
713     if (addIRTranslator())
714       return true;
715 
716     addPreLegalizeMachineIR();
717 
718     if (addLegalizeMachineIR())
719       return true;
720 
721     // Before running the register bank selector, ask the target if it
722     // wants to run some passes.
723     addPreRegBankSelect();
724 
725     if (addRegBankSelect())
726       return true;
727 
728     addPreGlobalInstructionSelect();
729 
730     if (addGlobalInstructionSelect())
731       return true;
732 
733     // Pass to reset the MachineFunction if the ISel failed.
734     addPass(createResetMachineFunctionPass(
735         reportDiagnosticWhenGlobalISelFallback(), isGlobalISelAbortEnabled()));
736 
737     // Provide a fallback path when we do not want to abort on
738     // not-yet-supported input.
739     if (!isGlobalISelAbortEnabled() && addInstSelector())
740       return true;
741 
742   } else if (addInstSelector())
743     return true;
744 
745   return false;
746 }
747 
748 bool TargetPassConfig::addISelPasses() {
749   if (TM->Options.EmulatedTLS)
750     addPass(createLowerEmuTLSPass());
751 
752   addPass(createPreISelIntrinsicLoweringPass());
753   addPass(createTargetTransformInfoWrapperPass(TM->getTargetIRAnalysis()));
754   addIRPasses();
755   addCodeGenPrepare();
756   addPassesToHandleExceptions();
757   addISelPrepare();
758 
759   return addCoreISelPasses();
760 }
761 
762 /// -regalloc=... command line option.
763 static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
764 static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
765                RegisterPassParser<RegisterRegAlloc>>
766     RegAlloc("regalloc", cl::Hidden, cl::init(&useDefaultRegisterAllocator),
767              cl::desc("Register allocator to use"));
768 
769 /// Add the complete set of target-independent postISel code generator passes.
770 ///
771 /// This can be read as the standard order of major LLVM CodeGen stages. Stages
772 /// with nontrivial configuration or multiple passes are broken out below in
773 /// add%Stage routines.
774 ///
775 /// Any TargetPassConfig::addXX routine may be overriden by the Target. The
776 /// addPre/Post methods with empty header implementations allow injecting
777 /// target-specific fixups just before or after major stages. Additionally,
778 /// targets have the flexibility to change pass order within a stage by
779 /// overriding default implementation of add%Stage routines below. Each
780 /// technique has maintainability tradeoffs because alternate pass orders are
781 /// not well supported. addPre/Post works better if the target pass is easily
782 /// tied to a common pass. But if it has subtle dependencies on multiple passes,
783 /// the target should override the stage instead.
784 ///
785 /// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
786 /// before/after any target-independent pass. But it's currently overkill.
787 void TargetPassConfig::addMachinePasses() {
788   AddingMachinePasses = true;
789 
790   // Insert a machine instr printer pass after the specified pass.
791   if (!StringRef(PrintMachineInstrs.getValue()).equals("") &&
792       !StringRef(PrintMachineInstrs.getValue()).equals("option-unspecified")) {
793     const PassRegistry *PR = PassRegistry::getPassRegistry();
794     const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
795     const PassInfo *IPI = PR->getPassInfo(StringRef("machineinstr-printer"));
796     assert (TPI && IPI && "Pass ID not registered!");
797     const char *TID = (const char *)(TPI->getTypeInfo());
798     const char *IID = (const char *)(IPI->getTypeInfo());
799     insertPass(TID, IID);
800   }
801 
802   // Print the instruction selected machine code...
803   printAndVerify("After Instruction Selection");
804 
805   // Expand pseudo-instructions emitted by ISel.
806   addPass(&ExpandISelPseudosID);
807 
808   // Add passes that optimize machine instructions in SSA form.
809   if (getOptLevel() != CodeGenOpt::None) {
810     addMachineSSAOptimization();
811   } else {
812     // If the target requests it, assign local variables to stack slots relative
813     // to one another and simplify frame index references where possible.
814     addPass(&LocalStackSlotAllocationID, false);
815   }
816 
817   if (TM->Options.EnableIPRA)
818     addPass(createRegUsageInfoPropPass());
819 
820   // Run pre-ra passes.
821   addPreRegAlloc();
822 
823   // Run register allocation and passes that are tightly coupled with it,
824   // including phi elimination and scheduling.
825   if (getOptimizeRegAlloc())
826     addOptimizedRegAlloc(createRegAllocPass(true));
827   else {
828     if (RegAlloc != &useDefaultRegisterAllocator &&
829         RegAlloc != &createFastRegisterAllocator)
830       report_fatal_error("Must use fast (default) register allocator for unoptimized regalloc.");
831     addFastRegAlloc(createRegAllocPass(false));
832   }
833 
834   // Run post-ra passes.
835   addPostRegAlloc();
836 
837   // Insert prolog/epilog code.  Eliminate abstract frame index references...
838   if (getOptLevel() != CodeGenOpt::None)
839     addPass(&ShrinkWrapID);
840 
841   // Prolog/Epilog inserter needs a TargetMachine to instantiate. But only
842   // do so if it hasn't been disabled, substituted, or overridden.
843   if (!isPassSubstitutedOrOverridden(&PrologEpilogCodeInserterID))
844       addPass(createPrologEpilogInserterPass());
845 
846   /// Add passes that optimize machine instructions after register allocation.
847   if (getOptLevel() != CodeGenOpt::None)
848     addMachineLateOptimization();
849 
850   // Expand pseudo instructions before second scheduling pass.
851   addPass(&ExpandPostRAPseudosID);
852 
853   // Run pre-sched2 passes.
854   addPreSched2();
855 
856   if (EnableImplicitNullChecks)
857     addPass(&ImplicitNullChecksID);
858 
859   // Second pass scheduler.
860   // Let Target optionally insert this pass by itself at some other
861   // point.
862   if (getOptLevel() != CodeGenOpt::None &&
863       !TM->targetSchedulesPostRAScheduling()) {
864     if (MISchedPostRA)
865       addPass(&PostMachineSchedulerID);
866     else
867       addPass(&PostRASchedulerID);
868   }
869 
870   // GC
871   if (addGCPasses()) {
872     if (PrintGCInfo)
873       addPass(createGCInfoPrinter(dbgs()), false, false);
874   }
875 
876   // Basic block placement.
877   if (getOptLevel() != CodeGenOpt::None)
878     addBlockPlacement();
879 
880   addPreEmitPass();
881 
882   if (TM->Options.EnableIPRA)
883     // Collect register usage information and produce a register mask of
884     // clobbered registers, to be used to optimize call sites.
885     addPass(createRegUsageInfoCollector());
886 
887   addPass(&FuncletLayoutID, false);
888 
889   addPass(&StackMapLivenessID, false);
890   addPass(&LiveDebugValuesID, false);
891 
892   // Insert before XRay Instrumentation.
893   addPass(&FEntryInserterID, false);
894 
895   addPass(&XRayInstrumentationID, false);
896   addPass(&PatchableFunctionID, false);
897 
898   if (EnableMachineOutliner)
899     PM->add(createMachineOutlinerPass(EnableLinkOnceODROutlining));
900 
901   // Add passes that directly emit MI after all other MI passes.
902   addPreEmitPass2();
903 
904   AddingMachinePasses = false;
905 }
906 
907 /// Add passes that optimize machine instructions in SSA form.
908 void TargetPassConfig::addMachineSSAOptimization() {
909   // Pre-ra tail duplication.
910   addPass(&EarlyTailDuplicateID);
911 
912   // Optimize PHIs before DCE: removing dead PHI cycles may make more
913   // instructions dead.
914   addPass(&OptimizePHIsID, false);
915 
916   // This pass merges large allocas. StackSlotColoring is a different pass
917   // which merges spill slots.
918   addPass(&StackColoringID, false);
919 
920   // If the target requests it, assign local variables to stack slots relative
921   // to one another and simplify frame index references where possible.
922   addPass(&LocalStackSlotAllocationID, false);
923 
924   // With optimization, dead code should already be eliminated. However
925   // there is one known exception: lowered code for arguments that are only
926   // used by tail calls, where the tail calls reuse the incoming stack
927   // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
928   addPass(&DeadMachineInstructionElimID);
929 
930   // Allow targets to insert passes that improve instruction level parallelism,
931   // like if-conversion. Such passes will typically need dominator trees and
932   // loop info, just like LICM and CSE below.
933   addILPOpts();
934 
935   addPass(&EarlyMachineLICMID, false);
936   addPass(&MachineCSEID, false);
937 
938   addPass(&MachineSinkingID);
939 
940   addPass(&PeepholeOptimizerID);
941   // Clean-up the dead code that may have been generated by peephole
942   // rewriting.
943   addPass(&DeadMachineInstructionElimID);
944 }
945 
946 //===---------------------------------------------------------------------===//
947 /// Register Allocation Pass Configuration
948 //===---------------------------------------------------------------------===//
949 
950 bool TargetPassConfig::getOptimizeRegAlloc() const {
951   switch (OptimizeRegAlloc) {
952   case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
953   case cl::BOU_TRUE:  return true;
954   case cl::BOU_FALSE: return false;
955   }
956   llvm_unreachable("Invalid optimize-regalloc state");
957 }
958 
959 /// RegisterRegAlloc's global Registry tracks allocator registration.
960 MachinePassRegistry RegisterRegAlloc::Registry;
961 
962 /// A dummy default pass factory indicates whether the register allocator is
963 /// overridden on the command line.
964 static llvm::once_flag InitializeDefaultRegisterAllocatorFlag;
965 
966 static RegisterRegAlloc
967 defaultRegAlloc("default",
968                 "pick register allocator based on -O option",
969                 useDefaultRegisterAllocator);
970 
971 static void initializeDefaultRegisterAllocatorOnce() {
972   RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
973 
974   if (!Ctor) {
975     Ctor = RegAlloc;
976     RegisterRegAlloc::setDefault(RegAlloc);
977   }
978 }
979 
980 /// Instantiate the default register allocator pass for this target for either
981 /// the optimized or unoptimized allocation path. This will be added to the pass
982 /// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
983 /// in the optimized case.
984 ///
985 /// A target that uses the standard regalloc pass order for fast or optimized
986 /// allocation may still override this for per-target regalloc
987 /// selection. But -regalloc=... always takes precedence.
988 FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
989   if (Optimized)
990     return createGreedyRegisterAllocator();
991   else
992     return createFastRegisterAllocator();
993 }
994 
995 /// Find and instantiate the register allocation pass requested by this target
996 /// at the current optimization level.  Different register allocators are
997 /// defined as separate passes because they may require different analysis.
998 ///
999 /// This helper ensures that the regalloc= option is always available,
1000 /// even for targets that override the default allocator.
1001 ///
1002 /// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
1003 /// this can be folded into addPass.
1004 FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
1005   // Initialize the global default.
1006   llvm::call_once(InitializeDefaultRegisterAllocatorFlag,
1007                   initializeDefaultRegisterAllocatorOnce);
1008 
1009   RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
1010   if (Ctor != useDefaultRegisterAllocator)
1011     return Ctor();
1012 
1013   // With no -regalloc= override, ask the target for a regalloc pass.
1014   return createTargetRegisterAllocator(Optimized);
1015 }
1016 
1017 /// Return true if the default global register allocator is in use and
1018 /// has not be overriden on the command line with '-regalloc=...'
1019 bool TargetPassConfig::usingDefaultRegAlloc() const {
1020   return RegAlloc.getNumOccurrences() == 0;
1021 }
1022 
1023 /// Add the minimum set of target-independent passes that are required for
1024 /// register allocation. No coalescing or scheduling.
1025 void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
1026   addPass(&PHIEliminationID, false);
1027   addPass(&TwoAddressInstructionPassID, false);
1028 
1029   if (RegAllocPass)
1030     addPass(RegAllocPass);
1031 }
1032 
1033 /// Add standard target-independent passes that are tightly coupled with
1034 /// optimized register allocation, including coalescing, machine instruction
1035 /// scheduling, and register allocation itself.
1036 void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
1037   addPass(&DetectDeadLanesID, false);
1038 
1039   addPass(&ProcessImplicitDefsID, false);
1040 
1041   // LiveVariables currently requires pure SSA form.
1042   //
1043   // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
1044   // LiveVariables can be removed completely, and LiveIntervals can be directly
1045   // computed. (We still either need to regenerate kill flags after regalloc, or
1046   // preferably fix the scavenger to not depend on them).
1047   addPass(&LiveVariablesID, false);
1048 
1049   // Edge splitting is smarter with machine loop info.
1050   addPass(&MachineLoopInfoID, false);
1051   addPass(&PHIEliminationID, false);
1052 
1053   // Eventually, we want to run LiveIntervals before PHI elimination.
1054   if (EarlyLiveIntervals)
1055     addPass(&LiveIntervalsID, false);
1056 
1057   addPass(&TwoAddressInstructionPassID, false);
1058   addPass(&RegisterCoalescerID);
1059 
1060   // The machine scheduler may accidentally create disconnected components
1061   // when moving subregister definitions around, avoid this by splitting them to
1062   // separate vregs before. Splitting can also improve reg. allocation quality.
1063   addPass(&RenameIndependentSubregsID);
1064 
1065   // PreRA instruction scheduling.
1066   addPass(&MachineSchedulerID);
1067 
1068   if (RegAllocPass) {
1069     // Add the selected register allocation pass.
1070     addPass(RegAllocPass);
1071 
1072     // Allow targets to change the register assignments before rewriting.
1073     addPreRewrite();
1074 
1075     // Finally rewrite virtual registers.
1076     addPass(&VirtRegRewriterID);
1077 
1078     // Perform stack slot coloring and post-ra machine LICM.
1079     //
1080     // FIXME: Re-enable coloring with register when it's capable of adding
1081     // kill markers.
1082     addPass(&StackSlotColoringID);
1083 
1084     // Copy propagate to forward register uses and try to eliminate COPYs that
1085     // were not coalesced.
1086     addPass(&MachineCopyPropagationID);
1087 
1088     // Run post-ra machine LICM to hoist reloads / remats.
1089     //
1090     // FIXME: can this move into MachineLateOptimization?
1091     addPass(&MachineLICMID);
1092   }
1093 }
1094 
1095 //===---------------------------------------------------------------------===//
1096 /// Post RegAlloc Pass Configuration
1097 //===---------------------------------------------------------------------===//
1098 
1099 /// Add passes that optimize machine instructions after register allocation.
1100 void TargetPassConfig::addMachineLateOptimization() {
1101   // Branch folding must be run after regalloc and prolog/epilog insertion.
1102   addPass(&BranchFolderPassID);
1103 
1104   // Tail duplication.
1105   // Note that duplicating tail just increases code size and degrades
1106   // performance for targets that require Structured Control Flow.
1107   // In addition it can also make CFG irreducible. Thus we disable it.
1108   if (!TM->requiresStructuredCFG())
1109     addPass(&TailDuplicateID);
1110 
1111   // Copy propagation.
1112   addPass(&MachineCopyPropagationID);
1113 }
1114 
1115 /// Add standard GC passes.
1116 bool TargetPassConfig::addGCPasses() {
1117   addPass(&GCMachineCodeAnalysisID, false);
1118   return true;
1119 }
1120 
1121 /// Add standard basic block placement passes.
1122 void TargetPassConfig::addBlockPlacement() {
1123   if (addPass(&MachineBlockPlacementID)) {
1124     // Run a separate pass to collect block placement statistics.
1125     if (EnableBlockPlacementStats)
1126       addPass(&MachineBlockPlacementStatsID);
1127   }
1128 }
1129 
1130 //===---------------------------------------------------------------------===//
1131 /// GlobalISel Configuration
1132 //===---------------------------------------------------------------------===//
1133 bool TargetPassConfig::isGlobalISelAbortEnabled() const {
1134   if (EnableGlobalISelAbort.getNumOccurrences() > 0)
1135     return EnableGlobalISelAbort == 1;
1136 
1137   // When no abort behaviour is specified, we don't abort if the target says
1138   // that GISel is enabled.
1139   return !TM->Options.EnableGlobalISel;
1140 }
1141 
1142 bool TargetPassConfig::reportDiagnosticWhenGlobalISelFallback() const {
1143   return EnableGlobalISelAbort == 2;
1144 }
1145