xref: /llvm-project/llvm/lib/CodeGen/TargetPassConfig.cpp (revision 24775a0a6ccfeae5e091b5e9990cb910913c2963)
1 //===- TargetPassConfig.cpp - Target independent code generation passes ---===//
2 //
3 //                     The LLVM Compiler Infrastructure
4 //
5 // This file is distributed under the University of Illinois Open Source
6 // License. See LICENSE.TXT for details.
7 //
8 //===----------------------------------------------------------------------===//
9 //
10 // This file defines interfaces to access the target independent code
11 // generation passes provided by the LLVM backend.
12 //
13 //===---------------------------------------------------------------------===//
14 
15 #include "llvm/CodeGen/TargetPassConfig.h"
16 #include "llvm/ADT/DenseMap.h"
17 #include "llvm/ADT/SmallVector.h"
18 #include "llvm/ADT/StringRef.h"
19 #include "llvm/Analysis/BasicAliasAnalysis.h"
20 #include "llvm/Analysis/CFLAndersAliasAnalysis.h"
21 #include "llvm/Analysis/CFLSteensAliasAnalysis.h"
22 #include "llvm/Analysis/CallGraphSCCPass.h"
23 #include "llvm/Analysis/ScopedNoAliasAA.h"
24 #include "llvm/Analysis/TargetTransformInfo.h"
25 #include "llvm/Analysis/TypeBasedAliasAnalysis.h"
26 #include "llvm/CodeGen/MachineFunctionPass.h"
27 #include "llvm/CodeGen/MachinePassRegistry.h"
28 #include "llvm/CodeGen/Passes.h"
29 #include "llvm/CodeGen/RegAllocRegistry.h"
30 #include "llvm/IR/IRPrintingPasses.h"
31 #include "llvm/IR/LegacyPassManager.h"
32 #include "llvm/IR/Verifier.h"
33 #include "llvm/MC/MCAsmInfo.h"
34 #include "llvm/MC/MCTargetOptions.h"
35 #include "llvm/Pass.h"
36 #include "llvm/Support/CodeGen.h"
37 #include "llvm/Support/CommandLine.h"
38 #include "llvm/Support/Compiler.h"
39 #include "llvm/Support/Debug.h"
40 #include "llvm/Support/ErrorHandling.h"
41 #include "llvm/Support/Threading.h"
42 #include "llvm/Target/TargetMachine.h"
43 #include "llvm/Transforms/Scalar.h"
44 #include "llvm/Transforms/Utils/SymbolRewriter.h"
45 #include <cassert>
46 #include <string>
47 
48 using namespace llvm;
49 
50 cl::opt<bool> EnableIPRA("enable-ipra", cl::init(false), cl::Hidden,
51                          cl::desc("Enable interprocedural register allocation "
52                                   "to reduce load/store at procedure calls."));
53 static cl::opt<bool> DisablePostRASched("disable-post-ra", cl::Hidden,
54     cl::desc("Disable Post Regalloc Scheduler"));
55 static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
56     cl::desc("Disable branch folding"));
57 static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
58     cl::desc("Disable tail duplication"));
59 static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
60     cl::desc("Disable pre-register allocation tail duplication"));
61 static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
62     cl::Hidden, cl::desc("Disable probability-driven block placement"));
63 static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
64     cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
65 static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
66     cl::desc("Disable Stack Slot Coloring"));
67 static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
68     cl::desc("Disable Machine Dead Code Elimination"));
69 static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
70     cl::desc("Disable Early If-conversion"));
71 static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
72     cl::desc("Disable Machine LICM"));
73 static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
74     cl::desc("Disable Machine Common Subexpression Elimination"));
75 static cl::opt<cl::boolOrDefault> OptimizeRegAlloc(
76     "optimize-regalloc", cl::Hidden,
77     cl::desc("Enable optimized register allocation compilation path."));
78 static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
79     cl::Hidden,
80     cl::desc("Disable Machine LICM"));
81 static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
82     cl::desc("Disable Machine Sinking"));
83 static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
84     cl::desc("Disable Loop Strength Reduction Pass"));
85 static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
86     cl::Hidden, cl::desc("Disable ConstantHoisting"));
87 static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
88     cl::desc("Disable Codegen Prepare"));
89 static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
90     cl::desc("Disable Copy Propagation pass"));
91 static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
92     cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
93 static cl::opt<bool> EnableImplicitNullChecks(
94     "enable-implicit-null-checks",
95     cl::desc("Fold null checks into faulting memory operations"),
96     cl::init(false));
97 static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
98     cl::desc("Print LLVM IR produced by the loop-reduce pass"));
99 static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
100     cl::desc("Print LLVM IR input to isel pass"));
101 static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
102     cl::desc("Dump garbage collector data"));
103 static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
104     cl::desc("Verify generated machine code"),
105     cl::init(false),
106     cl::ZeroOrMore);
107 static cl::opt<bool> EnableMachineOutliner("enable-machine-outliner",
108     cl::Hidden,
109     cl::desc("Enable machine outliner"));
110 // Enable or disable FastISel. Both options are needed, because
111 // FastISel is enabled by default with -fast, and we wish to be
112 // able to enable or disable fast-isel independently from -O0.
113 static cl::opt<cl::boolOrDefault>
114 EnableFastISelOption("fast-isel", cl::Hidden,
115   cl::desc("Enable the \"fast\" instruction selector"));
116 
117 static cl::opt<cl::boolOrDefault>
118     EnableGlobalISel("global-isel", cl::Hidden,
119                      cl::desc("Enable the \"global\" instruction selector"));
120 
121 static cl::opt<std::string>
122 PrintMachineInstrs("print-machineinstrs", cl::ValueOptional,
123                    cl::desc("Print machine instrs"),
124                    cl::value_desc("pass-name"), cl::init("option-unspecified"));
125 
126 static cl::opt<int> EnableGlobalISelAbort(
127     "global-isel-abort", cl::Hidden,
128     cl::desc("Enable abort calls when \"global\" instruction selection "
129              "fails to lower/select an instruction: 0 disable the abort, "
130              "1 enable the abort, and "
131              "2 disable the abort but emit a diagnostic on failure"),
132     cl::init(1));
133 
134 // Temporary option to allow experimenting with MachineScheduler as a post-RA
135 // scheduler. Targets can "properly" enable this with
136 // substitutePass(&PostRASchedulerID, &PostMachineSchedulerID).
137 // Targets can return true in targetSchedulesPostRAScheduling() and
138 // insert a PostRA scheduling pass wherever it wants.
139 cl::opt<bool> MISchedPostRA("misched-postra", cl::Hidden,
140   cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"));
141 
142 // Experimental option to run live interval analysis early.
143 static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
144     cl::desc("Run live interval analysis earlier in the pipeline"));
145 
146 // Experimental option to use CFL-AA in codegen
147 enum class CFLAAType { None, Steensgaard, Andersen, Both };
148 static cl::opt<CFLAAType> UseCFLAA(
149     "use-cfl-aa-in-codegen", cl::init(CFLAAType::None), cl::Hidden,
150     cl::desc("Enable the new, experimental CFL alias analysis in CodeGen"),
151     cl::values(clEnumValN(CFLAAType::None, "none", "Disable CFL-AA"),
152                clEnumValN(CFLAAType::Steensgaard, "steens",
153                           "Enable unification-based CFL-AA"),
154                clEnumValN(CFLAAType::Andersen, "anders",
155                           "Enable inclusion-based CFL-AA"),
156                clEnumValN(CFLAAType::Both, "both",
157                           "Enable both variants of CFL-AA")));
158 
159 /// Option names for limiting the codegen pipeline.
160 /// Those are used in error reporting and we didn't want
161 /// to duplicate their names all over the place.
162 const char *StartAfterOptName = "start-after";
163 const char *StartBeforeOptName = "start-before";
164 const char *StopAfterOptName = "stop-after";
165 const char *StopBeforeOptName = "stop-before";
166 
167 static cl::opt<std::string>
168     StartAfterOpt(StringRef(StartAfterOptName),
169                   cl::desc("Resume compilation after a specific pass"),
170                   cl::value_desc("pass-name"), cl::init(""));
171 
172 static cl::opt<std::string>
173     StartBeforeOpt(StringRef(StartBeforeOptName),
174                    cl::desc("Resume compilation before a specific pass"),
175                    cl::value_desc("pass-name"), cl::init(""));
176 
177 static cl::opt<std::string>
178     StopAfterOpt(StringRef(StopAfterOptName),
179                  cl::desc("Stop compilation after a specific pass"),
180                  cl::value_desc("pass-name"), cl::init(""));
181 
182 static cl::opt<std::string>
183     StopBeforeOpt(StringRef(StopBeforeOptName),
184                   cl::desc("Stop compilation before a specific pass"),
185                   cl::value_desc("pass-name"), cl::init(""));
186 
187 /// Allow standard passes to be disabled by command line options. This supports
188 /// simple binary flags that either suppress the pass or do nothing.
189 /// i.e. -disable-mypass=false has no effect.
190 /// These should be converted to boolOrDefault in order to use applyOverride.
191 static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
192                                        bool Override) {
193   if (Override)
194     return IdentifyingPassPtr();
195   return PassID;
196 }
197 
198 /// Allow standard passes to be disabled by the command line, regardless of who
199 /// is adding the pass.
200 ///
201 /// StandardID is the pass identified in the standard pass pipeline and provided
202 /// to addPass(). It may be a target-specific ID in the case that the target
203 /// directly adds its own pass, but in that case we harmlessly fall through.
204 ///
205 /// TargetID is the pass that the target has configured to override StandardID.
206 ///
207 /// StandardID may be a pseudo ID. In that case TargetID is the name of the real
208 /// pass to run. This allows multiple options to control a single pass depending
209 /// on where in the pipeline that pass is added.
210 static IdentifyingPassPtr overridePass(AnalysisID StandardID,
211                                        IdentifyingPassPtr TargetID) {
212   if (StandardID == &PostRASchedulerID)
213     return applyDisable(TargetID, DisablePostRASched);
214 
215   if (StandardID == &BranchFolderPassID)
216     return applyDisable(TargetID, DisableBranchFold);
217 
218   if (StandardID == &TailDuplicateID)
219     return applyDisable(TargetID, DisableTailDuplicate);
220 
221   if (StandardID == &TargetPassConfig::EarlyTailDuplicateID)
222     return applyDisable(TargetID, DisableEarlyTailDup);
223 
224   if (StandardID == &MachineBlockPlacementID)
225     return applyDisable(TargetID, DisableBlockPlacement);
226 
227   if (StandardID == &StackSlotColoringID)
228     return applyDisable(TargetID, DisableSSC);
229 
230   if (StandardID == &DeadMachineInstructionElimID)
231     return applyDisable(TargetID, DisableMachineDCE);
232 
233   if (StandardID == &EarlyIfConverterID)
234     return applyDisable(TargetID, DisableEarlyIfConversion);
235 
236   if (StandardID == &MachineLICMID)
237     return applyDisable(TargetID, DisableMachineLICM);
238 
239   if (StandardID == &MachineCSEID)
240     return applyDisable(TargetID, DisableMachineCSE);
241 
242   if (StandardID == &TargetPassConfig::PostRAMachineLICMID)
243     return applyDisable(TargetID, DisablePostRAMachineLICM);
244 
245   if (StandardID == &MachineSinkingID)
246     return applyDisable(TargetID, DisableMachineSink);
247 
248   if (StandardID == &MachineCopyPropagationID)
249     return applyDisable(TargetID, DisableCopyProp);
250 
251   return TargetID;
252 }
253 
254 //===---------------------------------------------------------------------===//
255 /// TargetPassConfig
256 //===---------------------------------------------------------------------===//
257 
258 INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
259                 "Target Pass Configuration", false, false)
260 char TargetPassConfig::ID = 0;
261 
262 // Pseudo Pass IDs.
263 char TargetPassConfig::EarlyTailDuplicateID = 0;
264 char TargetPassConfig::PostRAMachineLICMID = 0;
265 
266 namespace {
267 
268 struct InsertedPass {
269   AnalysisID TargetPassID;
270   IdentifyingPassPtr InsertedPassID;
271   bool VerifyAfter;
272   bool PrintAfter;
273 
274   InsertedPass(AnalysisID TargetPassID, IdentifyingPassPtr InsertedPassID,
275                bool VerifyAfter, bool PrintAfter)
276       : TargetPassID(TargetPassID), InsertedPassID(InsertedPassID),
277         VerifyAfter(VerifyAfter), PrintAfter(PrintAfter) {}
278 
279   Pass *getInsertedPass() const {
280     assert(InsertedPassID.isValid() && "Illegal Pass ID!");
281     if (InsertedPassID.isInstance())
282       return InsertedPassID.getInstance();
283     Pass *NP = Pass::createPass(InsertedPassID.getID());
284     assert(NP && "Pass ID not registered");
285     return NP;
286   }
287 };
288 
289 } // end anonymous namespace
290 
291 namespace llvm {
292 
293 class PassConfigImpl {
294 public:
295   // List of passes explicitly substituted by this target. Normally this is
296   // empty, but it is a convenient way to suppress or replace specific passes
297   // that are part of a standard pass pipeline without overridding the entire
298   // pipeline. This mechanism allows target options to inherit a standard pass's
299   // user interface. For example, a target may disable a standard pass by
300   // default by substituting a pass ID of zero, and the user may still enable
301   // that standard pass with an explicit command line option.
302   DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
303 
304   /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
305   /// is inserted after each instance of the first one.
306   SmallVector<InsertedPass, 4> InsertedPasses;
307 };
308 
309 } // end namespace llvm
310 
311 // Out of line virtual method.
312 TargetPassConfig::~TargetPassConfig() {
313   delete Impl;
314 }
315 
316 static const PassInfo *getPassInfo(StringRef PassName) {
317   if (PassName.empty())
318     return nullptr;
319 
320   const PassRegistry &PR = *PassRegistry::getPassRegistry();
321   const PassInfo *PI = PR.getPassInfo(PassName);
322   if (!PI)
323     report_fatal_error(Twine('\"') + Twine(PassName) +
324                        Twine("\" pass is not registered."));
325   return PI;
326 }
327 
328 static AnalysisID getPassIDFromName(StringRef PassName) {
329   const PassInfo *PI = getPassInfo(PassName);
330   return PI ? PI->getTypeInfo() : nullptr;
331 }
332 
333 void TargetPassConfig::setStartStopPasses() {
334   StartBefore = getPassIDFromName(StartBeforeOpt);
335   StartAfter = getPassIDFromName(StartAfterOpt);
336   StopBefore = getPassIDFromName(StopBeforeOpt);
337   StopAfter = getPassIDFromName(StopAfterOpt);
338   if (StartBefore && StartAfter)
339     report_fatal_error(Twine(StartBeforeOptName) + Twine(" and ") +
340                        Twine(StartAfterOptName) + Twine(" specified!"));
341   if (StopBefore && StopAfter)
342     report_fatal_error(Twine(StopBeforeOptName) + Twine(" and ") +
343                        Twine(StopAfterOptName) + Twine(" specified!"));
344   Started = (StartAfter == nullptr) && (StartBefore == nullptr);
345 }
346 
347 // Out of line constructor provides default values for pass options and
348 // registers all common codegen passes.
349 TargetPassConfig::TargetPassConfig(LLVMTargetMachine &TM, PassManagerBase &pm)
350     : ImmutablePass(ID), PM(&pm), TM(&TM) {
351   Impl = new PassConfigImpl();
352 
353   // Register all target independent codegen passes to activate their PassIDs,
354   // including this pass itself.
355   initializeCodeGen(*PassRegistry::getPassRegistry());
356 
357   // Also register alias analysis passes required by codegen passes.
358   initializeBasicAAWrapperPassPass(*PassRegistry::getPassRegistry());
359   initializeAAResultsWrapperPassPass(*PassRegistry::getPassRegistry());
360 
361   // Substitute Pseudo Pass IDs for real ones.
362   substitutePass(&EarlyTailDuplicateID, &TailDuplicateID);
363   substitutePass(&PostRAMachineLICMID, &MachineLICMID);
364 
365   if (StringRef(PrintMachineInstrs.getValue()).equals(""))
366     TM.Options.PrintMachineCode = true;
367 
368   if (EnableIPRA.getNumOccurrences())
369     TM.Options.EnableIPRA = EnableIPRA;
370   else {
371     // If not explicitly specified, use target default.
372     TM.Options.EnableIPRA = TM.useIPRA();
373   }
374 
375   if (TM.Options.EnableIPRA)
376     setRequiresCodeGenSCCOrder();
377 
378   setStartStopPasses();
379 }
380 
381 CodeGenOpt::Level TargetPassConfig::getOptLevel() const {
382   return TM->getOptLevel();
383 }
384 
385 /// Insert InsertedPassID pass after TargetPassID.
386 void TargetPassConfig::insertPass(AnalysisID TargetPassID,
387                                   IdentifyingPassPtr InsertedPassID,
388                                   bool VerifyAfter, bool PrintAfter) {
389   assert(((!InsertedPassID.isInstance() &&
390            TargetPassID != InsertedPassID.getID()) ||
391           (InsertedPassID.isInstance() &&
392            TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
393          "Insert a pass after itself!");
394   Impl->InsertedPasses.emplace_back(TargetPassID, InsertedPassID, VerifyAfter,
395                                     PrintAfter);
396 }
397 
398 /// createPassConfig - Create a pass configuration object to be used by
399 /// addPassToEmitX methods for generating a pipeline of CodeGen passes.
400 ///
401 /// Targets may override this to extend TargetPassConfig.
402 TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
403   return new TargetPassConfig(*this, PM);
404 }
405 
406 TargetPassConfig::TargetPassConfig()
407   : ImmutablePass(ID) {
408   report_fatal_error("Trying to construct TargetPassConfig without a target "
409                      "machine. Scheduling a CodeGen pass without a target "
410                      "triple set?");
411 }
412 
413 bool TargetPassConfig::hasLimitedCodeGenPipeline() const {
414   return StartBefore || StartAfter || StopBefore || StopAfter;
415 }
416 
417 std::string
418 TargetPassConfig::getLimitedCodeGenPipelineReason(const char *Separator) const {
419   if (!hasLimitedCodeGenPipeline())
420     return std::string();
421   std::string Res;
422   static cl::opt<std::string> *PassNames[] = {&StartAfterOpt, &StartBeforeOpt,
423                                               &StopAfterOpt, &StopBeforeOpt};
424   static const char *OptNames[] = {StartAfterOptName, StartBeforeOptName,
425                                    StopAfterOptName, StopBeforeOptName};
426   bool IsFirst = true;
427   for (int Idx = 0; Idx < 4; ++Idx)
428     if (!PassNames[Idx]->empty()) {
429       if (!IsFirst)
430         Res += Separator;
431       IsFirst = false;
432       Res += OptNames[Idx];
433     }
434   return Res;
435 }
436 
437 // Helper to verify the analysis is really immutable.
438 void TargetPassConfig::setOpt(bool &Opt, bool Val) {
439   assert(!Initialized && "PassConfig is immutable");
440   Opt = Val;
441 }
442 
443 void TargetPassConfig::substitutePass(AnalysisID StandardID,
444                                       IdentifyingPassPtr TargetID) {
445   Impl->TargetPasses[StandardID] = TargetID;
446 }
447 
448 IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
449   DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
450     I = Impl->TargetPasses.find(ID);
451   if (I == Impl->TargetPasses.end())
452     return ID;
453   return I->second;
454 }
455 
456 bool TargetPassConfig::isPassSubstitutedOrOverridden(AnalysisID ID) const {
457   IdentifyingPassPtr TargetID = getPassSubstitution(ID);
458   IdentifyingPassPtr FinalPtr = overridePass(ID, TargetID);
459   return !FinalPtr.isValid() || FinalPtr.isInstance() ||
460       FinalPtr.getID() != ID;
461 }
462 
463 /// Add a pass to the PassManager if that pass is supposed to be run.  If the
464 /// Started/Stopped flags indicate either that the compilation should start at
465 /// a later pass or that it should stop after an earlier pass, then do not add
466 /// the pass.  Finally, compare the current pass against the StartAfter
467 /// and StopAfter options and change the Started/Stopped flags accordingly.
468 void TargetPassConfig::addPass(Pass *P, bool verifyAfter, bool printAfter) {
469   assert(!Initialized && "PassConfig is immutable");
470 
471   // Cache the Pass ID here in case the pass manager finds this pass is
472   // redundant with ones already scheduled / available, and deletes it.
473   // Fundamentally, once we add the pass to the manager, we no longer own it
474   // and shouldn't reference it.
475   AnalysisID PassID = P->getPassID();
476 
477   if (StartBefore == PassID)
478     Started = true;
479   if (StopBefore == PassID)
480     Stopped = true;
481   if (Started && !Stopped) {
482     std::string Banner;
483     // Construct banner message before PM->add() as that may delete the pass.
484     if (AddingMachinePasses && (printAfter || verifyAfter))
485       Banner = std::string("After ") + std::string(P->getPassName());
486     PM->add(P);
487     if (AddingMachinePasses) {
488       if (printAfter)
489         addPrintPass(Banner);
490       if (verifyAfter)
491         addVerifyPass(Banner);
492     }
493 
494     // Add the passes after the pass P if there is any.
495     for (auto IP : Impl->InsertedPasses) {
496       if (IP.TargetPassID == PassID)
497         addPass(IP.getInsertedPass(), IP.VerifyAfter, IP.PrintAfter);
498     }
499   } else {
500     delete P;
501   }
502   if (StopAfter == PassID)
503     Stopped = true;
504   if (StartAfter == PassID)
505     Started = true;
506   if (Stopped && !Started)
507     report_fatal_error("Cannot stop compilation after pass that is not run");
508 }
509 
510 /// Add a CodeGen pass at this point in the pipeline after checking for target
511 /// and command line overrides.
512 ///
513 /// addPass cannot return a pointer to the pass instance because is internal the
514 /// PassManager and the instance we create here may already be freed.
515 AnalysisID TargetPassConfig::addPass(AnalysisID PassID, bool verifyAfter,
516                                      bool printAfter) {
517   IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
518   IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
519   if (!FinalPtr.isValid())
520     return nullptr;
521 
522   Pass *P;
523   if (FinalPtr.isInstance())
524     P = FinalPtr.getInstance();
525   else {
526     P = Pass::createPass(FinalPtr.getID());
527     if (!P)
528       llvm_unreachable("Pass ID not registered");
529   }
530   AnalysisID FinalID = P->getPassID();
531   addPass(P, verifyAfter, printAfter); // Ends the lifetime of P.
532 
533   return FinalID;
534 }
535 
536 void TargetPassConfig::printAndVerify(const std::string &Banner) {
537   addPrintPass(Banner);
538   addVerifyPass(Banner);
539 }
540 
541 void TargetPassConfig::addPrintPass(const std::string &Banner) {
542   if (TM->shouldPrintMachineCode())
543     PM->add(createMachineFunctionPrinterPass(dbgs(), Banner));
544 }
545 
546 void TargetPassConfig::addVerifyPass(const std::string &Banner) {
547   bool Verify = VerifyMachineCode;
548 #ifdef EXPENSIVE_CHECKS
549   if (VerifyMachineCode == cl::BOU_UNSET)
550     Verify = TM->isMachineVerifierClean();
551 #endif
552   if (Verify)
553     PM->add(createMachineVerifierPass(Banner));
554 }
555 
556 /// Add common target configurable passes that perform LLVM IR to IR transforms
557 /// following machine independent optimization.
558 void TargetPassConfig::addIRPasses() {
559   switch (UseCFLAA) {
560   case CFLAAType::Steensgaard:
561     addPass(createCFLSteensAAWrapperPass());
562     break;
563   case CFLAAType::Andersen:
564     addPass(createCFLAndersAAWrapperPass());
565     break;
566   case CFLAAType::Both:
567     addPass(createCFLAndersAAWrapperPass());
568     addPass(createCFLSteensAAWrapperPass());
569     break;
570   default:
571     break;
572   }
573 
574   // Basic AliasAnalysis support.
575   // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
576   // BasicAliasAnalysis wins if they disagree. This is intended to help
577   // support "obvious" type-punning idioms.
578   addPass(createTypeBasedAAWrapperPass());
579   addPass(createScopedNoAliasAAWrapperPass());
580   addPass(createBasicAAWrapperPass());
581 
582   // Before running any passes, run the verifier to determine if the input
583   // coming from the front-end and/or optimizer is valid.
584   if (!DisableVerify)
585     addPass(createVerifierPass());
586 
587   // Run loop strength reduction before anything else.
588   if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
589     addPass(createLoopStrengthReducePass());
590     if (PrintLSR)
591       addPass(createPrintFunctionPass(dbgs(), "\n\n*** Code after LSR ***\n"));
592   }
593 
594   // Run GC lowering passes for builtin collectors
595   // TODO: add a pass insertion point here
596   addPass(createGCLoweringPass());
597   addPass(createShadowStackGCLoweringPass());
598 
599   // Make sure that no unreachable blocks are instruction selected.
600   addPass(createUnreachableBlockEliminationPass());
601 
602   // Prepare expensive constants for SelectionDAG.
603   if (getOptLevel() != CodeGenOpt::None && !DisableConstantHoisting)
604     addPass(createConstantHoistingPass());
605 
606   if (getOptLevel() != CodeGenOpt::None && !DisablePartialLibcallInlining)
607     addPass(createPartiallyInlineLibCallsPass());
608 
609   // Insert calls to mcount-like functions.
610   addPass(createCountingFunctionInserterPass());
611 
612   // Add scalarization of target's unsupported masked memory intrinsics pass.
613   // the unsupported intrinsic will be replaced with a chain of basic blocks,
614   // that stores/loads element one-by-one if the appropriate mask bit is set.
615   addPass(createScalarizeMaskedMemIntrinPass());
616 
617   // Expand reduction intrinsics into shuffle sequences if the target wants to.
618   addPass(createExpandReductionsPass());
619 }
620 
621 /// Turn exception handling constructs into something the code generators can
622 /// handle.
623 void TargetPassConfig::addPassesToHandleExceptions() {
624   const MCAsmInfo *MCAI = TM->getMCAsmInfo();
625   assert(MCAI && "No MCAsmInfo");
626   switch (MCAI->getExceptionHandlingType()) {
627   case ExceptionHandling::SjLj:
628     // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
629     // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
630     // catch info can get misplaced when a selector ends up more than one block
631     // removed from the parent invoke(s). This could happen when a landing
632     // pad is shared by multiple invokes and is also a target of a normal
633     // edge from elsewhere.
634     addPass(createSjLjEHPreparePass());
635     LLVM_FALLTHROUGH;
636   case ExceptionHandling::DwarfCFI:
637   case ExceptionHandling::ARM:
638     addPass(createDwarfEHPass());
639     break;
640   case ExceptionHandling::WinEH:
641     // We support using both GCC-style and MSVC-style exceptions on Windows, so
642     // add both preparation passes. Each pass will only actually run if it
643     // recognizes the personality function.
644     addPass(createWinEHPass());
645     addPass(createDwarfEHPass());
646     break;
647   case ExceptionHandling::None:
648     addPass(createLowerInvokePass());
649 
650     // The lower invoke pass may create unreachable code. Remove it.
651     addPass(createUnreachableBlockEliminationPass());
652     break;
653   }
654 }
655 
656 /// Add pass to prepare the LLVM IR for code generation. This should be done
657 /// before exception handling preparation passes.
658 void TargetPassConfig::addCodeGenPrepare() {
659   if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
660     addPass(createCodeGenPreparePass());
661   addPass(createRewriteSymbolsPass());
662 }
663 
664 /// Add common passes that perform LLVM IR to IR transforms in preparation for
665 /// instruction selection.
666 void TargetPassConfig::addISelPrepare() {
667   addPreISel();
668 
669   // Force codegen to run according to the callgraph.
670   if (requiresCodeGenSCCOrder())
671     addPass(new DummyCGSCCPass);
672 
673   // Add both the safe stack and the stack protection passes: each of them will
674   // only protect functions that have corresponding attributes.
675   addPass(createSafeStackPass());
676   addPass(createStackProtectorPass());
677 
678   if (PrintISelInput)
679     addPass(createPrintFunctionPass(
680         dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
681 
682   // All passes which modify the LLVM IR are now complete; run the verifier
683   // to ensure that the IR is valid.
684   if (!DisableVerify)
685     addPass(createVerifierPass());
686 }
687 
688 bool TargetPassConfig::addCoreISelPasses() {
689   // Enable FastISel with -fast, but allow that to be overridden.
690   TM->setO0WantsFastISel(EnableFastISelOption != cl::BOU_FALSE);
691   if (EnableFastISelOption == cl::BOU_TRUE ||
692       (TM->getOptLevel() == CodeGenOpt::None && TM->getO0WantsFastISel()))
693     TM->setFastISel(true);
694 
695   // Ask the target for an isel.
696   // Enable GlobalISel if the target wants to, but allow that to be overriden.
697   if (EnableGlobalISel == cl::BOU_TRUE ||
698       (EnableGlobalISel == cl::BOU_UNSET && isGlobalISelEnabled())) {
699     if (addIRTranslator())
700       return true;
701 
702     addPreLegalizeMachineIR();
703 
704     if (addLegalizeMachineIR())
705       return true;
706 
707     // Before running the register bank selector, ask the target if it
708     // wants to run some passes.
709     addPreRegBankSelect();
710 
711     if (addRegBankSelect())
712       return true;
713 
714     addPreGlobalInstructionSelect();
715 
716     if (addGlobalInstructionSelect())
717       return true;
718 
719     // Pass to reset the MachineFunction if the ISel failed.
720     addPass(createResetMachineFunctionPass(
721         reportDiagnosticWhenGlobalISelFallback(), isGlobalISelAbortEnabled()));
722 
723     // Provide a fallback path when we do not want to abort on
724     // not-yet-supported input.
725     if (!isGlobalISelAbortEnabled() && addInstSelector())
726       return true;
727 
728   } else if (addInstSelector())
729     return true;
730 
731   return false;
732 }
733 
734 bool TargetPassConfig::addISelPasses() {
735   if (TM->Options.EmulatedTLS)
736     addPass(createLowerEmuTLSPass());
737 
738   addPass(createPreISelIntrinsicLoweringPass());
739   addPass(createTargetTransformInfoWrapperPass(TM->getTargetIRAnalysis()));
740   addIRPasses();
741   addCodeGenPrepare();
742   addPassesToHandleExceptions();
743   addISelPrepare();
744 
745   return addCoreISelPasses();
746 }
747 
748 /// -regalloc=... command line option.
749 static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
750 static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
751                RegisterPassParser<RegisterRegAlloc> >
752 RegAlloc("regalloc",
753          cl::init(&useDefaultRegisterAllocator),
754          cl::desc("Register allocator to use"));
755 
756 /// Add the complete set of target-independent postISel code generator passes.
757 ///
758 /// This can be read as the standard order of major LLVM CodeGen stages. Stages
759 /// with nontrivial configuration or multiple passes are broken out below in
760 /// add%Stage routines.
761 ///
762 /// Any TargetPassConfig::addXX routine may be overriden by the Target. The
763 /// addPre/Post methods with empty header implementations allow injecting
764 /// target-specific fixups just before or after major stages. Additionally,
765 /// targets have the flexibility to change pass order within a stage by
766 /// overriding default implementation of add%Stage routines below. Each
767 /// technique has maintainability tradeoffs because alternate pass orders are
768 /// not well supported. addPre/Post works better if the target pass is easily
769 /// tied to a common pass. But if it has subtle dependencies on multiple passes,
770 /// the target should override the stage instead.
771 ///
772 /// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
773 /// before/after any target-independent pass. But it's currently overkill.
774 void TargetPassConfig::addMachinePasses() {
775   AddingMachinePasses = true;
776 
777   // Insert a machine instr printer pass after the specified pass.
778   if (!StringRef(PrintMachineInstrs.getValue()).equals("") &&
779       !StringRef(PrintMachineInstrs.getValue()).equals("option-unspecified")) {
780     const PassRegistry *PR = PassRegistry::getPassRegistry();
781     const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
782     const PassInfo *IPI = PR->getPassInfo(StringRef("machineinstr-printer"));
783     assert (TPI && IPI && "Pass ID not registered!");
784     const char *TID = (const char *)(TPI->getTypeInfo());
785     const char *IID = (const char *)(IPI->getTypeInfo());
786     insertPass(TID, IID);
787   }
788 
789   // Print the instruction selected machine code...
790   printAndVerify("After Instruction Selection");
791 
792   // Expand pseudo-instructions emitted by ISel.
793   addPass(&ExpandISelPseudosID);
794 
795   // Add passes that optimize machine instructions in SSA form.
796   if (getOptLevel() != CodeGenOpt::None) {
797     addMachineSSAOptimization();
798   } else {
799     // If the target requests it, assign local variables to stack slots relative
800     // to one another and simplify frame index references where possible.
801     addPass(&LocalStackSlotAllocationID, false);
802   }
803 
804   if (TM->Options.EnableIPRA)
805     addPass(createRegUsageInfoPropPass());
806 
807   // Run pre-ra passes.
808   addPreRegAlloc();
809 
810   // Run register allocation and passes that are tightly coupled with it,
811   // including phi elimination and scheduling.
812   if (getOptimizeRegAlloc())
813     addOptimizedRegAlloc(createRegAllocPass(true));
814   else {
815     if (RegAlloc != &useDefaultRegisterAllocator &&
816         RegAlloc != &createFastRegisterAllocator)
817       report_fatal_error("Must use fast (default) register allocator for unoptimized regalloc.");
818     addFastRegAlloc(createRegAllocPass(false));
819   }
820 
821   // Run post-ra passes.
822   addPostRegAlloc();
823 
824   // Insert prolog/epilog code.  Eliminate abstract frame index references...
825   if (getOptLevel() != CodeGenOpt::None)
826     addPass(&ShrinkWrapID);
827 
828   // Prolog/Epilog inserter needs a TargetMachine to instantiate. But only
829   // do so if it hasn't been disabled, substituted, or overridden.
830   if (!isPassSubstitutedOrOverridden(&PrologEpilogCodeInserterID))
831       addPass(createPrologEpilogInserterPass());
832 
833   /// Add passes that optimize machine instructions after register allocation.
834   if (getOptLevel() != CodeGenOpt::None)
835     addMachineLateOptimization();
836 
837   // Expand pseudo instructions before second scheduling pass.
838   addPass(&ExpandPostRAPseudosID);
839 
840   // Run pre-sched2 passes.
841   addPreSched2();
842 
843   if (EnableImplicitNullChecks)
844     addPass(&ImplicitNullChecksID);
845 
846   // Second pass scheduler.
847   // Let Target optionally insert this pass by itself at some other
848   // point.
849   if (getOptLevel() != CodeGenOpt::None &&
850       !TM->targetSchedulesPostRAScheduling()) {
851     if (MISchedPostRA)
852       addPass(&PostMachineSchedulerID);
853     else
854       addPass(&PostRASchedulerID);
855   }
856 
857   // GC
858   if (addGCPasses()) {
859     if (PrintGCInfo)
860       addPass(createGCInfoPrinter(dbgs()), false, false);
861   }
862 
863   // Basic block placement.
864   if (getOptLevel() != CodeGenOpt::None)
865     addBlockPlacement();
866 
867   addPreEmitPass();
868 
869   if (TM->Options.EnableIPRA)
870     // Collect register usage information and produce a register mask of
871     // clobbered registers, to be used to optimize call sites.
872     addPass(createRegUsageInfoCollector());
873 
874   addPass(&FuncletLayoutID, false);
875 
876   addPass(&StackMapLivenessID, false);
877   addPass(&LiveDebugValuesID, false);
878 
879   // Insert before XRay Instrumentation.
880   addPass(&FEntryInserterID, false);
881 
882   addPass(&XRayInstrumentationID, false);
883   addPass(&PatchableFunctionID, false);
884 
885   if (EnableMachineOutliner)
886     PM->add(createMachineOutlinerPass());
887 
888   AddingMachinePasses = false;
889 }
890 
891 /// Add passes that optimize machine instructions in SSA form.
892 void TargetPassConfig::addMachineSSAOptimization() {
893   // Pre-ra tail duplication.
894   addPass(&EarlyTailDuplicateID);
895 
896   // Optimize PHIs before DCE: removing dead PHI cycles may make more
897   // instructions dead.
898   addPass(&OptimizePHIsID, false);
899 
900   // This pass merges large allocas. StackSlotColoring is a different pass
901   // which merges spill slots.
902   addPass(&StackColoringID, false);
903 
904   // If the target requests it, assign local variables to stack slots relative
905   // to one another and simplify frame index references where possible.
906   addPass(&LocalStackSlotAllocationID, false);
907 
908   // With optimization, dead code should already be eliminated. However
909   // there is one known exception: lowered code for arguments that are only
910   // used by tail calls, where the tail calls reuse the incoming stack
911   // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
912   addPass(&DeadMachineInstructionElimID);
913 
914   // Allow targets to insert passes that improve instruction level parallelism,
915   // like if-conversion. Such passes will typically need dominator trees and
916   // loop info, just like LICM and CSE below.
917   addILPOpts();
918 
919   addPass(&MachineLICMID, false);
920   addPass(&MachineCSEID, false);
921 
922   addPass(&MachineSinkingID);
923 
924   addPass(&PeepholeOptimizerID);
925   // Clean-up the dead code that may have been generated by peephole
926   // rewriting.
927   addPass(&DeadMachineInstructionElimID);
928 }
929 
930 //===---------------------------------------------------------------------===//
931 /// Register Allocation Pass Configuration
932 //===---------------------------------------------------------------------===//
933 
934 bool TargetPassConfig::getOptimizeRegAlloc() const {
935   switch (OptimizeRegAlloc) {
936   case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
937   case cl::BOU_TRUE:  return true;
938   case cl::BOU_FALSE: return false;
939   }
940   llvm_unreachable("Invalid optimize-regalloc state");
941 }
942 
943 /// RegisterRegAlloc's global Registry tracks allocator registration.
944 MachinePassRegistry RegisterRegAlloc::Registry;
945 
946 /// A dummy default pass factory indicates whether the register allocator is
947 /// overridden on the command line.
948 static llvm::once_flag InitializeDefaultRegisterAllocatorFlag;
949 
950 static RegisterRegAlloc
951 defaultRegAlloc("default",
952                 "pick register allocator based on -O option",
953                 useDefaultRegisterAllocator);
954 
955 static void initializeDefaultRegisterAllocatorOnce() {
956   RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
957 
958   if (!Ctor) {
959     Ctor = RegAlloc;
960     RegisterRegAlloc::setDefault(RegAlloc);
961   }
962 }
963 
964 /// Instantiate the default register allocator pass for this target for either
965 /// the optimized or unoptimized allocation path. This will be added to the pass
966 /// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
967 /// in the optimized case.
968 ///
969 /// A target that uses the standard regalloc pass order for fast or optimized
970 /// allocation may still override this for per-target regalloc
971 /// selection. But -regalloc=... always takes precedence.
972 FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
973   if (Optimized)
974     return createGreedyRegisterAllocator();
975   else
976     return createFastRegisterAllocator();
977 }
978 
979 /// Find and instantiate the register allocation pass requested by this target
980 /// at the current optimization level.  Different register allocators are
981 /// defined as separate passes because they may require different analysis.
982 ///
983 /// This helper ensures that the regalloc= option is always available,
984 /// even for targets that override the default allocator.
985 ///
986 /// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
987 /// this can be folded into addPass.
988 FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
989   // Initialize the global default.
990   llvm::call_once(InitializeDefaultRegisterAllocatorFlag,
991                   initializeDefaultRegisterAllocatorOnce);
992 
993   RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
994   if (Ctor != useDefaultRegisterAllocator)
995     return Ctor();
996 
997   // With no -regalloc= override, ask the target for a regalloc pass.
998   return createTargetRegisterAllocator(Optimized);
999 }
1000 
1001 /// Return true if the default global register allocator is in use and
1002 /// has not be overriden on the command line with '-regalloc=...'
1003 bool TargetPassConfig::usingDefaultRegAlloc() const {
1004   return RegAlloc.getNumOccurrences() == 0;
1005 }
1006 
1007 /// Add the minimum set of target-independent passes that are required for
1008 /// register allocation. No coalescing or scheduling.
1009 void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
1010   addPass(&PHIEliminationID, false);
1011   addPass(&TwoAddressInstructionPassID, false);
1012 
1013   if (RegAllocPass)
1014     addPass(RegAllocPass);
1015 }
1016 
1017 /// Add standard target-independent passes that are tightly coupled with
1018 /// optimized register allocation, including coalescing, machine instruction
1019 /// scheduling, and register allocation itself.
1020 void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
1021   addPass(&DetectDeadLanesID, false);
1022 
1023   addPass(&ProcessImplicitDefsID, false);
1024 
1025   // LiveVariables currently requires pure SSA form.
1026   //
1027   // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
1028   // LiveVariables can be removed completely, and LiveIntervals can be directly
1029   // computed. (We still either need to regenerate kill flags after regalloc, or
1030   // preferably fix the scavenger to not depend on them).
1031   addPass(&LiveVariablesID, false);
1032 
1033   // Edge splitting is smarter with machine loop info.
1034   addPass(&MachineLoopInfoID, false);
1035   addPass(&PHIEliminationID, false);
1036 
1037   // Eventually, we want to run LiveIntervals before PHI elimination.
1038   if (EarlyLiveIntervals)
1039     addPass(&LiveIntervalsID, false);
1040 
1041   addPass(&TwoAddressInstructionPassID, false);
1042   addPass(&RegisterCoalescerID);
1043 
1044   // The machine scheduler may accidentally create disconnected components
1045   // when moving subregister definitions around, avoid this by splitting them to
1046   // separate vregs before. Splitting can also improve reg. allocation quality.
1047   addPass(&RenameIndependentSubregsID);
1048 
1049   // PreRA instruction scheduling.
1050   addPass(&MachineSchedulerID);
1051 
1052   if (RegAllocPass) {
1053     // Add the selected register allocation pass.
1054     addPass(RegAllocPass);
1055 
1056     // Allow targets to change the register assignments before rewriting.
1057     addPreRewrite();
1058 
1059     // Finally rewrite virtual registers.
1060     addPass(&VirtRegRewriterID);
1061 
1062     // Perform stack slot coloring and post-ra machine LICM.
1063     //
1064     // FIXME: Re-enable coloring with register when it's capable of adding
1065     // kill markers.
1066     addPass(&StackSlotColoringID);
1067 
1068     // Run post-ra machine LICM to hoist reloads / remats.
1069     //
1070     // FIXME: can this move into MachineLateOptimization?
1071     addPass(&PostRAMachineLICMID);
1072   }
1073 }
1074 
1075 //===---------------------------------------------------------------------===//
1076 /// Post RegAlloc Pass Configuration
1077 //===---------------------------------------------------------------------===//
1078 
1079 /// Add passes that optimize machine instructions after register allocation.
1080 void TargetPassConfig::addMachineLateOptimization() {
1081   // Branch folding must be run after regalloc and prolog/epilog insertion.
1082   addPass(&BranchFolderPassID);
1083 
1084   // Tail duplication.
1085   // Note that duplicating tail just increases code size and degrades
1086   // performance for targets that require Structured Control Flow.
1087   // In addition it can also make CFG irreducible. Thus we disable it.
1088   if (!TM->requiresStructuredCFG())
1089     addPass(&TailDuplicateID);
1090 
1091   // Copy propagation.
1092   addPass(&MachineCopyPropagationID);
1093 }
1094 
1095 /// Add standard GC passes.
1096 bool TargetPassConfig::addGCPasses() {
1097   addPass(&GCMachineCodeAnalysisID, false);
1098   return true;
1099 }
1100 
1101 /// Add standard basic block placement passes.
1102 void TargetPassConfig::addBlockPlacement() {
1103   if (addPass(&MachineBlockPlacementID)) {
1104     // Run a separate pass to collect block placement statistics.
1105     if (EnableBlockPlacementStats)
1106       addPass(&MachineBlockPlacementStatsID);
1107   }
1108 }
1109 
1110 //===---------------------------------------------------------------------===//
1111 /// GlobalISel Configuration
1112 //===---------------------------------------------------------------------===//
1113 
1114 bool TargetPassConfig::isGlobalISelEnabled() const {
1115   return false;
1116 }
1117 
1118 bool TargetPassConfig::isGlobalISelAbortEnabled() const {
1119   return EnableGlobalISelAbort == 1;
1120 }
1121 
1122 bool TargetPassConfig::reportDiagnosticWhenGlobalISelFallback() const {
1123   return EnableGlobalISelAbort == 2;
1124 }
1125