1 //===- TailDuplicator.cpp - Duplicate blocks into predecessors' tails -----===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 // 9 // This utility class duplicates basic blocks ending in unconditional branches 10 // into the tails of their predecessors. 11 // 12 //===----------------------------------------------------------------------===// 13 14 #include "llvm/CodeGen/TailDuplicator.h" 15 #include "llvm/ADT/DenseMap.h" 16 #include "llvm/ADT/DenseSet.h" 17 #include "llvm/ADT/STLExtras.h" 18 #include "llvm/ADT/SetVector.h" 19 #include "llvm/ADT/SmallPtrSet.h" 20 #include "llvm/ADT/SmallVector.h" 21 #include "llvm/ADT/Statistic.h" 22 #include "llvm/CodeGen/MachineBasicBlock.h" 23 #include "llvm/CodeGen/MachineBranchProbabilityInfo.h" 24 #include "llvm/CodeGen/MachineFunction.h" 25 #include "llvm/CodeGen/MachineInstr.h" 26 #include "llvm/CodeGen/MachineInstrBuilder.h" 27 #include "llvm/CodeGen/MachineOperand.h" 28 #include "llvm/CodeGen/MachineRegisterInfo.h" 29 #include "llvm/CodeGen/MachineSSAUpdater.h" 30 #include "llvm/CodeGen/MachineSizeOpts.h" 31 #include "llvm/CodeGen/TargetInstrInfo.h" 32 #include "llvm/CodeGen/TargetRegisterInfo.h" 33 #include "llvm/CodeGen/TargetSubtargetInfo.h" 34 #include "llvm/IR/DebugLoc.h" 35 #include "llvm/IR/Function.h" 36 #include "llvm/Support/CommandLine.h" 37 #include "llvm/Support/Debug.h" 38 #include "llvm/Support/ErrorHandling.h" 39 #include "llvm/Support/raw_ostream.h" 40 #include "llvm/Target/TargetMachine.h" 41 #include <algorithm> 42 #include <cassert> 43 #include <iterator> 44 #include <utility> 45 46 using namespace llvm; 47 48 #define DEBUG_TYPE "tailduplication" 49 50 STATISTIC(NumTails, "Number of tails duplicated"); 51 STATISTIC(NumTailDups, "Number of tail duplicated blocks"); 52 STATISTIC(NumTailDupAdded, 53 "Number of instructions added due to tail duplication"); 54 STATISTIC(NumTailDupRemoved, 55 "Number of instructions removed due to tail duplication"); 56 STATISTIC(NumDeadBlocks, "Number of dead blocks removed"); 57 STATISTIC(NumAddedPHIs, "Number of phis added"); 58 59 // Heuristic for tail duplication. 60 static cl::opt<unsigned> TailDuplicateSize( 61 "tail-dup-size", 62 cl::desc("Maximum instructions to consider tail duplicating"), cl::init(2), 63 cl::Hidden); 64 65 static cl::opt<unsigned> TailDupIndirectBranchSize( 66 "tail-dup-indirect-size", 67 cl::desc("Maximum instructions to consider tail duplicating blocks that " 68 "end with indirect branches."), cl::init(20), 69 cl::Hidden); 70 71 static cl::opt<bool> 72 TailDupVerify("tail-dup-verify", 73 cl::desc("Verify sanity of PHI instructions during taildup"), 74 cl::init(false), cl::Hidden); 75 76 static cl::opt<unsigned> TailDupLimit("tail-dup-limit", cl::init(~0U), 77 cl::Hidden); 78 79 void TailDuplicator::initMF(MachineFunction &MFin, bool PreRegAlloc, 80 const MachineBranchProbabilityInfo *MBPIin, 81 MBFIWrapper *MBFIin, 82 ProfileSummaryInfo *PSIin, 83 bool LayoutModeIn, unsigned TailDupSizeIn) { 84 MF = &MFin; 85 TII = MF->getSubtarget().getInstrInfo(); 86 TRI = MF->getSubtarget().getRegisterInfo(); 87 MRI = &MF->getRegInfo(); 88 MMI = &MF->getMMI(); 89 MBPI = MBPIin; 90 MBFI = MBFIin; 91 PSI = PSIin; 92 TailDupSize = TailDupSizeIn; 93 94 assert(MBPI != nullptr && "Machine Branch Probability Info required"); 95 96 LayoutMode = LayoutModeIn; 97 this->PreRegAlloc = PreRegAlloc; 98 } 99 100 static void VerifyPHIs(MachineFunction &MF, bool CheckExtra) { 101 for (MachineBasicBlock &MBB : llvm::drop_begin(MF)) { 102 SmallSetVector<MachineBasicBlock *, 8> Preds(MBB.pred_begin(), 103 MBB.pred_end()); 104 MachineBasicBlock::iterator MI = MBB.begin(); 105 while (MI != MBB.end()) { 106 if (!MI->isPHI()) 107 break; 108 for (MachineBasicBlock *PredBB : Preds) { 109 bool Found = false; 110 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i += 2) { 111 MachineBasicBlock *PHIBB = MI->getOperand(i + 1).getMBB(); 112 if (PHIBB == PredBB) { 113 Found = true; 114 break; 115 } 116 } 117 if (!Found) { 118 dbgs() << "Malformed PHI in " << printMBBReference(MBB) << ": " 119 << *MI; 120 dbgs() << " missing input from predecessor " 121 << printMBBReference(*PredBB) << '\n'; 122 llvm_unreachable(nullptr); 123 } 124 } 125 126 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i += 2) { 127 MachineBasicBlock *PHIBB = MI->getOperand(i + 1).getMBB(); 128 if (CheckExtra && !Preds.count(PHIBB)) { 129 dbgs() << "Warning: malformed PHI in " << printMBBReference(MBB) 130 << ": " << *MI; 131 dbgs() << " extra input from predecessor " 132 << printMBBReference(*PHIBB) << '\n'; 133 llvm_unreachable(nullptr); 134 } 135 if (PHIBB->getNumber() < 0) { 136 dbgs() << "Malformed PHI in " << printMBBReference(MBB) << ": " 137 << *MI; 138 dbgs() << " non-existing " << printMBBReference(*PHIBB) << '\n'; 139 llvm_unreachable(nullptr); 140 } 141 } 142 ++MI; 143 } 144 } 145 } 146 147 /// Tail duplicate the block and cleanup. 148 /// \p IsSimple - return value of isSimpleBB 149 /// \p MBB - block to be duplicated 150 /// \p ForcedLayoutPred - If non-null, treat this block as the layout 151 /// predecessor, instead of using the ordering in MF 152 /// \p DuplicatedPreds - if non-null, \p DuplicatedPreds will contain a list of 153 /// all Preds that received a copy of \p MBB. 154 /// \p RemovalCallback - if non-null, called just before MBB is deleted. 155 bool TailDuplicator::tailDuplicateAndUpdate( 156 bool IsSimple, MachineBasicBlock *MBB, 157 MachineBasicBlock *ForcedLayoutPred, 158 SmallVectorImpl<MachineBasicBlock*> *DuplicatedPreds, 159 function_ref<void(MachineBasicBlock *)> *RemovalCallback, 160 SmallVectorImpl<MachineBasicBlock *> *CandidatePtr) { 161 // Save the successors list. 162 SmallSetVector<MachineBasicBlock *, 8> Succs(MBB->succ_begin(), 163 MBB->succ_end()); 164 165 SmallVector<MachineBasicBlock *, 8> TDBBs; 166 SmallVector<MachineInstr *, 16> Copies; 167 if (!tailDuplicate(IsSimple, MBB, ForcedLayoutPred, 168 TDBBs, Copies, CandidatePtr)) 169 return false; 170 171 ++NumTails; 172 173 SmallVector<MachineInstr *, 8> NewPHIs; 174 MachineSSAUpdater SSAUpdate(*MF, &NewPHIs); 175 176 // TailBB's immediate successors are now successors of those predecessors 177 // which duplicated TailBB. Add the predecessors as sources to the PHI 178 // instructions. 179 bool isDead = MBB->pred_empty() && !MBB->hasAddressTaken(); 180 if (PreRegAlloc) 181 updateSuccessorsPHIs(MBB, isDead, TDBBs, Succs); 182 183 // If it is dead, remove it. 184 if (isDead) { 185 NumTailDupRemoved += MBB->size(); 186 removeDeadBlock(MBB, RemovalCallback); 187 ++NumDeadBlocks; 188 } 189 190 // Update SSA form. 191 if (!SSAUpdateVRs.empty()) { 192 for (unsigned i = 0, e = SSAUpdateVRs.size(); i != e; ++i) { 193 unsigned VReg = SSAUpdateVRs[i]; 194 SSAUpdate.Initialize(VReg); 195 196 // If the original definition is still around, add it as an available 197 // value. 198 MachineInstr *DefMI = MRI->getVRegDef(VReg); 199 MachineBasicBlock *DefBB = nullptr; 200 if (DefMI) { 201 DefBB = DefMI->getParent(); 202 SSAUpdate.AddAvailableValue(DefBB, VReg); 203 } 204 205 // Add the new vregs as available values. 206 DenseMap<Register, AvailableValsTy>::iterator LI = 207 SSAUpdateVals.find(VReg); 208 for (std::pair<MachineBasicBlock *, Register> &J : LI->second) { 209 MachineBasicBlock *SrcBB = J.first; 210 Register SrcReg = J.second; 211 SSAUpdate.AddAvailableValue(SrcBB, SrcReg); 212 } 213 214 SmallVector<MachineOperand *> DebugUses; 215 // Rewrite uses that are outside of the original def's block. 216 for (MachineOperand &UseMO : 217 llvm::make_early_inc_range(MRI->use_operands(VReg))) { 218 MachineInstr *UseMI = UseMO.getParent(); 219 // Rewrite debug uses last so that they can take advantage of any 220 // register mappings introduced by other users in its BB, since we 221 // cannot create new register definitions specifically for the debug 222 // instruction (as debug instructions should not affect CodeGen). 223 if (UseMI->isDebugValue()) { 224 DebugUses.push_back(&UseMO); 225 continue; 226 } 227 if (UseMI->getParent() == DefBB && !UseMI->isPHI()) 228 continue; 229 SSAUpdate.RewriteUse(UseMO); 230 } 231 for (auto *UseMO : DebugUses) { 232 MachineInstr *UseMI = UseMO->getParent(); 233 UseMO->setReg( 234 SSAUpdate.GetValueInMiddleOfBlock(UseMI->getParent(), true)); 235 } 236 } 237 238 SSAUpdateVRs.clear(); 239 SSAUpdateVals.clear(); 240 } 241 242 // Eliminate some of the copies inserted by tail duplication to maintain 243 // SSA form. 244 for (unsigned i = 0, e = Copies.size(); i != e; ++i) { 245 MachineInstr *Copy = Copies[i]; 246 if (!Copy->isCopy()) 247 continue; 248 Register Dst = Copy->getOperand(0).getReg(); 249 Register Src = Copy->getOperand(1).getReg(); 250 if (MRI->hasOneNonDBGUse(Src) && 251 MRI->constrainRegClass(Src, MRI->getRegClass(Dst))) { 252 // Copy is the only use. Do trivial copy propagation here. 253 MRI->replaceRegWith(Dst, Src); 254 Copy->eraseFromParent(); 255 } 256 } 257 258 if (NewPHIs.size()) 259 NumAddedPHIs += NewPHIs.size(); 260 261 if (DuplicatedPreds) 262 *DuplicatedPreds = std::move(TDBBs); 263 264 return true; 265 } 266 267 /// Look for small blocks that are unconditionally branched to and do not fall 268 /// through. Tail-duplicate their instructions into their predecessors to 269 /// eliminate (dynamic) branches. 270 bool TailDuplicator::tailDuplicateBlocks() { 271 bool MadeChange = false; 272 273 if (PreRegAlloc && TailDupVerify) { 274 LLVM_DEBUG(dbgs() << "\n*** Before tail-duplicating\n"); 275 VerifyPHIs(*MF, true); 276 } 277 278 for (MachineBasicBlock &MBB : 279 llvm::make_early_inc_range(llvm::drop_begin(*MF))) { 280 if (NumTails == TailDupLimit) 281 break; 282 283 bool IsSimple = isSimpleBB(&MBB); 284 285 if (!shouldTailDuplicate(IsSimple, MBB)) 286 continue; 287 288 MadeChange |= tailDuplicateAndUpdate(IsSimple, &MBB, nullptr); 289 } 290 291 if (PreRegAlloc && TailDupVerify) 292 VerifyPHIs(*MF, false); 293 294 return MadeChange; 295 } 296 297 static bool isDefLiveOut(Register Reg, MachineBasicBlock *BB, 298 const MachineRegisterInfo *MRI) { 299 for (MachineInstr &UseMI : MRI->use_instructions(Reg)) { 300 if (UseMI.isDebugValue()) 301 continue; 302 if (UseMI.getParent() != BB) 303 return true; 304 } 305 return false; 306 } 307 308 static unsigned getPHISrcRegOpIdx(MachineInstr *MI, MachineBasicBlock *SrcBB) { 309 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i += 2) 310 if (MI->getOperand(i + 1).getMBB() == SrcBB) 311 return i; 312 return 0; 313 } 314 315 // Remember which registers are used by phis in this block. This is 316 // used to determine which registers are liveout while modifying the 317 // block (which is why we need to copy the information). 318 static void getRegsUsedByPHIs(const MachineBasicBlock &BB, 319 DenseSet<Register> *UsedByPhi) { 320 for (const auto &MI : BB) { 321 if (!MI.isPHI()) 322 break; 323 for (unsigned i = 1, e = MI.getNumOperands(); i != e; i += 2) { 324 Register SrcReg = MI.getOperand(i).getReg(); 325 UsedByPhi->insert(SrcReg); 326 } 327 } 328 } 329 330 /// Add a definition and source virtual registers pair for SSA update. 331 void TailDuplicator::addSSAUpdateEntry(Register OrigReg, Register NewReg, 332 MachineBasicBlock *BB) { 333 DenseMap<Register, AvailableValsTy>::iterator LI = 334 SSAUpdateVals.find(OrigReg); 335 if (LI != SSAUpdateVals.end()) 336 LI->second.push_back(std::make_pair(BB, NewReg)); 337 else { 338 AvailableValsTy Vals; 339 Vals.push_back(std::make_pair(BB, NewReg)); 340 SSAUpdateVals.insert(std::make_pair(OrigReg, Vals)); 341 SSAUpdateVRs.push_back(OrigReg); 342 } 343 } 344 345 /// Process PHI node in TailBB by turning it into a copy in PredBB. Remember the 346 /// source register that's contributed by PredBB and update SSA update map. 347 void TailDuplicator::processPHI( 348 MachineInstr *MI, MachineBasicBlock *TailBB, MachineBasicBlock *PredBB, 349 DenseMap<Register, RegSubRegPair> &LocalVRMap, 350 SmallVectorImpl<std::pair<Register, RegSubRegPair>> &Copies, 351 const DenseSet<Register> &RegsUsedByPhi, bool Remove) { 352 Register DefReg = MI->getOperand(0).getReg(); 353 unsigned SrcOpIdx = getPHISrcRegOpIdx(MI, PredBB); 354 assert(SrcOpIdx && "Unable to find matching PHI source?"); 355 Register SrcReg = MI->getOperand(SrcOpIdx).getReg(); 356 unsigned SrcSubReg = MI->getOperand(SrcOpIdx).getSubReg(); 357 const TargetRegisterClass *RC = MRI->getRegClass(DefReg); 358 LocalVRMap.insert(std::make_pair(DefReg, RegSubRegPair(SrcReg, SrcSubReg))); 359 360 // Insert a copy from source to the end of the block. The def register is the 361 // available value liveout of the block. 362 Register NewDef = MRI->createVirtualRegister(RC); 363 Copies.push_back(std::make_pair(NewDef, RegSubRegPair(SrcReg, SrcSubReg))); 364 if (isDefLiveOut(DefReg, TailBB, MRI) || RegsUsedByPhi.count(DefReg)) 365 addSSAUpdateEntry(DefReg, NewDef, PredBB); 366 367 if (!Remove) 368 return; 369 370 // Remove PredBB from the PHI node. 371 MI->removeOperand(SrcOpIdx + 1); 372 MI->removeOperand(SrcOpIdx); 373 if (MI->getNumOperands() == 1) 374 MI->eraseFromParent(); 375 } 376 377 /// Duplicate a TailBB instruction to PredBB and update 378 /// the source operands due to earlier PHI translation. 379 void TailDuplicator::duplicateInstruction( 380 MachineInstr *MI, MachineBasicBlock *TailBB, MachineBasicBlock *PredBB, 381 DenseMap<Register, RegSubRegPair> &LocalVRMap, 382 const DenseSet<Register> &UsedByPhi) { 383 // Allow duplication of CFI instructions. 384 if (MI->isCFIInstruction()) { 385 BuildMI(*PredBB, PredBB->end(), PredBB->findDebugLoc(PredBB->begin()), 386 TII->get(TargetOpcode::CFI_INSTRUCTION)) 387 .addCFIIndex(MI->getOperand(0).getCFIIndex()) 388 .setMIFlags(MI->getFlags()); 389 return; 390 } 391 MachineInstr &NewMI = TII->duplicate(*PredBB, PredBB->end(), *MI); 392 if (PreRegAlloc) { 393 for (unsigned i = 0, e = NewMI.getNumOperands(); i != e; ++i) { 394 MachineOperand &MO = NewMI.getOperand(i); 395 if (!MO.isReg()) 396 continue; 397 Register Reg = MO.getReg(); 398 if (!Register::isVirtualRegister(Reg)) 399 continue; 400 if (MO.isDef()) { 401 const TargetRegisterClass *RC = MRI->getRegClass(Reg); 402 Register NewReg = MRI->createVirtualRegister(RC); 403 MO.setReg(NewReg); 404 LocalVRMap.insert(std::make_pair(Reg, RegSubRegPair(NewReg, 0))); 405 if (isDefLiveOut(Reg, TailBB, MRI) || UsedByPhi.count(Reg)) 406 addSSAUpdateEntry(Reg, NewReg, PredBB); 407 } else { 408 auto VI = LocalVRMap.find(Reg); 409 if (VI != LocalVRMap.end()) { 410 // Need to make sure that the register class of the mapped register 411 // will satisfy the constraints of the class of the register being 412 // replaced. 413 auto *OrigRC = MRI->getRegClass(Reg); 414 auto *MappedRC = MRI->getRegClass(VI->second.Reg); 415 const TargetRegisterClass *ConstrRC; 416 if (VI->second.SubReg != 0) { 417 ConstrRC = TRI->getMatchingSuperRegClass(MappedRC, OrigRC, 418 VI->second.SubReg); 419 if (ConstrRC) { 420 // The actual constraining (as in "find appropriate new class") 421 // is done by getMatchingSuperRegClass, so now we only need to 422 // change the class of the mapped register. 423 MRI->setRegClass(VI->second.Reg, ConstrRC); 424 } 425 } else { 426 // For mapped registers that do not have sub-registers, simply 427 // restrict their class to match the original one. 428 ConstrRC = MRI->constrainRegClass(VI->second.Reg, OrigRC); 429 } 430 431 if (ConstrRC) { 432 // If the class constraining succeeded, we can simply replace 433 // the old register with the mapped one. 434 MO.setReg(VI->second.Reg); 435 // We have Reg -> VI.Reg:VI.SubReg, so if Reg is used with a 436 // sub-register, we need to compose the sub-register indices. 437 MO.setSubReg(TRI->composeSubRegIndices(MO.getSubReg(), 438 VI->second.SubReg)); 439 } else { 440 // The direct replacement is not possible, due to failing register 441 // class constraints. An explicit COPY is necessary. Create one 442 // that can be reused 443 auto *NewRC = MI->getRegClassConstraint(i, TII, TRI); 444 if (NewRC == nullptr) 445 NewRC = OrigRC; 446 Register NewReg = MRI->createVirtualRegister(NewRC); 447 BuildMI(*PredBB, NewMI, NewMI.getDebugLoc(), 448 TII->get(TargetOpcode::COPY), NewReg) 449 .addReg(VI->second.Reg, 0, VI->second.SubReg); 450 LocalVRMap.erase(VI); 451 LocalVRMap.insert(std::make_pair(Reg, RegSubRegPair(NewReg, 0))); 452 MO.setReg(NewReg); 453 // The composed VI.Reg:VI.SubReg is replaced with NewReg, which 454 // is equivalent to the whole register Reg. Hence, Reg:subreg 455 // is same as NewReg:subreg, so keep the sub-register index 456 // unchanged. 457 } 458 // Clear any kill flags from this operand. The new register could 459 // have uses after this one, so kills are not valid here. 460 MO.setIsKill(false); 461 } 462 } 463 } 464 } 465 } 466 467 /// After FromBB is tail duplicated into its predecessor blocks, the successors 468 /// have gained new predecessors. Update the PHI instructions in them 469 /// accordingly. 470 void TailDuplicator::updateSuccessorsPHIs( 471 MachineBasicBlock *FromBB, bool isDead, 472 SmallVectorImpl<MachineBasicBlock *> &TDBBs, 473 SmallSetVector<MachineBasicBlock *, 8> &Succs) { 474 for (MachineBasicBlock *SuccBB : Succs) { 475 for (MachineInstr &MI : *SuccBB) { 476 if (!MI.isPHI()) 477 break; 478 MachineInstrBuilder MIB(*FromBB->getParent(), MI); 479 unsigned Idx = 0; 480 for (unsigned i = 1, e = MI.getNumOperands(); i != e; i += 2) { 481 MachineOperand &MO = MI.getOperand(i + 1); 482 if (MO.getMBB() == FromBB) { 483 Idx = i; 484 break; 485 } 486 } 487 488 assert(Idx != 0); 489 MachineOperand &MO0 = MI.getOperand(Idx); 490 Register Reg = MO0.getReg(); 491 if (isDead) { 492 // Folded into the previous BB. 493 // There could be duplicate phi source entries. FIXME: Should sdisel 494 // or earlier pass fixed this? 495 for (unsigned i = MI.getNumOperands() - 2; i != Idx; i -= 2) { 496 MachineOperand &MO = MI.getOperand(i + 1); 497 if (MO.getMBB() == FromBB) { 498 MI.removeOperand(i + 1); 499 MI.removeOperand(i); 500 } 501 } 502 } else 503 Idx = 0; 504 505 // If Idx is set, the operands at Idx and Idx+1 must be removed. 506 // We reuse the location to avoid expensive removeOperand calls. 507 508 DenseMap<Register, AvailableValsTy>::iterator LI = 509 SSAUpdateVals.find(Reg); 510 if (LI != SSAUpdateVals.end()) { 511 // This register is defined in the tail block. 512 for (const std::pair<MachineBasicBlock *, Register> &J : LI->second) { 513 MachineBasicBlock *SrcBB = J.first; 514 // If we didn't duplicate a bb into a particular predecessor, we 515 // might still have added an entry to SSAUpdateVals to correcly 516 // recompute SSA. If that case, avoid adding a dummy extra argument 517 // this PHI. 518 if (!SrcBB->isSuccessor(SuccBB)) 519 continue; 520 521 Register SrcReg = J.second; 522 if (Idx != 0) { 523 MI.getOperand(Idx).setReg(SrcReg); 524 MI.getOperand(Idx + 1).setMBB(SrcBB); 525 Idx = 0; 526 } else { 527 MIB.addReg(SrcReg).addMBB(SrcBB); 528 } 529 } 530 } else { 531 // Live in tail block, must also be live in predecessors. 532 for (MachineBasicBlock *SrcBB : TDBBs) { 533 if (Idx != 0) { 534 MI.getOperand(Idx).setReg(Reg); 535 MI.getOperand(Idx + 1).setMBB(SrcBB); 536 Idx = 0; 537 } else { 538 MIB.addReg(Reg).addMBB(SrcBB); 539 } 540 } 541 } 542 if (Idx != 0) { 543 MI.removeOperand(Idx + 1); 544 MI.removeOperand(Idx); 545 } 546 } 547 } 548 } 549 550 /// Determine if it is profitable to duplicate this block. 551 bool TailDuplicator::shouldTailDuplicate(bool IsSimple, 552 MachineBasicBlock &TailBB) { 553 // When doing tail-duplication during layout, the block ordering is in flux, 554 // so canFallThrough returns a result based on incorrect information and 555 // should just be ignored. 556 if (!LayoutMode && TailBB.canFallThrough()) 557 return false; 558 559 // Don't try to tail-duplicate single-block loops. 560 if (TailBB.isSuccessor(&TailBB)) 561 return false; 562 563 // Set the limit on the cost to duplicate. When optimizing for size, 564 // duplicate only one, because one branch instruction can be eliminated to 565 // compensate for the duplication. 566 unsigned MaxDuplicateCount; 567 bool OptForSize = MF->getFunction().hasOptSize() || 568 llvm::shouldOptimizeForSize(&TailBB, PSI, MBFI); 569 if (TailDupSize == 0) 570 MaxDuplicateCount = TailDuplicateSize; 571 else 572 MaxDuplicateCount = TailDupSize; 573 if (OptForSize) 574 MaxDuplicateCount = 1; 575 576 // If the block to be duplicated ends in an unanalyzable fallthrough, don't 577 // duplicate it. 578 // A similar check is necessary in MachineBlockPlacement to make sure pairs of 579 // blocks with unanalyzable fallthrough get layed out contiguously. 580 MachineBasicBlock *PredTBB = nullptr, *PredFBB = nullptr; 581 SmallVector<MachineOperand, 4> PredCond; 582 if (TII->analyzeBranch(TailBB, PredTBB, PredFBB, PredCond) && 583 TailBB.canFallThrough()) 584 return false; 585 586 // If the target has hardware branch prediction that can handle indirect 587 // branches, duplicating them can often make them predictable when there 588 // are common paths through the code. The limit needs to be high enough 589 // to allow undoing the effects of tail merging and other optimizations 590 // that rearrange the predecessors of the indirect branch. 591 592 bool HasIndirectbr = false; 593 if (!TailBB.empty()) 594 HasIndirectbr = TailBB.back().isIndirectBranch(); 595 596 if (HasIndirectbr && PreRegAlloc) 597 MaxDuplicateCount = TailDupIndirectBranchSize; 598 599 // Check the instructions in the block to determine whether tail-duplication 600 // is invalid or unlikely to be profitable. 601 unsigned InstrCount = 0; 602 for (MachineInstr &MI : TailBB) { 603 // Non-duplicable things shouldn't be tail-duplicated. 604 // CFI instructions are marked as non-duplicable, because Darwin compact 605 // unwind info emission can't handle multiple prologue setups. In case of 606 // DWARF, allow them be duplicated, so that their existence doesn't prevent 607 // tail duplication of some basic blocks, that would be duplicated otherwise. 608 if (MI.isNotDuplicable() && 609 (TailBB.getParent()->getTarget().getTargetTriple().isOSDarwin() || 610 !MI.isCFIInstruction())) 611 return false; 612 613 // Convergent instructions can be duplicated only if doing so doesn't add 614 // new control dependencies, which is what we're going to do here. 615 if (MI.isConvergent()) 616 return false; 617 618 // Do not duplicate 'return' instructions if this is a pre-regalloc run. 619 // A return may expand into a lot more instructions (e.g. reload of callee 620 // saved registers) after PEI. 621 if (PreRegAlloc && MI.isReturn()) 622 return false; 623 624 // Avoid duplicating calls before register allocation. Calls presents a 625 // barrier to register allocation so duplicating them may end up increasing 626 // spills. 627 if (PreRegAlloc && MI.isCall()) 628 return false; 629 630 // TailDuplicator::appendCopies will erroneously place COPYs after 631 // INLINEASM_BR instructions after 4b0aa5724fea, which demonstrates the same 632 // bug that was fixed in f7a53d82c090. 633 // FIXME: Use findPHICopyInsertPoint() to find the correct insertion point 634 // for the COPY when replacing PHIs. 635 if (MI.getOpcode() == TargetOpcode::INLINEASM_BR) 636 return false; 637 638 if (MI.isBundle()) 639 InstrCount += MI.getBundleSize(); 640 else if (!MI.isPHI() && !MI.isMetaInstruction()) 641 InstrCount += 1; 642 643 if (InstrCount > MaxDuplicateCount) 644 return false; 645 } 646 647 // Check if any of the successors of TailBB has a PHI node in which the 648 // value corresponding to TailBB uses a subregister. 649 // If a phi node uses a register paired with a subregister, the actual 650 // "value type" of the phi may differ from the type of the register without 651 // any subregisters. Due to a bug, tail duplication may add a new operand 652 // without a necessary subregister, producing an invalid code. This is 653 // demonstrated by test/CodeGen/Hexagon/tail-dup-subreg-abort.ll. 654 // Disable tail duplication for this case for now, until the problem is 655 // fixed. 656 for (auto *SB : TailBB.successors()) { 657 for (auto &I : *SB) { 658 if (!I.isPHI()) 659 break; 660 unsigned Idx = getPHISrcRegOpIdx(&I, &TailBB); 661 assert(Idx != 0); 662 MachineOperand &PU = I.getOperand(Idx); 663 if (PU.getSubReg() != 0) 664 return false; 665 } 666 } 667 668 if (HasIndirectbr && PreRegAlloc) 669 return true; 670 671 if (IsSimple) 672 return true; 673 674 if (!PreRegAlloc) 675 return true; 676 677 return canCompletelyDuplicateBB(TailBB); 678 } 679 680 /// True if this BB has only one unconditional jump. 681 bool TailDuplicator::isSimpleBB(MachineBasicBlock *TailBB) { 682 if (TailBB->succ_size() != 1) 683 return false; 684 if (TailBB->pred_empty()) 685 return false; 686 MachineBasicBlock::iterator I = TailBB->getFirstNonDebugInstr(true); 687 if (I == TailBB->end()) 688 return true; 689 return I->isUnconditionalBranch(); 690 } 691 692 static bool bothUsedInPHI(const MachineBasicBlock &A, 693 const SmallPtrSet<MachineBasicBlock *, 8> &SuccsB) { 694 for (MachineBasicBlock *BB : A.successors()) 695 if (SuccsB.count(BB) && !BB->empty() && BB->begin()->isPHI()) 696 return true; 697 698 return false; 699 } 700 701 bool TailDuplicator::canCompletelyDuplicateBB(MachineBasicBlock &BB) { 702 for (MachineBasicBlock *PredBB : BB.predecessors()) { 703 if (PredBB->succ_size() > 1) 704 return false; 705 706 MachineBasicBlock *PredTBB = nullptr, *PredFBB = nullptr; 707 SmallVector<MachineOperand, 4> PredCond; 708 if (TII->analyzeBranch(*PredBB, PredTBB, PredFBB, PredCond)) 709 return false; 710 711 if (!PredCond.empty()) 712 return false; 713 } 714 return true; 715 } 716 717 bool TailDuplicator::duplicateSimpleBB( 718 MachineBasicBlock *TailBB, SmallVectorImpl<MachineBasicBlock *> &TDBBs, 719 const DenseSet<Register> &UsedByPhi) { 720 SmallPtrSet<MachineBasicBlock *, 8> Succs(TailBB->succ_begin(), 721 TailBB->succ_end()); 722 SmallVector<MachineBasicBlock *, 8> Preds(TailBB->predecessors()); 723 bool Changed = false; 724 for (MachineBasicBlock *PredBB : Preds) { 725 if (PredBB->hasEHPadSuccessor() || PredBB->mayHaveInlineAsmBr()) 726 continue; 727 728 if (bothUsedInPHI(*PredBB, Succs)) 729 continue; 730 731 MachineBasicBlock *PredTBB = nullptr, *PredFBB = nullptr; 732 SmallVector<MachineOperand, 4> PredCond; 733 if (TII->analyzeBranch(*PredBB, PredTBB, PredFBB, PredCond)) 734 continue; 735 736 Changed = true; 737 LLVM_DEBUG(dbgs() << "\nTail-duplicating into PredBB: " << *PredBB 738 << "From simple Succ: " << *TailBB); 739 740 MachineBasicBlock *NewTarget = *TailBB->succ_begin(); 741 MachineBasicBlock *NextBB = PredBB->getNextNode(); 742 743 // Make PredFBB explicit. 744 if (PredCond.empty()) 745 PredFBB = PredTBB; 746 747 // Make fall through explicit. 748 if (!PredTBB) 749 PredTBB = NextBB; 750 if (!PredFBB) 751 PredFBB = NextBB; 752 753 // Redirect 754 if (PredFBB == TailBB) 755 PredFBB = NewTarget; 756 if (PredTBB == TailBB) 757 PredTBB = NewTarget; 758 759 // Make the branch unconditional if possible 760 if (PredTBB == PredFBB) { 761 PredCond.clear(); 762 PredFBB = nullptr; 763 } 764 765 // Avoid adding fall through branches. 766 if (PredFBB == NextBB) 767 PredFBB = nullptr; 768 if (PredTBB == NextBB && PredFBB == nullptr) 769 PredTBB = nullptr; 770 771 auto DL = PredBB->findBranchDebugLoc(); 772 TII->removeBranch(*PredBB); 773 774 if (!PredBB->isSuccessor(NewTarget)) 775 PredBB->replaceSuccessor(TailBB, NewTarget); 776 else { 777 PredBB->removeSuccessor(TailBB, true); 778 assert(PredBB->succ_size() <= 1); 779 } 780 781 if (PredTBB) 782 TII->insertBranch(*PredBB, PredTBB, PredFBB, PredCond, DL); 783 784 TDBBs.push_back(PredBB); 785 } 786 return Changed; 787 } 788 789 bool TailDuplicator::canTailDuplicate(MachineBasicBlock *TailBB, 790 MachineBasicBlock *PredBB) { 791 // EH edges are ignored by analyzeBranch. 792 if (PredBB->succ_size() > 1) 793 return false; 794 795 MachineBasicBlock *PredTBB = nullptr, *PredFBB = nullptr; 796 SmallVector<MachineOperand, 4> PredCond; 797 if (TII->analyzeBranch(*PredBB, PredTBB, PredFBB, PredCond)) 798 return false; 799 if (!PredCond.empty()) 800 return false; 801 // FIXME: This is overly conservative; it may be ok to relax this in the 802 // future under more specific conditions. If TailBB is an INLINEASM_BR 803 // indirect target, we need to see if the edge from PredBB to TailBB is from 804 // an INLINEASM_BR in PredBB, and then also if that edge was from the 805 // indirect target list, fallthrough/default target, or potentially both. If 806 // it's both, TailDuplicator::tailDuplicate will remove the edge, corrupting 807 // the successor list in PredBB and predecessor list in TailBB. 808 if (TailBB->isInlineAsmBrIndirectTarget()) 809 return false; 810 return true; 811 } 812 813 /// If it is profitable, duplicate TailBB's contents in each 814 /// of its predecessors. 815 /// \p IsSimple result of isSimpleBB 816 /// \p TailBB Block to be duplicated. 817 /// \p ForcedLayoutPred When non-null, use this block as the layout predecessor 818 /// instead of the previous block in MF's order. 819 /// \p TDBBs A vector to keep track of all blocks tail-duplicated 820 /// into. 821 /// \p Copies A vector of copy instructions inserted. Used later to 822 /// walk all the inserted copies and remove redundant ones. 823 bool TailDuplicator::tailDuplicate(bool IsSimple, MachineBasicBlock *TailBB, 824 MachineBasicBlock *ForcedLayoutPred, 825 SmallVectorImpl<MachineBasicBlock *> &TDBBs, 826 SmallVectorImpl<MachineInstr *> &Copies, 827 SmallVectorImpl<MachineBasicBlock *> *CandidatePtr) { 828 LLVM_DEBUG(dbgs() << "\n*** Tail-duplicating " << printMBBReference(*TailBB) 829 << '\n'); 830 831 bool ShouldUpdateTerminators = TailBB->canFallThrough(); 832 833 DenseSet<Register> UsedByPhi; 834 getRegsUsedByPHIs(*TailBB, &UsedByPhi); 835 836 if (IsSimple) 837 return duplicateSimpleBB(TailBB, TDBBs, UsedByPhi); 838 839 // Iterate through all the unique predecessors and tail-duplicate this 840 // block into them, if possible. Copying the list ahead of time also 841 // avoids trouble with the predecessor list reallocating. 842 bool Changed = false; 843 SmallSetVector<MachineBasicBlock *, 8> Preds; 844 if (CandidatePtr) 845 Preds.insert(CandidatePtr->begin(), CandidatePtr->end()); 846 else 847 Preds.insert(TailBB->pred_begin(), TailBB->pred_end()); 848 849 for (MachineBasicBlock *PredBB : Preds) { 850 assert(TailBB != PredBB && 851 "Single-block loop should have been rejected earlier!"); 852 853 if (!canTailDuplicate(TailBB, PredBB)) 854 continue; 855 856 // Don't duplicate into a fall-through predecessor (at least for now). 857 // If profile is available, findDuplicateCandidates can choose better 858 // fall-through predecessor. 859 if (!(MF->getFunction().hasProfileData() && LayoutMode)) { 860 bool IsLayoutSuccessor = false; 861 if (ForcedLayoutPred) 862 IsLayoutSuccessor = (ForcedLayoutPred == PredBB); 863 else if (PredBB->isLayoutSuccessor(TailBB) && PredBB->canFallThrough()) 864 IsLayoutSuccessor = true; 865 if (IsLayoutSuccessor) 866 continue; 867 } 868 869 LLVM_DEBUG(dbgs() << "\nTail-duplicating into PredBB: " << *PredBB 870 << "From Succ: " << *TailBB); 871 872 TDBBs.push_back(PredBB); 873 874 // Remove PredBB's unconditional branch. 875 TII->removeBranch(*PredBB); 876 877 // Clone the contents of TailBB into PredBB. 878 DenseMap<Register, RegSubRegPair> LocalVRMap; 879 SmallVector<std::pair<Register, RegSubRegPair>, 4> CopyInfos; 880 for (MachineInstr &MI : llvm::make_early_inc_range(*TailBB)) { 881 if (MI.isPHI()) { 882 // Replace the uses of the def of the PHI with the register coming 883 // from PredBB. 884 processPHI(&MI, TailBB, PredBB, LocalVRMap, CopyInfos, UsedByPhi, true); 885 } else { 886 // Replace def of virtual registers with new registers, and update 887 // uses with PHI source register or the new registers. 888 duplicateInstruction(&MI, TailBB, PredBB, LocalVRMap, UsedByPhi); 889 } 890 } 891 appendCopies(PredBB, CopyInfos, Copies); 892 893 NumTailDupAdded += TailBB->size() - 1; // subtract one for removed branch 894 895 // Update the CFG. 896 PredBB->removeSuccessor(PredBB->succ_begin()); 897 assert(PredBB->succ_empty() && 898 "TailDuplicate called on block with multiple successors!"); 899 for (MachineBasicBlock *Succ : TailBB->successors()) 900 PredBB->addSuccessor(Succ, MBPI->getEdgeProbability(TailBB, Succ)); 901 902 // Update branches in pred to jump to tail's layout successor if needed. 903 if (ShouldUpdateTerminators) 904 PredBB->updateTerminator(TailBB->getNextNode()); 905 906 Changed = true; 907 ++NumTailDups; 908 } 909 910 // If TailBB was duplicated into all its predecessors except for the prior 911 // block, which falls through unconditionally, move the contents of this 912 // block into the prior block. 913 MachineBasicBlock *PrevBB = ForcedLayoutPred; 914 if (!PrevBB) 915 PrevBB = &*std::prev(TailBB->getIterator()); 916 MachineBasicBlock *PriorTBB = nullptr, *PriorFBB = nullptr; 917 SmallVector<MachineOperand, 4> PriorCond; 918 // This has to check PrevBB->succ_size() because EH edges are ignored by 919 // analyzeBranch. 920 if (PrevBB->succ_size() == 1 && 921 // Layout preds are not always CFG preds. Check. 922 *PrevBB->succ_begin() == TailBB && 923 !TII->analyzeBranch(*PrevBB, PriorTBB, PriorFBB, PriorCond) && 924 PriorCond.empty() && 925 (!PriorTBB || PriorTBB == TailBB) && 926 TailBB->pred_size() == 1 && 927 !TailBB->hasAddressTaken()) { 928 LLVM_DEBUG(dbgs() << "\nMerging into block: " << *PrevBB 929 << "From MBB: " << *TailBB); 930 // There may be a branch to the layout successor. This is unlikely but it 931 // happens. The correct thing to do is to remove the branch before 932 // duplicating the instructions in all cases. 933 bool RemovedBranches = TII->removeBranch(*PrevBB) != 0; 934 935 // If there are still tail instructions, abort the merge 936 if (PrevBB->getFirstTerminator() == PrevBB->end()) { 937 if (PreRegAlloc) { 938 DenseMap<Register, RegSubRegPair> LocalVRMap; 939 SmallVector<std::pair<Register, RegSubRegPair>, 4> CopyInfos; 940 MachineBasicBlock::iterator I = TailBB->begin(); 941 // Process PHI instructions first. 942 while (I != TailBB->end() && I->isPHI()) { 943 // Replace the uses of the def of the PHI with the register coming 944 // from PredBB. 945 MachineInstr *MI = &*I++; 946 processPHI(MI, TailBB, PrevBB, LocalVRMap, CopyInfos, UsedByPhi, 947 true); 948 } 949 950 // Now copy the non-PHI instructions. 951 while (I != TailBB->end()) { 952 // Replace def of virtual registers with new registers, and update 953 // uses with PHI source register or the new registers. 954 MachineInstr *MI = &*I++; 955 assert(!MI->isBundle() && "Not expecting bundles before regalloc!"); 956 duplicateInstruction(MI, TailBB, PrevBB, LocalVRMap, UsedByPhi); 957 MI->eraseFromParent(); 958 } 959 appendCopies(PrevBB, CopyInfos, Copies); 960 } else { 961 TII->removeBranch(*PrevBB); 962 // No PHIs to worry about, just splice the instructions over. 963 PrevBB->splice(PrevBB->end(), TailBB, TailBB->begin(), TailBB->end()); 964 } 965 PrevBB->removeSuccessor(PrevBB->succ_begin()); 966 assert(PrevBB->succ_empty()); 967 PrevBB->transferSuccessors(TailBB); 968 969 // Update branches in PrevBB based on Tail's layout successor. 970 if (ShouldUpdateTerminators) 971 PrevBB->updateTerminator(TailBB->getNextNode()); 972 973 TDBBs.push_back(PrevBB); 974 Changed = true; 975 } else { 976 LLVM_DEBUG(dbgs() << "Abort merging blocks, the predecessor still " 977 "contains terminator instructions"); 978 // Return early if no changes were made 979 if (!Changed) 980 return RemovedBranches; 981 } 982 Changed |= RemovedBranches; 983 } 984 985 // If this is after register allocation, there are no phis to fix. 986 if (!PreRegAlloc) 987 return Changed; 988 989 // If we made no changes so far, we are safe. 990 if (!Changed) 991 return Changed; 992 993 // Handle the nasty case in that we duplicated a block that is part of a loop 994 // into some but not all of its predecessors. For example: 995 // 1 -> 2 <-> 3 | 996 // \ | 997 // \---> rest | 998 // if we duplicate 2 into 1 but not into 3, we end up with 999 // 12 -> 3 <-> 2 -> rest | 1000 // \ / | 1001 // \----->-----/ | 1002 // If there was a "var = phi(1, 3)" in 2, it has to be ultimately replaced 1003 // with a phi in 3 (which now dominates 2). 1004 // What we do here is introduce a copy in 3 of the register defined by the 1005 // phi, just like when we are duplicating 2 into 3, but we don't copy any 1006 // real instructions or remove the 3 -> 2 edge from the phi in 2. 1007 for (MachineBasicBlock *PredBB : Preds) { 1008 if (is_contained(TDBBs, PredBB)) 1009 continue; 1010 1011 // EH edges 1012 if (PredBB->succ_size() != 1) 1013 continue; 1014 1015 DenseMap<Register, RegSubRegPair> LocalVRMap; 1016 SmallVector<std::pair<Register, RegSubRegPair>, 4> CopyInfos; 1017 MachineBasicBlock::iterator I = TailBB->begin(); 1018 // Process PHI instructions first. 1019 while (I != TailBB->end() && I->isPHI()) { 1020 // Replace the uses of the def of the PHI with the register coming 1021 // from PredBB. 1022 MachineInstr *MI = &*I++; 1023 processPHI(MI, TailBB, PredBB, LocalVRMap, CopyInfos, UsedByPhi, false); 1024 } 1025 appendCopies(PredBB, CopyInfos, Copies); 1026 } 1027 1028 return Changed; 1029 } 1030 1031 /// At the end of the block \p MBB generate COPY instructions between registers 1032 /// described by \p CopyInfos. Append resulting instructions to \p Copies. 1033 void TailDuplicator::appendCopies(MachineBasicBlock *MBB, 1034 SmallVectorImpl<std::pair<Register, RegSubRegPair>> &CopyInfos, 1035 SmallVectorImpl<MachineInstr*> &Copies) { 1036 MachineBasicBlock::iterator Loc = MBB->getFirstTerminator(); 1037 const MCInstrDesc &CopyD = TII->get(TargetOpcode::COPY); 1038 for (auto &CI : CopyInfos) { 1039 auto C = BuildMI(*MBB, Loc, DebugLoc(), CopyD, CI.first) 1040 .addReg(CI.second.Reg, 0, CI.second.SubReg); 1041 Copies.push_back(C); 1042 } 1043 } 1044 1045 /// Remove the specified dead machine basic block from the function, updating 1046 /// the CFG. 1047 void TailDuplicator::removeDeadBlock( 1048 MachineBasicBlock *MBB, 1049 function_ref<void(MachineBasicBlock *)> *RemovalCallback) { 1050 assert(MBB->pred_empty() && "MBB must be dead!"); 1051 LLVM_DEBUG(dbgs() << "\nRemoving MBB: " << *MBB); 1052 1053 MachineFunction *MF = MBB->getParent(); 1054 // Update the call site info. 1055 for (const MachineInstr &MI : *MBB) 1056 if (MI.shouldUpdateCallSiteInfo()) 1057 MF->eraseCallSiteInfo(&MI); 1058 1059 if (RemovalCallback) 1060 (*RemovalCallback)(MBB); 1061 1062 // Remove all successors. 1063 while (!MBB->succ_empty()) 1064 MBB->removeSuccessor(MBB->succ_end() - 1); 1065 1066 // Remove the block. 1067 MBB->eraseFromParent(); 1068 } 1069