xref: /llvm-project/llvm/lib/CodeGen/ReachingDefAnalysis.cpp (revision a399d1880bc6e2a13cad02a2a3cb024c27d32ac2)
1 //===---- ReachingDefAnalysis.cpp - Reaching Def Analysis ---*- C++ -*-----===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 
9 #include "llvm/ADT/SmallSet.h"
10 #include "llvm/CodeGen/LivePhysRegs.h"
11 #include "llvm/CodeGen/ReachingDefAnalysis.h"
12 #include "llvm/CodeGen/TargetRegisterInfo.h"
13 #include "llvm/CodeGen/TargetSubtargetInfo.h"
14 #include "llvm/Support/Debug.h"
15 
16 using namespace llvm;
17 
18 #define DEBUG_TYPE "reaching-deps-analysis"
19 
20 char ReachingDefAnalysis::ID = 0;
21 INITIALIZE_PASS(ReachingDefAnalysis, DEBUG_TYPE, "ReachingDefAnalysis", false,
22                 true)
23 
24 static bool isValidReg(const MachineOperand &MO) {
25   return MO.isReg() && MO.getReg();
26 }
27 
28 static bool isValidRegUse(const MachineOperand &MO) {
29   return isValidReg(MO) && MO.isUse();
30 }
31 
32 static bool isValidRegUseOf(const MachineOperand &MO, int PhysReg) {
33   return isValidRegUse(MO) && MO.getReg() == PhysReg;
34 }
35 
36 static bool isValidRegDef(const MachineOperand &MO) {
37   return isValidReg(MO) && MO.isDef();
38 }
39 
40 static bool isValidRegDefOf(const MachineOperand &MO, int PhysReg) {
41   return isValidRegDef(MO) && MO.getReg() == PhysReg;
42 }
43 
44 void ReachingDefAnalysis::enterBasicBlock(MachineBasicBlock *MBB) {
45   unsigned MBBNumber = MBB->getNumber();
46   assert(MBBNumber < MBBReachingDefs.size() &&
47          "Unexpected basic block number.");
48   MBBReachingDefs[MBBNumber].resize(NumRegUnits);
49 
50   // Reset instruction counter in each basic block.
51   CurInstr = 0;
52 
53   // Set up LiveRegs to represent registers entering MBB.
54   // Default values are 'nothing happened a long time ago'.
55   if (LiveRegs.empty())
56     LiveRegs.assign(NumRegUnits, ReachingDefDefaultVal);
57 
58   // This is the entry block.
59   if (MBB->pred_empty()) {
60     for (const auto &LI : MBB->liveins()) {
61       for (MCRegUnitIterator Unit(LI.PhysReg, TRI); Unit.isValid(); ++Unit) {
62         // Treat function live-ins as if they were defined just before the first
63         // instruction.  Usually, function arguments are set up immediately
64         // before the call.
65         if (LiveRegs[*Unit] != -1) {
66           LiveRegs[*Unit] = -1;
67           MBBReachingDefs[MBBNumber][*Unit].push_back(-1);
68         }
69       }
70     }
71     LLVM_DEBUG(dbgs() << printMBBReference(*MBB) << ": entry\n");
72     return;
73   }
74 
75   // Try to coalesce live-out registers from predecessors.
76   for (MachineBasicBlock *pred : MBB->predecessors()) {
77     assert(unsigned(pred->getNumber()) < MBBOutRegsInfos.size() &&
78            "Should have pre-allocated MBBInfos for all MBBs");
79     const LiveRegsDefInfo &Incoming = MBBOutRegsInfos[pred->getNumber()];
80     // Incoming is null if this is a backedge from a BB
81     // we haven't processed yet
82     if (Incoming.empty())
83       continue;
84 
85     // Find the most recent reaching definition from a predecessor.
86     for (unsigned Unit = 0; Unit != NumRegUnits; ++Unit)
87       LiveRegs[Unit] = std::max(LiveRegs[Unit], Incoming[Unit]);
88   }
89 
90   // Insert the most recent reaching definition we found.
91   for (unsigned Unit = 0; Unit != NumRegUnits; ++Unit)
92     if (LiveRegs[Unit] != ReachingDefDefaultVal)
93       MBBReachingDefs[MBBNumber][Unit].push_back(LiveRegs[Unit]);
94 }
95 
96 void ReachingDefAnalysis::leaveBasicBlock(MachineBasicBlock *MBB) {
97   assert(!LiveRegs.empty() && "Must enter basic block first.");
98   unsigned MBBNumber = MBB->getNumber();
99   assert(MBBNumber < MBBOutRegsInfos.size() &&
100          "Unexpected basic block number.");
101   // Save register clearances at end of MBB - used by enterBasicBlock().
102   MBBOutRegsInfos[MBBNumber] = LiveRegs;
103 
104   // While processing the basic block, we kept `Def` relative to the start
105   // of the basic block for convenience. However, future use of this information
106   // only cares about the clearance from the end of the block, so adjust
107   // everything to be relative to the end of the basic block.
108   for (int &OutLiveReg : MBBOutRegsInfos[MBBNumber])
109     if (OutLiveReg != ReachingDefDefaultVal)
110       OutLiveReg -= CurInstr;
111   LiveRegs.clear();
112 }
113 
114 void ReachingDefAnalysis::processDefs(MachineInstr *MI) {
115   assert(!MI->isDebugInstr() && "Won't process debug instructions");
116 
117   unsigned MBBNumber = MI->getParent()->getNumber();
118   assert(MBBNumber < MBBReachingDefs.size() &&
119          "Unexpected basic block number.");
120 
121   for (auto &MO : MI->operands()) {
122     if (!isValidRegDef(MO))
123       continue;
124     for (MCRegUnitIterator Unit(MO.getReg(), TRI); Unit.isValid(); ++Unit) {
125       // This instruction explicitly defines the current reg unit.
126       LLVM_DEBUG(dbgs() << printReg(*Unit, TRI) << ":\t" << CurInstr
127                         << '\t' << *MI);
128 
129       // How many instructions since this reg unit was last written?
130       if (LiveRegs[*Unit] != CurInstr) {
131         LiveRegs[*Unit] = CurInstr;
132         MBBReachingDefs[MBBNumber][*Unit].push_back(CurInstr);
133       }
134     }
135   }
136   InstIds[MI] = CurInstr;
137   ++CurInstr;
138 }
139 
140 void ReachingDefAnalysis::reprocessBasicBlock(MachineBasicBlock *MBB) {
141   unsigned MBBNumber = MBB->getNumber();
142   assert(MBBNumber < MBBReachingDefs.size() &&
143          "Unexpected basic block number.");
144 
145   // Count number of non-debug instructions for end of block adjustment.
146   auto NonDbgInsts =
147     instructionsWithoutDebug(MBB->instr_begin(), MBB->instr_end());
148   int NumInsts = std::distance(NonDbgInsts.begin(), NonDbgInsts.end());
149 
150   // When reprocessing a block, the only thing we need to do is check whether
151   // there is now a more recent incoming reaching definition from a predecessor.
152   for (MachineBasicBlock *pred : MBB->predecessors()) {
153     assert(unsigned(pred->getNumber()) < MBBOutRegsInfos.size() &&
154            "Should have pre-allocated MBBInfos for all MBBs");
155     const LiveRegsDefInfo &Incoming = MBBOutRegsInfos[pred->getNumber()];
156     // Incoming may be empty for dead predecessors.
157     if (Incoming.empty())
158       continue;
159 
160     for (unsigned Unit = 0; Unit != NumRegUnits; ++Unit) {
161       int Def = Incoming[Unit];
162       if (Def == ReachingDefDefaultVal)
163         continue;
164 
165       auto Start = MBBReachingDefs[MBBNumber][Unit].begin();
166       if (Start != MBBReachingDefs[MBBNumber][Unit].end() && *Start < 0) {
167         if (*Start >= Def)
168           continue;
169 
170         // Update existing reaching def from predecessor to a more recent one.
171         *Start = Def;
172       } else {
173         // Insert new reaching def from predecessor.
174         MBBReachingDefs[MBBNumber][Unit].insert(Start, Def);
175       }
176 
177       // Update reaching def at end of of BB. Keep in mind that these are
178       // adjusted relative to the end of the basic block.
179       if (MBBOutRegsInfos[MBBNumber][Unit] < Def - NumInsts)
180         MBBOutRegsInfos[MBBNumber][Unit] = Def - NumInsts;
181     }
182   }
183 }
184 
185 void ReachingDefAnalysis::processBasicBlock(
186     const LoopTraversal::TraversedMBBInfo &TraversedMBB) {
187   MachineBasicBlock *MBB = TraversedMBB.MBB;
188   LLVM_DEBUG(dbgs() << printMBBReference(*MBB)
189                     << (!TraversedMBB.IsDone ? ": incomplete\n"
190                                              : ": all preds known\n"));
191 
192   if (!TraversedMBB.PrimaryPass) {
193     // Reprocess MBB that is part of a loop.
194     reprocessBasicBlock(MBB);
195     return;
196   }
197 
198   enterBasicBlock(MBB);
199   for (MachineInstr &MI :
200        instructionsWithoutDebug(MBB->instr_begin(), MBB->instr_end()))
201     processDefs(&MI);
202   leaveBasicBlock(MBB);
203 }
204 
205 bool ReachingDefAnalysis::runOnMachineFunction(MachineFunction &mf) {
206   MF = &mf;
207   TRI = MF->getSubtarget().getRegisterInfo();
208   LLVM_DEBUG(dbgs() << "********** REACHING DEFINITION ANALYSIS **********\n");
209   init();
210   traverse();
211   return false;
212 }
213 
214 void ReachingDefAnalysis::releaseMemory() {
215   // Clear the internal vectors.
216   MBBOutRegsInfos.clear();
217   MBBReachingDefs.clear();
218   InstIds.clear();
219   LiveRegs.clear();
220 }
221 
222 void ReachingDefAnalysis::reset() {
223   releaseMemory();
224   init();
225   traverse();
226 }
227 
228 void ReachingDefAnalysis::init() {
229   NumRegUnits = TRI->getNumRegUnits();
230   MBBReachingDefs.resize(MF->getNumBlockIDs());
231   // Initialize the MBBOutRegsInfos
232   MBBOutRegsInfos.resize(MF->getNumBlockIDs());
233   LoopTraversal Traversal;
234   TraversedMBBOrder = Traversal.traverse(*MF);
235 }
236 
237 void ReachingDefAnalysis::traverse() {
238   // Traverse the basic blocks.
239   for (LoopTraversal::TraversedMBBInfo TraversedMBB : TraversedMBBOrder)
240     processBasicBlock(TraversedMBB);
241 #ifndef NDEBUG
242   // Make sure reaching defs are sorted and unique.
243   for (MBBDefsInfo &MBBDefs : MBBReachingDefs) {
244     for (MBBRegUnitDefs &RegUnitDefs : MBBDefs) {
245       int LastDef = ReachingDefDefaultVal;
246       for (int Def : RegUnitDefs) {
247         assert(Def > LastDef && "Defs must be sorted and unique");
248         LastDef = Def;
249       }
250     }
251   }
252 #endif
253 }
254 
255 int ReachingDefAnalysis::getReachingDef(MachineInstr *MI, int PhysReg) const {
256   assert(InstIds.count(MI) && "Unexpected machine instuction.");
257   int InstId = InstIds.lookup(MI);
258   int DefRes = ReachingDefDefaultVal;
259   unsigned MBBNumber = MI->getParent()->getNumber();
260   assert(MBBNumber < MBBReachingDefs.size() &&
261          "Unexpected basic block number.");
262   int LatestDef = ReachingDefDefaultVal;
263   for (MCRegUnitIterator Unit(PhysReg, TRI); Unit.isValid(); ++Unit) {
264     for (int Def : MBBReachingDefs[MBBNumber][*Unit]) {
265       if (Def >= InstId)
266         break;
267       DefRes = Def;
268     }
269     LatestDef = std::max(LatestDef, DefRes);
270   }
271   return LatestDef;
272 }
273 
274 MachineInstr* ReachingDefAnalysis::getReachingLocalMIDef(MachineInstr *MI,
275                                                          int PhysReg) const {
276   return hasLocalDefBefore(MI, PhysReg)
277     ? getInstFromId(MI->getParent(), getReachingDef(MI, PhysReg))
278     : nullptr;
279 }
280 
281 bool ReachingDefAnalysis::hasSameReachingDef(MachineInstr *A, MachineInstr *B,
282                                              int PhysReg) const {
283   MachineBasicBlock *ParentA = A->getParent();
284   MachineBasicBlock *ParentB = B->getParent();
285   if (ParentA != ParentB)
286     return false;
287 
288   return getReachingDef(A, PhysReg) == getReachingDef(B, PhysReg);
289 }
290 
291 MachineInstr *ReachingDefAnalysis::getInstFromId(MachineBasicBlock *MBB,
292                                                  int InstId) const {
293   assert(static_cast<size_t>(MBB->getNumber()) < MBBReachingDefs.size() &&
294          "Unexpected basic block number.");
295   assert(InstId < static_cast<int>(MBB->size()) &&
296          "Unexpected instruction id.");
297 
298   if (InstId < 0)
299     return nullptr;
300 
301   for (auto &MI : *MBB) {
302     auto F = InstIds.find(&MI);
303     if (F != InstIds.end() && F->second == InstId)
304       return &MI;
305   }
306 
307   return nullptr;
308 }
309 
310 int
311 ReachingDefAnalysis::getClearance(MachineInstr *MI, MCPhysReg PhysReg) const {
312   assert(InstIds.count(MI) && "Unexpected machine instuction.");
313   return InstIds.lookup(MI) - getReachingDef(MI, PhysReg);
314 }
315 
316 bool
317 ReachingDefAnalysis::hasLocalDefBefore(MachineInstr *MI, int PhysReg) const {
318   return getReachingDef(MI, PhysReg) >= 0;
319 }
320 
321 void ReachingDefAnalysis::getReachingLocalUses(MachineInstr *Def, int PhysReg,
322                                                InstSet &Uses) const {
323   MachineBasicBlock *MBB = Def->getParent();
324   MachineBasicBlock::iterator MI = MachineBasicBlock::iterator(Def);
325   while (++MI != MBB->end()) {
326     if (MI->isDebugInstr())
327       continue;
328 
329     // If/when we find a new reaching def, we know that there's no more uses
330     // of 'Def'.
331     if (getReachingLocalMIDef(&*MI, PhysReg) != Def)
332       return;
333 
334     for (auto &MO : MI->operands()) {
335       if (!isValidRegUseOf(MO, PhysReg))
336         continue;
337 
338       Uses.insert(&*MI);
339       if (MO.isKill())
340         return;
341     }
342   }
343 }
344 
345 bool
346 ReachingDefAnalysis::getLiveInUses(MachineBasicBlock *MBB, int PhysReg,
347                                    InstSet &Uses) const {
348   for (MachineInstr &MI :
349        instructionsWithoutDebug(MBB->instr_begin(), MBB->instr_end())) {
350     for (auto &MO : MI.operands()) {
351       if (!isValidRegUseOf(MO, PhysReg))
352         continue;
353       if (getReachingDef(&MI, PhysReg) >= 0)
354         return false;
355       Uses.insert(&MI);
356     }
357   }
358   MachineInstr *Last = &*MBB->getLastNonDebugInstr();
359   return isReachingDefLiveOut(Last, PhysReg);
360 }
361 
362 void
363 ReachingDefAnalysis::getGlobalUses(MachineInstr *MI, int PhysReg,
364                                    InstSet &Uses) const {
365   MachineBasicBlock *MBB = MI->getParent();
366 
367   // Collect the uses that each def touches within the block.
368   getReachingLocalUses(MI, PhysReg, Uses);
369 
370   // Handle live-out values.
371   if (auto *LiveOut = getLocalLiveOutMIDef(MI->getParent(), PhysReg)) {
372     if (LiveOut != MI)
373       return;
374 
375     SmallVector<MachineBasicBlock*, 4> ToVisit;
376     ToVisit.insert(ToVisit.begin(), MBB->successors().begin(),
377                    MBB->successors().end());
378     SmallPtrSet<MachineBasicBlock*, 4>Visited;
379     while (!ToVisit.empty()) {
380       MachineBasicBlock *MBB = ToVisit.back();
381       ToVisit.pop_back();
382       if (Visited.count(MBB) || !MBB->isLiveIn(PhysReg))
383         continue;
384       if (getLiveInUses(MBB, PhysReg, Uses))
385         ToVisit.insert(ToVisit.end(), MBB->successors().begin(),
386                        MBB->successors().end());
387       Visited.insert(MBB);
388     }
389   }
390 }
391 
392 void
393 ReachingDefAnalysis::getGlobalReachingDefs(MachineInstr *MI, int PhysReg,
394                                            InstSet &Defs) const {
395   if (auto *Def = getUniqueReachingMIDef(MI, PhysReg)) {
396     Defs.insert(Def);
397     return;
398   }
399 
400   for (auto *MBB : MI->getParent()->predecessors())
401     getLiveOuts(MBB, PhysReg, Defs);
402 }
403 
404 void ReachingDefAnalysis::getLiveOuts(MachineBasicBlock *MBB, int PhysReg,
405                                       InstSet &Defs) const {
406   SmallPtrSet<MachineBasicBlock*, 2> VisitedBBs;
407   getLiveOuts(MBB, PhysReg, Defs, VisitedBBs);
408 }
409 
410 void
411 ReachingDefAnalysis::getLiveOuts(MachineBasicBlock *MBB, int PhysReg,
412                                  InstSet &Defs, BlockSet &VisitedBBs) const {
413   if (VisitedBBs.count(MBB))
414     return;
415 
416   VisitedBBs.insert(MBB);
417   LivePhysRegs LiveRegs(*TRI);
418   LiveRegs.addLiveOuts(*MBB);
419   if (!LiveRegs.contains(PhysReg))
420     return;
421 
422   if (auto *Def = getLocalLiveOutMIDef(MBB, PhysReg))
423     Defs.insert(Def);
424   else
425     for (auto *Pred : MBB->predecessors())
426       getLiveOuts(Pred, PhysReg, Defs, VisitedBBs);
427 }
428 
429 MachineInstr *ReachingDefAnalysis::getUniqueReachingMIDef(MachineInstr *MI,
430                                                           int PhysReg) const {
431   // If there's a local def before MI, return it.
432   MachineInstr *LocalDef = getReachingLocalMIDef(MI, PhysReg);
433   if (LocalDef && InstIds.lookup(LocalDef) < InstIds.lookup(MI))
434     return LocalDef;
435 
436   SmallPtrSet<MachineInstr*, 2> Incoming;
437   MachineBasicBlock *Parent = MI->getParent();
438   for (auto *Pred : Parent->predecessors())
439     getLiveOuts(Pred, PhysReg, Incoming);
440 
441   // Check that we have a single incoming value and that it does not
442   // come from the same block as MI - since it would mean that the def
443   // is executed after MI.
444   if (Incoming.size() == 1 && (*Incoming.begin())->getParent() != Parent)
445     return *Incoming.begin();
446   return nullptr;
447 }
448 
449 MachineInstr *ReachingDefAnalysis::getMIOperand(MachineInstr *MI,
450                                                 unsigned Idx) const {
451   assert(MI->getOperand(Idx).isReg() && "Expected register operand");
452   return getUniqueReachingMIDef(MI, MI->getOperand(Idx).getReg());
453 }
454 
455 MachineInstr *ReachingDefAnalysis::getMIOperand(MachineInstr *MI,
456                                                 MachineOperand &MO) const {
457   assert(MO.isReg() && "Expected register operand");
458   return getUniqueReachingMIDef(MI, MO.getReg());
459 }
460 
461 bool ReachingDefAnalysis::isRegUsedAfter(MachineInstr *MI, int PhysReg) const {
462   MachineBasicBlock *MBB = MI->getParent();
463   LivePhysRegs LiveRegs(*TRI);
464   LiveRegs.addLiveOuts(*MBB);
465 
466   // Yes if the register is live out of the basic block.
467   if (LiveRegs.contains(PhysReg))
468     return true;
469 
470   // Walk backwards through the block to see if the register is live at some
471   // point.
472   for (MachineInstr &Last :
473        instructionsWithoutDebug(MBB->instr_rbegin(), MBB->instr_rend())) {
474     LiveRegs.stepBackward(Last);
475     if (LiveRegs.contains(PhysReg))
476       return InstIds.lookup(&Last) > InstIds.lookup(MI);
477   }
478   return false;
479 }
480 
481 bool ReachingDefAnalysis::isRegDefinedAfter(MachineInstr *MI,
482                                             int PhysReg) const {
483   MachineBasicBlock *MBB = MI->getParent();
484   MachineInstr *Last = &*MBB->getLastNonDebugInstr();
485   if (getReachingDef(MI, PhysReg) != getReachingDef(Last, PhysReg))
486     return true;
487 
488   if (auto *Def = getLocalLiveOutMIDef(MBB, PhysReg))
489     return Def == getReachingLocalMIDef(MI, PhysReg);
490 
491   return false;
492 }
493 
494 bool
495 ReachingDefAnalysis::isReachingDefLiveOut(MachineInstr *MI, int PhysReg) const {
496   MachineBasicBlock *MBB = MI->getParent();
497   LivePhysRegs LiveRegs(*TRI);
498   LiveRegs.addLiveOuts(*MBB);
499   if (!LiveRegs.contains(PhysReg))
500     return false;
501 
502   MachineInstr *Last = &*MBB->getLastNonDebugInstr();
503   int Def = getReachingDef(MI, PhysReg);
504   if (getReachingDef(Last, PhysReg) != Def)
505     return false;
506 
507   // Finally check that the last instruction doesn't redefine the register.
508   for (auto &MO : Last->operands())
509     if (isValidRegDefOf(MO, PhysReg))
510       return false;
511 
512   return true;
513 }
514 
515 MachineInstr* ReachingDefAnalysis::getLocalLiveOutMIDef(MachineBasicBlock *MBB,
516                                                         int PhysReg) const {
517   LivePhysRegs LiveRegs(*TRI);
518   LiveRegs.addLiveOuts(*MBB);
519   if (!LiveRegs.contains(PhysReg))
520     return nullptr;
521 
522   MachineInstr *Last = &*MBB->getLastNonDebugInstr();
523   int Def = getReachingDef(Last, PhysReg);
524   for (auto &MO : Last->operands())
525     if (isValidRegDefOf(MO, PhysReg))
526       return Last;
527 
528   return Def < 0 ? nullptr : getInstFromId(MBB, Def);
529 }
530 
531 static bool mayHaveSideEffects(MachineInstr &MI) {
532   return MI.mayLoadOrStore() || MI.mayRaiseFPException() ||
533          MI.hasUnmodeledSideEffects() || MI.isTerminator() ||
534          MI.isCall() || MI.isBarrier() || MI.isBranch() || MI.isReturn();
535 }
536 
537 // Can we safely move 'From' to just before 'To'? To satisfy this, 'From' must
538 // not define a register that is used by any instructions, after and including,
539 // 'To'. These instructions also must not redefine any of Froms operands.
540 template<typename Iterator>
541 bool ReachingDefAnalysis::isSafeToMove(MachineInstr *From,
542                                        MachineInstr *To) const {
543   if (From->getParent() != To->getParent())
544     return false;
545 
546   SmallSet<int, 2> Defs;
547   // First check that From would compute the same value if moved.
548   for (auto &MO : From->operands()) {
549     if (!isValidReg(MO))
550       continue;
551     if (MO.isDef())
552       Defs.insert(MO.getReg());
553     else if (!hasSameReachingDef(From, To, MO.getReg()))
554       return false;
555   }
556 
557   // Now walk checking that the rest of the instructions will compute the same
558   // value and that we're not overwriting anything. Don't move the instruction
559   // past any memory, control-flow or other ambiguous instructions.
560   for (auto I = ++Iterator(From), E = Iterator(To); I != E; ++I) {
561     if (mayHaveSideEffects(*I))
562       return false;
563     for (auto &MO : I->operands())
564       if (MO.isReg() && MO.getReg() && Defs.count(MO.getReg()))
565         return false;
566   }
567   return true;
568 }
569 
570 bool ReachingDefAnalysis::isSafeToMoveForwards(MachineInstr *From,
571                                                MachineInstr *To) const {
572   return isSafeToMove<MachineBasicBlock::reverse_iterator>(From, To);
573 }
574 
575 bool ReachingDefAnalysis::isSafeToMoveBackwards(MachineInstr *From,
576                                                 MachineInstr *To) const {
577   return isSafeToMove<MachineBasicBlock::iterator>(From, To);
578 }
579 
580 bool ReachingDefAnalysis::isSafeToRemove(MachineInstr *MI,
581                                          InstSet &ToRemove) const {
582   SmallPtrSet<MachineInstr*, 1> Ignore;
583   SmallPtrSet<MachineInstr*, 2> Visited;
584   return isSafeToRemove(MI, Visited, ToRemove, Ignore);
585 }
586 
587 bool
588 ReachingDefAnalysis::isSafeToRemove(MachineInstr *MI, InstSet &ToRemove,
589                                     InstSet &Ignore) const {
590   SmallPtrSet<MachineInstr*, 2> Visited;
591   return isSafeToRemove(MI, Visited, ToRemove, Ignore);
592 }
593 
594 bool
595 ReachingDefAnalysis::isSafeToRemove(MachineInstr *MI, InstSet &Visited,
596                                     InstSet &ToRemove, InstSet &Ignore) const {
597   if (Visited.count(MI) || Ignore.count(MI))
598     return true;
599   else if (mayHaveSideEffects(*MI)) {
600     // Unless told to ignore the instruction, don't remove anything which has
601     // side effects.
602     return false;
603   }
604 
605   Visited.insert(MI);
606   for (auto &MO : MI->operands()) {
607     if (!isValidRegDef(MO))
608       continue;
609 
610     SmallPtrSet<MachineInstr*, 4> Uses;
611     getGlobalUses(MI, MO.getReg(), Uses);
612 
613     for (auto I : Uses) {
614       if (Ignore.count(I) || ToRemove.count(I))
615         continue;
616       if (!isSafeToRemove(I, Visited, ToRemove, Ignore))
617         return false;
618     }
619   }
620   ToRemove.insert(MI);
621   return true;
622 }
623 
624 void ReachingDefAnalysis::collectKilledOperands(MachineInstr *MI,
625                                                 InstSet &Dead) const {
626   Dead.insert(MI);
627   auto IsDead = [this, &Dead](MachineInstr *Def, int PhysReg) {
628     unsigned LiveDefs = 0;
629     for (auto &MO : Def->operands()) {
630       if (!isValidRegDef(MO))
631         continue;
632       if (!MO.isDead())
633         ++LiveDefs;
634     }
635 
636     if (LiveDefs > 1)
637       return false;
638 
639     SmallPtrSet<MachineInstr*, 4> Uses;
640     getGlobalUses(Def, PhysReg, Uses);
641     for (auto *Use : Uses)
642       if (!Dead.count(Use))
643         return false;
644     return true;
645   };
646 
647   for (auto &MO : MI->operands()) {
648     if (!isValidRegUse(MO))
649       continue;
650     if (MachineInstr *Def = getMIOperand(MI, MO))
651       if (IsDead(Def, MO.getReg()))
652         collectKilledOperands(Def, Dead);
653   }
654 }
655 
656 bool ReachingDefAnalysis::isSafeToDefRegAt(MachineInstr *MI,
657                                            int PhysReg) const {
658   SmallPtrSet<MachineInstr*, 1> Ignore;
659   return isSafeToDefRegAt(MI, PhysReg, Ignore);
660 }
661 
662 bool ReachingDefAnalysis::isSafeToDefRegAt(MachineInstr *MI, int PhysReg,
663                                            InstSet &Ignore) const {
664   // Check for any uses of the register after MI.
665   if (isRegUsedAfter(MI, PhysReg)) {
666     if (auto *Def = getReachingLocalMIDef(MI, PhysReg)) {
667       SmallPtrSet<MachineInstr*, 2> Uses;
668       getReachingLocalUses(Def, PhysReg, Uses);
669       for (auto *Use : Uses)
670         if (!Ignore.count(Use))
671           return false;
672     } else
673       return false;
674   }
675 
676   MachineBasicBlock *MBB = MI->getParent();
677   // Check for any defs after MI.
678   if (isRegDefinedAfter(MI, PhysReg)) {
679     auto I = MachineBasicBlock::iterator(MI);
680     for (auto E = MBB->end(); I != E; ++I) {
681       if (Ignore.count(&*I))
682         continue;
683       for (auto &MO : I->operands())
684         if (isValidRegDefOf(MO, PhysReg))
685           return false;
686     }
687   }
688   return true;
689 }
690