xref: /llvm-project/llvm/lib/CodeGen/ReachingDefAnalysis.cpp (revision 7ad879caa052f84f323d505aadf078eb806d6de3)
1 //===---- ReachingDefAnalysis.cpp - Reaching Def Analysis ---*- C++ -*-----===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 
9 #include "llvm/CodeGen/LivePhysRegs.h"
10 #include "llvm/CodeGen/ReachingDefAnalysis.h"
11 #include "llvm/CodeGen/TargetRegisterInfo.h"
12 #include "llvm/CodeGen/TargetSubtargetInfo.h"
13 #include "llvm/Support/Debug.h"
14 
15 using namespace llvm;
16 
17 #define DEBUG_TYPE "reaching-deps-analysis"
18 
19 char ReachingDefAnalysis::ID = 0;
20 INITIALIZE_PASS(ReachingDefAnalysis, DEBUG_TYPE, "ReachingDefAnalysis", false,
21                 true)
22 
23 void ReachingDefAnalysis::enterBasicBlock(
24     const LoopTraversal::TraversedMBBInfo &TraversedMBB) {
25 
26   MachineBasicBlock *MBB = TraversedMBB.MBB;
27   unsigned MBBNumber = MBB->getNumber();
28   assert(MBBNumber < MBBReachingDefs.size() &&
29          "Unexpected basic block number.");
30   MBBReachingDefs[MBBNumber].resize(NumRegUnits);
31 
32   // Reset instruction counter in each basic block.
33   CurInstr = 0;
34 
35   // Set up LiveRegs to represent registers entering MBB.
36   // Default values are 'nothing happened a long time ago'.
37   if (LiveRegs.empty())
38     LiveRegs.assign(NumRegUnits, ReachingDefDefaultVal);
39 
40   // This is the entry block.
41   if (MBB->pred_empty()) {
42     for (const auto &LI : MBB->liveins()) {
43       for (MCRegUnitIterator Unit(LI.PhysReg, TRI); Unit.isValid(); ++Unit) {
44         // Treat function live-ins as if they were defined just before the first
45         // instruction.  Usually, function arguments are set up immediately
46         // before the call.
47         LiveRegs[*Unit] = -1;
48         MBBReachingDefs[MBBNumber][*Unit].push_back(LiveRegs[*Unit]);
49       }
50     }
51     LLVM_DEBUG(dbgs() << printMBBReference(*MBB) << ": entry\n");
52     return;
53   }
54 
55   // Try to coalesce live-out registers from predecessors.
56   for (MachineBasicBlock *pred : MBB->predecessors()) {
57     assert(unsigned(pred->getNumber()) < MBBOutRegsInfos.size() &&
58            "Should have pre-allocated MBBInfos for all MBBs");
59     const LiveRegsDefInfo &Incoming = MBBOutRegsInfos[pred->getNumber()];
60     // Incoming is null if this is a backedge from a BB
61     // we haven't processed yet
62     if (Incoming.empty())
63       continue;
64 
65     for (unsigned Unit = 0; Unit != NumRegUnits; ++Unit) {
66       // Use the most recent predecessor def for each register.
67       LiveRegs[Unit] = std::max(LiveRegs[Unit], Incoming[Unit]);
68       if ((LiveRegs[Unit] != ReachingDefDefaultVal))
69         MBBReachingDefs[MBBNumber][Unit].push_back(LiveRegs[Unit]);
70     }
71   }
72 
73   LLVM_DEBUG(dbgs() << printMBBReference(*MBB)
74                     << (!TraversedMBB.IsDone ? ": incomplete\n"
75                                              : ": all preds known\n"));
76 }
77 
78 void ReachingDefAnalysis::leaveBasicBlock(
79     const LoopTraversal::TraversedMBBInfo &TraversedMBB) {
80   assert(!LiveRegs.empty() && "Must enter basic block first.");
81   unsigned MBBNumber = TraversedMBB.MBB->getNumber();
82   assert(MBBNumber < MBBOutRegsInfos.size() &&
83          "Unexpected basic block number.");
84   // Save register clearances at end of MBB - used by enterBasicBlock().
85   MBBOutRegsInfos[MBBNumber] = LiveRegs;
86 
87   // While processing the basic block, we kept `Def` relative to the start
88   // of the basic block for convenience. However, future use of this information
89   // only cares about the clearance from the end of the block, so adjust
90   // everything to be relative to the end of the basic block.
91   for (int &OutLiveReg : MBBOutRegsInfos[MBBNumber])
92     OutLiveReg -= CurInstr;
93   LiveRegs.clear();
94 }
95 
96 void ReachingDefAnalysis::processDefs(MachineInstr *MI) {
97   assert(!MI->isDebugInstr() && "Won't process debug instructions");
98 
99   unsigned MBBNumber = MI->getParent()->getNumber();
100   assert(MBBNumber < MBBReachingDefs.size() &&
101          "Unexpected basic block number.");
102   const MCInstrDesc &MCID = MI->getDesc();
103   for (unsigned i = 0,
104                 e = MI->isVariadic() ? MI->getNumOperands() : MCID.getNumDefs();
105        i != e; ++i) {
106     MachineOperand &MO = MI->getOperand(i);
107     if (!MO.isReg() || !MO.getReg())
108       continue;
109     if (MO.isUse())
110       continue;
111     for (MCRegUnitIterator Unit(MO.getReg(), TRI); Unit.isValid(); ++Unit) {
112       // This instruction explicitly defines the current reg unit.
113       LLVM_DEBUG(dbgs() << printReg(MO.getReg(), TRI) << ":\t" << CurInstr
114                         << '\t' << *MI);
115 
116       // How many instructions since this reg unit was last written?
117       LiveRegs[*Unit] = CurInstr;
118       MBBReachingDefs[MBBNumber][*Unit].push_back(CurInstr);
119     }
120   }
121   InstIds[MI] = CurInstr;
122   ++CurInstr;
123 }
124 
125 void ReachingDefAnalysis::processBasicBlock(
126     const LoopTraversal::TraversedMBBInfo &TraversedMBB) {
127   enterBasicBlock(TraversedMBB);
128   for (MachineInstr &MI : *TraversedMBB.MBB) {
129     if (!MI.isDebugInstr())
130       processDefs(&MI);
131   }
132   leaveBasicBlock(TraversedMBB);
133 }
134 
135 bool ReachingDefAnalysis::runOnMachineFunction(MachineFunction &mf) {
136   MF = &mf;
137   TRI = MF->getSubtarget().getRegisterInfo();
138 
139   LiveRegs.clear();
140   NumRegUnits = TRI->getNumRegUnits();
141 
142   MBBReachingDefs.resize(mf.getNumBlockIDs());
143 
144   LLVM_DEBUG(dbgs() << "********** REACHING DEFINITION ANALYSIS **********\n");
145 
146   // Initialize the MBBOutRegsInfos
147   MBBOutRegsInfos.resize(mf.getNumBlockIDs());
148 
149   // Traverse the basic blocks.
150   LoopTraversal Traversal;
151   LoopTraversal::TraversalOrder TraversedMBBOrder = Traversal.traverse(mf);
152   for (LoopTraversal::TraversedMBBInfo TraversedMBB : TraversedMBBOrder) {
153     processBasicBlock(TraversedMBB);
154   }
155 
156   // Sorting all reaching defs found for a ceartin reg unit in a given BB.
157   for (MBBDefsInfo &MBBDefs : MBBReachingDefs) {
158     for (MBBRegUnitDefs &RegUnitDefs : MBBDefs)
159       llvm::sort(RegUnitDefs);
160   }
161 
162   return false;
163 }
164 
165 void ReachingDefAnalysis::releaseMemory() {
166   // Clear the internal vectors.
167   MBBOutRegsInfos.clear();
168   MBBReachingDefs.clear();
169   InstIds.clear();
170 }
171 
172 int ReachingDefAnalysis::getReachingDef(MachineInstr *MI, int PhysReg) const {
173   assert(InstIds.count(MI) && "Unexpected machine instuction.");
174   int InstId = InstIds.lookup(MI);
175   int DefRes = ReachingDefDefaultVal;
176   unsigned MBBNumber = MI->getParent()->getNumber();
177   assert(MBBNumber < MBBReachingDefs.size() &&
178          "Unexpected basic block number.");
179   int LatestDef = ReachingDefDefaultVal;
180   for (MCRegUnitIterator Unit(PhysReg, TRI); Unit.isValid(); ++Unit) {
181     for (int Def : MBBReachingDefs[MBBNumber][*Unit]) {
182       if (Def >= InstId)
183         break;
184       DefRes = Def;
185     }
186     LatestDef = std::max(LatestDef, DefRes);
187   }
188   return LatestDef;
189 }
190 
191 MachineInstr* ReachingDefAnalysis::getReachingMIDef(MachineInstr *MI,
192                                                     int PhysReg) const {
193   return getInstFromId(MI->getParent(), getReachingDef(MI, PhysReg));
194 }
195 
196 bool ReachingDefAnalysis::hasSameReachingDef(MachineInstr *A, MachineInstr *B,
197                                              int PhysReg) const {
198   MachineBasicBlock *ParentA = A->getParent();
199   MachineBasicBlock *ParentB = B->getParent();
200   if (ParentA != ParentB)
201     return false;
202 
203   return getReachingDef(A, PhysReg) == getReachingDef(B, PhysReg);
204 }
205 
206 MachineInstr *ReachingDefAnalysis::getInstFromId(MachineBasicBlock *MBB,
207                                                  int InstId) const {
208   assert(static_cast<size_t>(MBB->getNumber()) < MBBReachingDefs.size() &&
209          "Unexpected basic block number.");
210   assert(InstId < static_cast<int>(MBB->size()) &&
211          "Unexpected instruction id.");
212 
213   if (InstId < 0)
214     return nullptr;
215 
216   for (auto &MI : *MBB) {
217     if (InstIds.count(&MI) && InstIds.lookup(&MI) == InstId)
218       return &MI;
219   }
220   return nullptr;
221 }
222 
223 int
224 ReachingDefAnalysis::getClearance(MachineInstr *MI, MCPhysReg PhysReg) const {
225   assert(InstIds.count(MI) && "Unexpected machine instuction.");
226   return InstIds.lookup(MI) - getReachingDef(MI, PhysReg);
227 }
228 
229 void ReachingDefAnalysis::getReachingLocalUses(MachineInstr *Def, int PhysReg,
230                                                InstSet &Uses) const {
231   MachineBasicBlock *MBB = Def->getParent();
232   MachineBasicBlock::iterator MI = MachineBasicBlock::iterator(Def);
233   while (++MI != MBB->end()) {
234     if (MI->isDebugInstr())
235       continue;
236 
237     // If/when we find a new reaching def, we know that there's no more uses
238     // of 'Def'.
239     if (getReachingMIDef(&*MI, PhysReg) != Def)
240       return;
241 
242     for (auto &MO : MI->operands()) {
243       if (!MO.isReg() || !MO.isUse() || MO.getReg() != PhysReg)
244         continue;
245 
246       Uses.insert(&*MI);
247       if (MO.isKill())
248         return;
249     }
250   }
251 }
252 
253 bool
254 ReachingDefAnalysis::getLiveInUses(MachineBasicBlock *MBB, int PhysReg,
255                                    InstSet &Uses) const {
256   for (auto &MI : *MBB) {
257     if (MI.isDebugInstr())
258       continue;
259     for (auto &MO : MI.operands()) {
260       if (!MO.isReg() || !MO.isUse() || MO.getReg() != PhysReg)
261         continue;
262       if (getReachingDef(&MI, PhysReg) >= 0)
263         return false;
264       Uses.insert(&MI);
265     }
266   }
267   return isReachingDefLiveOut(&MBB->back(), PhysReg);
268 }
269 
270 void
271 ReachingDefAnalysis::getGlobalUses(MachineInstr *MI, int PhysReg,
272                                    InstSet &Uses) const {
273   MachineBasicBlock *MBB = MI->getParent();
274 
275   // Collect the uses that each def touches within the block.
276   getReachingLocalUses(MI, PhysReg, Uses);
277 
278   // Handle live-out values.
279   if (auto *LiveOut = getLocalLiveOutMIDef(MI->getParent(), PhysReg)) {
280     if (LiveOut != MI)
281       return;
282 
283     SmallVector<MachineBasicBlock*, 4> ToVisit;
284     ToVisit.insert(ToVisit.begin(), MBB->successors().begin(),
285                    MBB->successors().end());
286     SmallPtrSet<MachineBasicBlock*, 4>Visited;
287     while (!ToVisit.empty()) {
288       MachineBasicBlock *MBB = ToVisit.back();
289       ToVisit.pop_back();
290       if (Visited.count(MBB) || !MBB->isLiveIn(PhysReg))
291         continue;
292       if (getLiveInUses(MBB, PhysReg, Uses))
293         ToVisit.insert(ToVisit.end(), MBB->successors().begin(),
294                        MBB->successors().end());
295       Visited.insert(MBB);
296     }
297   }
298 }
299 
300 bool ReachingDefAnalysis::isRegUsedAfter(MachineInstr *MI, int PhysReg) const {
301   MachineBasicBlock *MBB = MI->getParent();
302   LivePhysRegs LiveRegs(*TRI);
303   LiveRegs.addLiveOuts(*MBB);
304 
305   // Yes if the register is live out of the basic block.
306   if (LiveRegs.contains(PhysReg))
307     return true;
308 
309   // Walk backwards through the block to see if the register is live at some
310   // point.
311   for (auto Last = MBB->rbegin(), End = MBB->rend(); Last != End; ++Last) {
312     LiveRegs.stepBackward(*Last);
313     if (LiveRegs.contains(PhysReg))
314       return InstIds.lookup(&*Last) > InstIds.lookup(MI);
315   }
316   return false;
317 }
318 
319 bool
320 ReachingDefAnalysis::isReachingDefLiveOut(MachineInstr *MI, int PhysReg) const {
321   MachineBasicBlock *MBB = MI->getParent();
322   LivePhysRegs LiveRegs(*TRI);
323   LiveRegs.addLiveOuts(*MBB);
324   if (!LiveRegs.contains(PhysReg))
325     return false;
326 
327   MachineInstr *Last = &MBB->back();
328   int Def = getReachingDef(MI, PhysReg);
329   if (getReachingDef(Last, PhysReg) != Def)
330     return false;
331 
332   // Finally check that the last instruction doesn't redefine the register.
333   for (auto &MO : Last->operands())
334     if (MO.isReg() && MO.isDef() && MO.getReg() == PhysReg)
335       return false;
336 
337   return true;
338 }
339 
340 MachineInstr* ReachingDefAnalysis::getLocalLiveOutMIDef(MachineBasicBlock *MBB,
341                                                         int PhysReg) const {
342   LivePhysRegs LiveRegs(*TRI);
343   LiveRegs.addLiveOuts(*MBB);
344   if (!LiveRegs.contains(PhysReg))
345     return nullptr;
346 
347   MachineInstr *Last = &MBB->back();
348   int Def = getReachingDef(Last, PhysReg);
349   for (auto &MO : Last->operands())
350     if (MO.isReg() && MO.isDef() && MO.getReg() == PhysReg)
351       return Last;
352 
353   return Def < 0 ? nullptr : getInstFromId(MBB, Def);
354 }
355