1 //===- MachineUniformityAnalysis.cpp --------------------------------------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 9 #include "llvm/CodeGen/MachineUniformityAnalysis.h" 10 #include "llvm/ADT/GenericUniformityImpl.h" 11 #include "llvm/CodeGen/MachineCycleAnalysis.h" 12 #include "llvm/CodeGen/MachineDominators.h" 13 #include "llvm/CodeGen/MachineRegisterInfo.h" 14 #include "llvm/CodeGen/MachineSSAContext.h" 15 #include "llvm/CodeGen/TargetInstrInfo.h" 16 #include "llvm/InitializePasses.h" 17 18 using namespace llvm; 19 20 template <> 21 bool llvm::GenericUniformityAnalysisImpl<MachineSSAContext>::hasDivergentDefs( 22 const MachineInstr &I) const { 23 for (auto &op : I.operands()) { 24 if (!op.isReg() || !op.isDef()) 25 continue; 26 if (isDivergent(op.getReg())) 27 return true; 28 } 29 return false; 30 } 31 32 template <> 33 bool llvm::GenericUniformityAnalysisImpl<MachineSSAContext>::markDefsDivergent( 34 const MachineInstr &Instr, bool AllDefsDivergent) { 35 bool insertedDivergent = false; 36 const auto &MRI = F.getRegInfo(); 37 const auto &TRI = *MRI.getTargetRegisterInfo(); 38 for (auto &op : Instr.operands()) { 39 if (!op.isReg() || !op.isDef()) 40 continue; 41 if (!op.getReg().isVirtual()) 42 continue; 43 assert(!op.getSubReg()); 44 if (!AllDefsDivergent) { 45 auto *RC = MRI.getRegClassOrNull(op.getReg()); 46 if (RC && !TRI.isDivergentRegClass(RC)) 47 continue; 48 } 49 insertedDivergent |= markDivergent(op.getReg()); 50 } 51 return insertedDivergent; 52 } 53 54 template <> 55 void llvm::GenericUniformityAnalysisImpl<MachineSSAContext>::initialize() { 56 const auto &InstrInfo = *F.getSubtarget().getInstrInfo(); 57 58 for (const MachineBasicBlock &block : F) { 59 for (const MachineInstr &instr : block) { 60 auto uniformity = InstrInfo.getInstructionUniformity(instr); 61 if (uniformity == InstructionUniformity::AlwaysUniform) { 62 addUniformOverride(instr); 63 continue; 64 } 65 66 if (uniformity == InstructionUniformity::NeverUniform) { 67 markDefsDivergent(instr, /* AllDefsDivergent = */ false); 68 } 69 } 70 } 71 } 72 73 template <> 74 void llvm::GenericUniformityAnalysisImpl<MachineSSAContext>::pushUsers( 75 Register Reg) { 76 const auto &RegInfo = F.getRegInfo(); 77 for (MachineInstr &UserInstr : RegInfo.use_instructions(Reg)) { 78 if (isAlwaysUniform(UserInstr)) 79 continue; 80 if (markDivergent(UserInstr)) 81 Worklist.push_back(&UserInstr); 82 } 83 } 84 85 template <> 86 void llvm::GenericUniformityAnalysisImpl<MachineSSAContext>::pushUsers( 87 const MachineInstr &Instr) { 88 assert(!isAlwaysUniform(Instr)); 89 if (Instr.isTerminator()) 90 return; 91 for (const MachineOperand &op : Instr.operands()) { 92 if (op.isReg() && op.isDef() && op.getReg().isVirtual()) 93 pushUsers(op.getReg()); 94 } 95 } 96 97 template <> 98 bool llvm::GenericUniformityAnalysisImpl<MachineSSAContext>::usesValueFromCycle( 99 const MachineInstr &I, const MachineCycle &DefCycle) const { 100 assert(!isAlwaysUniform(I)); 101 for (auto &Op : I.operands()) { 102 if (!Op.isReg() || !Op.readsReg()) 103 continue; 104 auto Reg = Op.getReg(); 105 106 // FIXME: Physical registers need to be properly checked instead of always 107 // returning true 108 if (Reg.isPhysical()) 109 return true; 110 111 auto *Def = F.getRegInfo().getVRegDef(Reg); 112 if (DefCycle.contains(Def->getParent())) 113 return true; 114 } 115 return false; 116 } 117 118 // This ensures explicit instantiation of 119 // GenericUniformityAnalysisImpl::ImplDeleter::operator() 120 template class llvm::GenericUniformityInfo<MachineSSAContext>; 121 template struct llvm::GenericUniformityAnalysisImplDeleter< 122 llvm::GenericUniformityAnalysisImpl<MachineSSAContext>>; 123 124 MachineUniformityInfo 125 llvm::computeMachineUniformityInfo(MachineFunction &F, 126 const MachineCycleInfo &cycleInfo, 127 const MachineDomTree &domTree) { 128 assert(F.getRegInfo().isSSA() && "Expected to be run on SSA form!"); 129 return MachineUniformityInfo(F, domTree, cycleInfo); 130 } 131 132 namespace { 133 134 /// Legacy analysis pass which computes a \ref MachineUniformityInfo. 135 class MachineUniformityAnalysisPass : public MachineFunctionPass { 136 MachineUniformityInfo UI; 137 138 public: 139 static char ID; 140 141 MachineUniformityAnalysisPass(); 142 143 MachineUniformityInfo &getUniformityInfo() { return UI; } 144 const MachineUniformityInfo &getUniformityInfo() const { return UI; } 145 146 bool runOnMachineFunction(MachineFunction &F) override; 147 void getAnalysisUsage(AnalysisUsage &AU) const override; 148 void print(raw_ostream &OS, const Module *M = nullptr) const override; 149 150 // TODO: verify analysis 151 }; 152 153 class MachineUniformityInfoPrinterPass : public MachineFunctionPass { 154 public: 155 static char ID; 156 157 MachineUniformityInfoPrinterPass(); 158 159 bool runOnMachineFunction(MachineFunction &F) override; 160 void getAnalysisUsage(AnalysisUsage &AU) const override; 161 }; 162 163 } // namespace 164 165 char MachineUniformityAnalysisPass::ID = 0; 166 167 MachineUniformityAnalysisPass::MachineUniformityAnalysisPass() 168 : MachineFunctionPass(ID) { 169 initializeMachineUniformityAnalysisPassPass(*PassRegistry::getPassRegistry()); 170 } 171 172 INITIALIZE_PASS_BEGIN(MachineUniformityAnalysisPass, "machine-uniformity", 173 "Machine Uniformity Info Analysis", true, true) 174 INITIALIZE_PASS_DEPENDENCY(MachineCycleInfoWrapperPass) 175 INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree) 176 INITIALIZE_PASS_END(MachineUniformityAnalysisPass, "machine-uniformity", 177 "Machine Uniformity Info Analysis", true, true) 178 179 void MachineUniformityAnalysisPass::getAnalysisUsage(AnalysisUsage &AU) const { 180 AU.setPreservesAll(); 181 AU.addRequired<MachineCycleInfoWrapperPass>(); 182 AU.addRequired<MachineDominatorTree>(); 183 MachineFunctionPass::getAnalysisUsage(AU); 184 } 185 186 bool MachineUniformityAnalysisPass::runOnMachineFunction(MachineFunction &MF) { 187 auto &DomTree = getAnalysis<MachineDominatorTree>().getBase(); 188 auto &CI = getAnalysis<MachineCycleInfoWrapperPass>().getCycleInfo(); 189 UI = computeMachineUniformityInfo(MF, CI, DomTree); 190 return false; 191 } 192 193 void MachineUniformityAnalysisPass::print(raw_ostream &OS, 194 const Module *) const { 195 OS << "MachineUniformityInfo for function: " << UI.getFunction().getName() 196 << "\n"; 197 UI.print(OS); 198 } 199 200 char MachineUniformityInfoPrinterPass::ID = 0; 201 202 MachineUniformityInfoPrinterPass::MachineUniformityInfoPrinterPass() 203 : MachineFunctionPass(ID) { 204 initializeMachineUniformityInfoPrinterPassPass( 205 *PassRegistry::getPassRegistry()); 206 } 207 208 INITIALIZE_PASS_BEGIN(MachineUniformityInfoPrinterPass, 209 "print-machine-uniformity", 210 "Print Machine Uniformity Info Analysis", true, true) 211 INITIALIZE_PASS_DEPENDENCY(MachineUniformityAnalysisPass) 212 INITIALIZE_PASS_END(MachineUniformityInfoPrinterPass, 213 "print-machine-uniformity", 214 "Print Machine Uniformity Info Analysis", true, true) 215 216 void MachineUniformityInfoPrinterPass::getAnalysisUsage( 217 AnalysisUsage &AU) const { 218 AU.setPreservesAll(); 219 AU.addRequired<MachineUniformityAnalysisPass>(); 220 MachineFunctionPass::getAnalysisUsage(AU); 221 } 222 223 bool MachineUniformityInfoPrinterPass::runOnMachineFunction( 224 MachineFunction &F) { 225 auto &UI = getAnalysis<MachineUniformityAnalysisPass>(); 226 UI.print(errs()); 227 return false; 228 } 229