xref: /llvm-project/llvm/lib/CodeGen/MachineScheduler.cpp (revision adcd02683856c30ba6f349279509acecd90063df)
1 //===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 //
9 // MachineScheduler schedules machine instructions after phi elimination. It
10 // preserves LiveIntervals so it can be invoked before register allocation.
11 //
12 //===----------------------------------------------------------------------===//
13 
14 #include "llvm/CodeGen/MachineScheduler.h"
15 #include "llvm/ADT/ArrayRef.h"
16 #include "llvm/ADT/BitVector.h"
17 #include "llvm/ADT/DenseMap.h"
18 #include "llvm/ADT/PriorityQueue.h"
19 #include "llvm/ADT/STLExtras.h"
20 #include "llvm/ADT/SmallVector.h"
21 #include "llvm/ADT/iterator_range.h"
22 #include "llvm/Analysis/AliasAnalysis.h"
23 #include "llvm/CodeGen/LiveInterval.h"
24 #include "llvm/CodeGen/LiveIntervals.h"
25 #include "llvm/CodeGen/MachineBasicBlock.h"
26 #include "llvm/CodeGen/MachineDominators.h"
27 #include "llvm/CodeGen/MachineFunction.h"
28 #include "llvm/CodeGen/MachineFunctionPass.h"
29 #include "llvm/CodeGen/MachineInstr.h"
30 #include "llvm/CodeGen/MachineLoopInfo.h"
31 #include "llvm/CodeGen/MachineOperand.h"
32 #include "llvm/CodeGen/MachinePassRegistry.h"
33 #include "llvm/CodeGen/MachineRegisterInfo.h"
34 #include "llvm/CodeGen/Passes.h"
35 #include "llvm/CodeGen/RegisterClassInfo.h"
36 #include "llvm/CodeGen/RegisterPressure.h"
37 #include "llvm/CodeGen/ScheduleDAG.h"
38 #include "llvm/CodeGen/ScheduleDAGInstrs.h"
39 #include "llvm/CodeGen/ScheduleDAGMutation.h"
40 #include "llvm/CodeGen/ScheduleDFS.h"
41 #include "llvm/CodeGen/ScheduleHazardRecognizer.h"
42 #include "llvm/CodeGen/SlotIndexes.h"
43 #include "llvm/CodeGen/TargetFrameLowering.h"
44 #include "llvm/CodeGen/TargetInstrInfo.h"
45 #include "llvm/CodeGen/TargetLowering.h"
46 #include "llvm/CodeGen/TargetPassConfig.h"
47 #include "llvm/CodeGen/TargetRegisterInfo.h"
48 #include "llvm/CodeGen/TargetSchedule.h"
49 #include "llvm/CodeGen/TargetSubtargetInfo.h"
50 #include "llvm/Config/llvm-config.h"
51 #include "llvm/InitializePasses.h"
52 #include "llvm/MC/LaneBitmask.h"
53 #include "llvm/Pass.h"
54 #include "llvm/Support/CommandLine.h"
55 #include "llvm/Support/Compiler.h"
56 #include "llvm/Support/Debug.h"
57 #include "llvm/Support/ErrorHandling.h"
58 #include "llvm/Support/GraphWriter.h"
59 #include "llvm/Support/MachineValueType.h"
60 #include "llvm/Support/raw_ostream.h"
61 #include <algorithm>
62 #include <cassert>
63 #include <cstdint>
64 #include <iterator>
65 #include <limits>
66 #include <memory>
67 #include <string>
68 #include <tuple>
69 #include <utility>
70 #include <vector>
71 
72 using namespace llvm;
73 
74 #define DEBUG_TYPE "machine-scheduler"
75 
76 namespace llvm {
77 
78 cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
79                            cl::desc("Force top-down list scheduling"));
80 cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
81                             cl::desc("Force bottom-up list scheduling"));
82 cl::opt<bool>
83 DumpCriticalPathLength("misched-dcpl", cl::Hidden,
84                        cl::desc("Print critical path length to stdout"));
85 
86 cl::opt<bool> VerifyScheduling(
87     "verify-misched", cl::Hidden,
88     cl::desc("Verify machine instrs before and after machine scheduling"));
89 
90 } // end namespace llvm
91 
92 #ifndef NDEBUG
93 static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
94   cl::desc("Pop up a window to show MISched dags after they are processed"));
95 
96 /// In some situations a few uninteresting nodes depend on nearly all other
97 /// nodes in the graph, provide a cutoff to hide them.
98 static cl::opt<unsigned> ViewMISchedCutoff("view-misched-cutoff", cl::Hidden,
99   cl::desc("Hide nodes with more predecessor/successor than cutoff"));
100 
101 static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
102   cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
103 
104 static cl::opt<std::string> SchedOnlyFunc("misched-only-func", cl::Hidden,
105   cl::desc("Only schedule this function"));
106 static cl::opt<unsigned> SchedOnlyBlock("misched-only-block", cl::Hidden,
107                                         cl::desc("Only schedule this MBB#"));
108 static cl::opt<bool> PrintDAGs("misched-print-dags", cl::Hidden,
109                               cl::desc("Print schedule DAGs"));
110 #else
111 static const bool ViewMISchedDAGs = false;
112 static const bool PrintDAGs = false;
113 #endif // NDEBUG
114 
115 /// Avoid quadratic complexity in unusually large basic blocks by limiting the
116 /// size of the ready lists.
117 static cl::opt<unsigned> ReadyListLimit("misched-limit", cl::Hidden,
118   cl::desc("Limit ready list to N instructions"), cl::init(256));
119 
120 static cl::opt<bool> EnableRegPressure("misched-regpressure", cl::Hidden,
121   cl::desc("Enable register pressure scheduling."), cl::init(true));
122 
123 static cl::opt<bool> EnableCyclicPath("misched-cyclicpath", cl::Hidden,
124   cl::desc("Enable cyclic critical path analysis."), cl::init(true));
125 
126 static cl::opt<bool> EnableMemOpCluster("misched-cluster", cl::Hidden,
127                                         cl::desc("Enable memop clustering."),
128                                         cl::init(true));
129 
130 // DAG subtrees must have at least this many nodes.
131 static const unsigned MinSubtreeSize = 8;
132 
133 // Pin the vtables to this file.
134 void MachineSchedStrategy::anchor() {}
135 
136 void ScheduleDAGMutation::anchor() {}
137 
138 //===----------------------------------------------------------------------===//
139 // Machine Instruction Scheduling Pass and Registry
140 //===----------------------------------------------------------------------===//
141 
142 MachineSchedContext::MachineSchedContext() {
143   RegClassInfo = new RegisterClassInfo();
144 }
145 
146 MachineSchedContext::~MachineSchedContext() {
147   delete RegClassInfo;
148 }
149 
150 namespace {
151 
152 /// Base class for a machine scheduler class that can run at any point.
153 class MachineSchedulerBase : public MachineSchedContext,
154                              public MachineFunctionPass {
155 public:
156   MachineSchedulerBase(char &ID): MachineFunctionPass(ID) {}
157 
158   void print(raw_ostream &O, const Module* = nullptr) const override;
159 
160 protected:
161   void scheduleRegions(ScheduleDAGInstrs &Scheduler, bool FixKillFlags);
162 };
163 
164 /// MachineScheduler runs after coalescing and before register allocation.
165 class MachineScheduler : public MachineSchedulerBase {
166 public:
167   MachineScheduler();
168 
169   void getAnalysisUsage(AnalysisUsage &AU) const override;
170 
171   bool runOnMachineFunction(MachineFunction&) override;
172 
173   static char ID; // Class identification, replacement for typeinfo
174 
175 protected:
176   ScheduleDAGInstrs *createMachineScheduler();
177 };
178 
179 /// PostMachineScheduler runs after shortly before code emission.
180 class PostMachineScheduler : public MachineSchedulerBase {
181 public:
182   PostMachineScheduler();
183 
184   void getAnalysisUsage(AnalysisUsage &AU) const override;
185 
186   bool runOnMachineFunction(MachineFunction&) override;
187 
188   static char ID; // Class identification, replacement for typeinfo
189 
190 protected:
191   ScheduleDAGInstrs *createPostMachineScheduler();
192 };
193 
194 } // end anonymous namespace
195 
196 char MachineScheduler::ID = 0;
197 
198 char &llvm::MachineSchedulerID = MachineScheduler::ID;
199 
200 INITIALIZE_PASS_BEGIN(MachineScheduler, DEBUG_TYPE,
201                       "Machine Instruction Scheduler", false, false)
202 INITIALIZE_PASS_DEPENDENCY(AAResultsWrapperPass)
203 INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
204 INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
205 INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
206 INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
207 INITIALIZE_PASS_END(MachineScheduler, DEBUG_TYPE,
208                     "Machine Instruction Scheduler", false, false)
209 
210 MachineScheduler::MachineScheduler() : MachineSchedulerBase(ID) {
211   initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
212 }
213 
214 void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
215   AU.setPreservesCFG();
216   AU.addRequired<MachineDominatorTree>();
217   AU.addRequired<MachineLoopInfo>();
218   AU.addRequired<AAResultsWrapperPass>();
219   AU.addRequired<TargetPassConfig>();
220   AU.addRequired<SlotIndexes>();
221   AU.addPreserved<SlotIndexes>();
222   AU.addRequired<LiveIntervals>();
223   AU.addPreserved<LiveIntervals>();
224   MachineFunctionPass::getAnalysisUsage(AU);
225 }
226 
227 char PostMachineScheduler::ID = 0;
228 
229 char &llvm::PostMachineSchedulerID = PostMachineScheduler::ID;
230 
231 INITIALIZE_PASS(PostMachineScheduler, "postmisched",
232                 "PostRA Machine Instruction Scheduler", false, false)
233 
234 PostMachineScheduler::PostMachineScheduler() : MachineSchedulerBase(ID) {
235   initializePostMachineSchedulerPass(*PassRegistry::getPassRegistry());
236 }
237 
238 void PostMachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
239   AU.setPreservesCFG();
240   AU.addRequired<MachineDominatorTree>();
241   AU.addRequired<MachineLoopInfo>();
242   AU.addRequired<AAResultsWrapperPass>();
243   AU.addRequired<TargetPassConfig>();
244   MachineFunctionPass::getAnalysisUsage(AU);
245 }
246 
247 MachinePassRegistry<MachineSchedRegistry::ScheduleDAGCtor>
248     MachineSchedRegistry::Registry;
249 
250 /// A dummy default scheduler factory indicates whether the scheduler
251 /// is overridden on the command line.
252 static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
253   return nullptr;
254 }
255 
256 /// MachineSchedOpt allows command line selection of the scheduler.
257 static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
258                RegisterPassParser<MachineSchedRegistry>>
259 MachineSchedOpt("misched",
260                 cl::init(&useDefaultMachineSched), cl::Hidden,
261                 cl::desc("Machine instruction scheduler to use"));
262 
263 static MachineSchedRegistry
264 DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
265                      useDefaultMachineSched);
266 
267 static cl::opt<bool> EnableMachineSched(
268     "enable-misched",
269     cl::desc("Enable the machine instruction scheduling pass."), cl::init(true),
270     cl::Hidden);
271 
272 static cl::opt<bool> EnablePostRAMachineSched(
273     "enable-post-misched",
274     cl::desc("Enable the post-ra machine instruction scheduling pass."),
275     cl::init(true), cl::Hidden);
276 
277 /// Decrement this iterator until reaching the top or a non-debug instr.
278 static MachineBasicBlock::const_iterator
279 priorNonDebug(MachineBasicBlock::const_iterator I,
280               MachineBasicBlock::const_iterator Beg) {
281   assert(I != Beg && "reached the top of the region, cannot decrement");
282   while (--I != Beg) {
283     if (!I->isDebugInstr())
284       break;
285   }
286   return I;
287 }
288 
289 /// Non-const version.
290 static MachineBasicBlock::iterator
291 priorNonDebug(MachineBasicBlock::iterator I,
292               MachineBasicBlock::const_iterator Beg) {
293   return priorNonDebug(MachineBasicBlock::const_iterator(I), Beg)
294       .getNonConstIterator();
295 }
296 
297 /// If this iterator is a debug value, increment until reaching the End or a
298 /// non-debug instruction.
299 static MachineBasicBlock::const_iterator
300 nextIfDebug(MachineBasicBlock::const_iterator I,
301             MachineBasicBlock::const_iterator End) {
302   for(; I != End; ++I) {
303     if (!I->isDebugInstr())
304       break;
305   }
306   return I;
307 }
308 
309 /// Non-const version.
310 static MachineBasicBlock::iterator
311 nextIfDebug(MachineBasicBlock::iterator I,
312             MachineBasicBlock::const_iterator End) {
313   return nextIfDebug(MachineBasicBlock::const_iterator(I), End)
314       .getNonConstIterator();
315 }
316 
317 /// Instantiate a ScheduleDAGInstrs that will be owned by the caller.
318 ScheduleDAGInstrs *MachineScheduler::createMachineScheduler() {
319   // Select the scheduler, or set the default.
320   MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
321   if (Ctor != useDefaultMachineSched)
322     return Ctor(this);
323 
324   // Get the default scheduler set by the target for this function.
325   ScheduleDAGInstrs *Scheduler = PassConfig->createMachineScheduler(this);
326   if (Scheduler)
327     return Scheduler;
328 
329   // Default to GenericScheduler.
330   return createGenericSchedLive(this);
331 }
332 
333 /// Instantiate a ScheduleDAGInstrs for PostRA scheduling that will be owned by
334 /// the caller. We don't have a command line option to override the postRA
335 /// scheduler. The Target must configure it.
336 ScheduleDAGInstrs *PostMachineScheduler::createPostMachineScheduler() {
337   // Get the postRA scheduler set by the target for this function.
338   ScheduleDAGInstrs *Scheduler = PassConfig->createPostMachineScheduler(this);
339   if (Scheduler)
340     return Scheduler;
341 
342   // Default to GenericScheduler.
343   return createGenericSchedPostRA(this);
344 }
345 
346 /// Top-level MachineScheduler pass driver.
347 ///
348 /// Visit blocks in function order. Divide each block into scheduling regions
349 /// and visit them bottom-up. Visiting regions bottom-up is not required, but is
350 /// consistent with the DAG builder, which traverses the interior of the
351 /// scheduling regions bottom-up.
352 ///
353 /// This design avoids exposing scheduling boundaries to the DAG builder,
354 /// simplifying the DAG builder's support for "special" target instructions.
355 /// At the same time the design allows target schedulers to operate across
356 /// scheduling boundaries, for example to bundle the boundary instructions
357 /// without reordering them. This creates complexity, because the target
358 /// scheduler must update the RegionBegin and RegionEnd positions cached by
359 /// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
360 /// design would be to split blocks at scheduling boundaries, but LLVM has a
361 /// general bias against block splitting purely for implementation simplicity.
362 bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
363   if (skipFunction(mf.getFunction()))
364     return false;
365 
366   if (EnableMachineSched.getNumOccurrences()) {
367     if (!EnableMachineSched)
368       return false;
369   } else if (!mf.getSubtarget().enableMachineScheduler())
370     return false;
371 
372   LLVM_DEBUG(dbgs() << "Before MISched:\n"; mf.print(dbgs()));
373 
374   // Initialize the context of the pass.
375   MF = &mf;
376   MLI = &getAnalysis<MachineLoopInfo>();
377   MDT = &getAnalysis<MachineDominatorTree>();
378   PassConfig = &getAnalysis<TargetPassConfig>();
379   AA = &getAnalysis<AAResultsWrapperPass>().getAAResults();
380 
381   LIS = &getAnalysis<LiveIntervals>();
382 
383   if (VerifyScheduling) {
384     LLVM_DEBUG(LIS->dump());
385     MF->verify(this, "Before machine scheduling.");
386   }
387   RegClassInfo->runOnMachineFunction(*MF);
388 
389   // Instantiate the selected scheduler for this target, function, and
390   // optimization level.
391   std::unique_ptr<ScheduleDAGInstrs> Scheduler(createMachineScheduler());
392   scheduleRegions(*Scheduler, false);
393 
394   LLVM_DEBUG(LIS->dump());
395   if (VerifyScheduling)
396     MF->verify(this, "After machine scheduling.");
397   return true;
398 }
399 
400 bool PostMachineScheduler::runOnMachineFunction(MachineFunction &mf) {
401   if (skipFunction(mf.getFunction()))
402     return false;
403 
404   if (EnablePostRAMachineSched.getNumOccurrences()) {
405     if (!EnablePostRAMachineSched)
406       return false;
407   } else if (!mf.getSubtarget().enablePostRAMachineScheduler()) {
408     LLVM_DEBUG(dbgs() << "Subtarget disables post-MI-sched.\n");
409     return false;
410   }
411   LLVM_DEBUG(dbgs() << "Before post-MI-sched:\n"; mf.print(dbgs()));
412 
413   // Initialize the context of the pass.
414   MF = &mf;
415   MLI = &getAnalysis<MachineLoopInfo>();
416   PassConfig = &getAnalysis<TargetPassConfig>();
417   AA = &getAnalysis<AAResultsWrapperPass>().getAAResults();
418 
419   if (VerifyScheduling)
420     MF->verify(this, "Before post machine scheduling.");
421 
422   // Instantiate the selected scheduler for this target, function, and
423   // optimization level.
424   std::unique_ptr<ScheduleDAGInstrs> Scheduler(createPostMachineScheduler());
425   scheduleRegions(*Scheduler, true);
426 
427   if (VerifyScheduling)
428     MF->verify(this, "After post machine scheduling.");
429   return true;
430 }
431 
432 /// Return true of the given instruction should not be included in a scheduling
433 /// region.
434 ///
435 /// MachineScheduler does not currently support scheduling across calls. To
436 /// handle calls, the DAG builder needs to be modified to create register
437 /// anti/output dependencies on the registers clobbered by the call's regmask
438 /// operand. In PreRA scheduling, the stack pointer adjustment already prevents
439 /// scheduling across calls. In PostRA scheduling, we need the isCall to enforce
440 /// the boundary, but there would be no benefit to postRA scheduling across
441 /// calls this late anyway.
442 static bool isSchedBoundary(MachineBasicBlock::iterator MI,
443                             MachineBasicBlock *MBB,
444                             MachineFunction *MF,
445                             const TargetInstrInfo *TII) {
446   return MI->isCall() || TII->isSchedulingBoundary(*MI, MBB, *MF);
447 }
448 
449 /// A region of an MBB for scheduling.
450 namespace {
451 struct SchedRegion {
452   /// RegionBegin is the first instruction in the scheduling region, and
453   /// RegionEnd is either MBB->end() or the scheduling boundary after the
454   /// last instruction in the scheduling region. These iterators cannot refer
455   /// to instructions outside of the identified scheduling region because
456   /// those may be reordered before scheduling this region.
457   MachineBasicBlock::iterator RegionBegin;
458   MachineBasicBlock::iterator RegionEnd;
459   unsigned NumRegionInstrs;
460 
461   SchedRegion(MachineBasicBlock::iterator B, MachineBasicBlock::iterator E,
462               unsigned N) :
463     RegionBegin(B), RegionEnd(E), NumRegionInstrs(N) {}
464 };
465 } // end anonymous namespace
466 
467 using MBBRegionsVector = SmallVector<SchedRegion, 16>;
468 
469 static void
470 getSchedRegions(MachineBasicBlock *MBB,
471                 MBBRegionsVector &Regions,
472                 bool RegionsTopDown) {
473   MachineFunction *MF = MBB->getParent();
474   const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo();
475 
476   MachineBasicBlock::iterator I = nullptr;
477   for(MachineBasicBlock::iterator RegionEnd = MBB->end();
478       RegionEnd != MBB->begin(); RegionEnd = I) {
479 
480     // Avoid decrementing RegionEnd for blocks with no terminator.
481     if (RegionEnd != MBB->end() ||
482         isSchedBoundary(&*std::prev(RegionEnd), &*MBB, MF, TII)) {
483       --RegionEnd;
484     }
485 
486     // The next region starts above the previous region. Look backward in the
487     // instruction stream until we find the nearest boundary.
488     unsigned NumRegionInstrs = 0;
489     I = RegionEnd;
490     for (;I != MBB->begin(); --I) {
491       MachineInstr &MI = *std::prev(I);
492       if (isSchedBoundary(&MI, &*MBB, MF, TII))
493         break;
494       if (!MI.isDebugInstr()) {
495         // MBB::size() uses instr_iterator to count. Here we need a bundle to
496         // count as a single instruction.
497         ++NumRegionInstrs;
498       }
499     }
500 
501     // It's possible we found a scheduling region that only has debug
502     // instructions. Don't bother scheduling these.
503     if (NumRegionInstrs != 0)
504       Regions.push_back(SchedRegion(I, RegionEnd, NumRegionInstrs));
505   }
506 
507   if (RegionsTopDown)
508     std::reverse(Regions.begin(), Regions.end());
509 }
510 
511 /// Main driver for both MachineScheduler and PostMachineScheduler.
512 void MachineSchedulerBase::scheduleRegions(ScheduleDAGInstrs &Scheduler,
513                                            bool FixKillFlags) {
514   // Visit all machine basic blocks.
515   //
516   // TODO: Visit blocks in global postorder or postorder within the bottom-up
517   // loop tree. Then we can optionally compute global RegPressure.
518   for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
519        MBB != MBBEnd; ++MBB) {
520 
521     Scheduler.startBlock(&*MBB);
522 
523 #ifndef NDEBUG
524     if (SchedOnlyFunc.getNumOccurrences() && SchedOnlyFunc != MF->getName())
525       continue;
526     if (SchedOnlyBlock.getNumOccurrences()
527         && (int)SchedOnlyBlock != MBB->getNumber())
528       continue;
529 #endif
530 
531     // Break the block into scheduling regions [I, RegionEnd). RegionEnd
532     // points to the scheduling boundary at the bottom of the region. The DAG
533     // does not include RegionEnd, but the region does (i.e. the next
534     // RegionEnd is above the previous RegionBegin). If the current block has
535     // no terminator then RegionEnd == MBB->end() for the bottom region.
536     //
537     // All the regions of MBB are first found and stored in MBBRegions, which
538     // will be processed (MBB) top-down if initialized with true.
539     //
540     // The Scheduler may insert instructions during either schedule() or
541     // exitRegion(), even for empty regions. So the local iterators 'I' and
542     // 'RegionEnd' are invalid across these calls. Instructions must not be
543     // added to other regions than the current one without updating MBBRegions.
544 
545     MBBRegionsVector MBBRegions;
546     getSchedRegions(&*MBB, MBBRegions, Scheduler.doMBBSchedRegionsTopDown());
547     for (MBBRegionsVector::iterator R = MBBRegions.begin();
548          R != MBBRegions.end(); ++R) {
549       MachineBasicBlock::iterator I = R->RegionBegin;
550       MachineBasicBlock::iterator RegionEnd = R->RegionEnd;
551       unsigned NumRegionInstrs = R->NumRegionInstrs;
552 
553       // Notify the scheduler of the region, even if we may skip scheduling
554       // it. Perhaps it still needs to be bundled.
555       Scheduler.enterRegion(&*MBB, I, RegionEnd, NumRegionInstrs);
556 
557       // Skip empty scheduling regions (0 or 1 schedulable instructions).
558       if (I == RegionEnd || I == std::prev(RegionEnd)) {
559         // Close the current region. Bundle the terminator if needed.
560         // This invalidates 'RegionEnd' and 'I'.
561         Scheduler.exitRegion();
562         continue;
563       }
564       LLVM_DEBUG(dbgs() << "********** MI Scheduling **********\n");
565       LLVM_DEBUG(dbgs() << MF->getName() << ":" << printMBBReference(*MBB)
566                         << " " << MBB->getName() << "\n  From: " << *I
567                         << "    To: ";
568                  if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
569                  else dbgs() << "End";
570                  dbgs() << " RegionInstrs: " << NumRegionInstrs << '\n');
571       if (DumpCriticalPathLength) {
572         errs() << MF->getName();
573         errs() << ":%bb. " << MBB->getNumber();
574         errs() << " " << MBB->getName() << " \n";
575       }
576 
577       // Schedule a region: possibly reorder instructions.
578       // This invalidates the original region iterators.
579       Scheduler.schedule();
580 
581       // Close the current region.
582       Scheduler.exitRegion();
583     }
584     Scheduler.finishBlock();
585     // FIXME: Ideally, no further passes should rely on kill flags. However,
586     // thumb2 size reduction is currently an exception, so the PostMIScheduler
587     // needs to do this.
588     if (FixKillFlags)
589       Scheduler.fixupKills(*MBB);
590   }
591   Scheduler.finalizeSchedule();
592 }
593 
594 void MachineSchedulerBase::print(raw_ostream &O, const Module* m) const {
595   // unimplemented
596 }
597 
598 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
599 LLVM_DUMP_METHOD void ReadyQueue::dump() const {
600   dbgs() << "Queue " << Name << ": ";
601   for (const SUnit *SU : Queue)
602     dbgs() << SU->NodeNum << " ";
603   dbgs() << "\n";
604 }
605 #endif
606 
607 //===----------------------------------------------------------------------===//
608 // ScheduleDAGMI - Basic machine instruction scheduling. This is
609 // independent of PreRA/PostRA scheduling and involves no extra book-keeping for
610 // virtual registers.
611 // ===----------------------------------------------------------------------===/
612 
613 // Provide a vtable anchor.
614 ScheduleDAGMI::~ScheduleDAGMI() = default;
615 
616 /// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
617 /// NumPredsLeft reaches zero, release the successor node.
618 ///
619 /// FIXME: Adjust SuccSU height based on MinLatency.
620 void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
621   SUnit *SuccSU = SuccEdge->getSUnit();
622 
623   if (SuccEdge->isWeak()) {
624     --SuccSU->WeakPredsLeft;
625     if (SuccEdge->isCluster())
626       NextClusterSucc = SuccSU;
627     return;
628   }
629 #ifndef NDEBUG
630   if (SuccSU->NumPredsLeft == 0) {
631     dbgs() << "*** Scheduling failed! ***\n";
632     dumpNode(*SuccSU);
633     dbgs() << " has been released too many times!\n";
634     llvm_unreachable(nullptr);
635   }
636 #endif
637   // SU->TopReadyCycle was set to CurrCycle when it was scheduled. However,
638   // CurrCycle may have advanced since then.
639   if (SuccSU->TopReadyCycle < SU->TopReadyCycle + SuccEdge->getLatency())
640     SuccSU->TopReadyCycle = SU->TopReadyCycle + SuccEdge->getLatency();
641 
642   --SuccSU->NumPredsLeft;
643   if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
644     SchedImpl->releaseTopNode(SuccSU);
645 }
646 
647 /// releaseSuccessors - Call releaseSucc on each of SU's successors.
648 void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
649   for (SDep &Succ : SU->Succs)
650     releaseSucc(SU, &Succ);
651 }
652 
653 /// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
654 /// NumSuccsLeft reaches zero, release the predecessor node.
655 ///
656 /// FIXME: Adjust PredSU height based on MinLatency.
657 void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
658   SUnit *PredSU = PredEdge->getSUnit();
659 
660   if (PredEdge->isWeak()) {
661     --PredSU->WeakSuccsLeft;
662     if (PredEdge->isCluster())
663       NextClusterPred = PredSU;
664     return;
665   }
666 #ifndef NDEBUG
667   if (PredSU->NumSuccsLeft == 0) {
668     dbgs() << "*** Scheduling failed! ***\n";
669     dumpNode(*PredSU);
670     dbgs() << " has been released too many times!\n";
671     llvm_unreachable(nullptr);
672   }
673 #endif
674   // SU->BotReadyCycle was set to CurrCycle when it was scheduled. However,
675   // CurrCycle may have advanced since then.
676   if (PredSU->BotReadyCycle < SU->BotReadyCycle + PredEdge->getLatency())
677     PredSU->BotReadyCycle = SU->BotReadyCycle + PredEdge->getLatency();
678 
679   --PredSU->NumSuccsLeft;
680   if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
681     SchedImpl->releaseBottomNode(PredSU);
682 }
683 
684 /// releasePredecessors - Call releasePred on each of SU's predecessors.
685 void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
686   for (SDep &Pred : SU->Preds)
687     releasePred(SU, &Pred);
688 }
689 
690 void ScheduleDAGMI::startBlock(MachineBasicBlock *bb) {
691   ScheduleDAGInstrs::startBlock(bb);
692   SchedImpl->enterMBB(bb);
693 }
694 
695 void ScheduleDAGMI::finishBlock() {
696   SchedImpl->leaveMBB();
697   ScheduleDAGInstrs::finishBlock();
698 }
699 
700 /// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
701 /// crossing a scheduling boundary. [begin, end) includes all instructions in
702 /// the region, including the boundary itself and single-instruction regions
703 /// that don't get scheduled.
704 void ScheduleDAGMI::enterRegion(MachineBasicBlock *bb,
705                                      MachineBasicBlock::iterator begin,
706                                      MachineBasicBlock::iterator end,
707                                      unsigned regioninstrs)
708 {
709   ScheduleDAGInstrs::enterRegion(bb, begin, end, regioninstrs);
710 
711   SchedImpl->initPolicy(begin, end, regioninstrs);
712 }
713 
714 /// This is normally called from the main scheduler loop but may also be invoked
715 /// by the scheduling strategy to perform additional code motion.
716 void ScheduleDAGMI::moveInstruction(
717   MachineInstr *MI, MachineBasicBlock::iterator InsertPos) {
718   // Advance RegionBegin if the first instruction moves down.
719   if (&*RegionBegin == MI)
720     ++RegionBegin;
721 
722   // Update the instruction stream.
723   BB->splice(InsertPos, BB, MI);
724 
725   // Update LiveIntervals
726   if (LIS)
727     LIS->handleMove(*MI, /*UpdateFlags=*/true);
728 
729   // Recede RegionBegin if an instruction moves above the first.
730   if (RegionBegin == InsertPos)
731     RegionBegin = MI;
732 }
733 
734 bool ScheduleDAGMI::checkSchedLimit() {
735 #ifndef NDEBUG
736   if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
737     CurrentTop = CurrentBottom;
738     return false;
739   }
740   ++NumInstrsScheduled;
741 #endif
742   return true;
743 }
744 
745 /// Per-region scheduling driver, called back from
746 /// MachineScheduler::runOnMachineFunction. This is a simplified driver that
747 /// does not consider liveness or register pressure. It is useful for PostRA
748 /// scheduling and potentially other custom schedulers.
749 void ScheduleDAGMI::schedule() {
750   LLVM_DEBUG(dbgs() << "ScheduleDAGMI::schedule starting\n");
751   LLVM_DEBUG(SchedImpl->dumpPolicy());
752 
753   // Build the DAG.
754   buildSchedGraph(AA);
755 
756   postprocessDAG();
757 
758   SmallVector<SUnit*, 8> TopRoots, BotRoots;
759   findRootsAndBiasEdges(TopRoots, BotRoots);
760 
761   LLVM_DEBUG(dump());
762   if (PrintDAGs) dump();
763   if (ViewMISchedDAGs) viewGraph();
764 
765   // Initialize the strategy before modifying the DAG.
766   // This may initialize a DFSResult to be used for queue priority.
767   SchedImpl->initialize(this);
768 
769   // Initialize ready queues now that the DAG and priority data are finalized.
770   initQueues(TopRoots, BotRoots);
771 
772   bool IsTopNode = false;
773   while (true) {
774     LLVM_DEBUG(dbgs() << "** ScheduleDAGMI::schedule picking next node\n");
775     SUnit *SU = SchedImpl->pickNode(IsTopNode);
776     if (!SU) break;
777 
778     assert(!SU->isScheduled && "Node already scheduled");
779     if (!checkSchedLimit())
780       break;
781 
782     MachineInstr *MI = SU->getInstr();
783     if (IsTopNode) {
784       assert(SU->isTopReady() && "node still has unscheduled dependencies");
785       if (&*CurrentTop == MI)
786         CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
787       else
788         moveInstruction(MI, CurrentTop);
789     } else {
790       assert(SU->isBottomReady() && "node still has unscheduled dependencies");
791       MachineBasicBlock::iterator priorII =
792         priorNonDebug(CurrentBottom, CurrentTop);
793       if (&*priorII == MI)
794         CurrentBottom = priorII;
795       else {
796         if (&*CurrentTop == MI)
797           CurrentTop = nextIfDebug(++CurrentTop, priorII);
798         moveInstruction(MI, CurrentBottom);
799         CurrentBottom = MI;
800       }
801     }
802     // Notify the scheduling strategy before updating the DAG.
803     // This sets the scheduled node's ReadyCycle to CurrCycle. When updateQueues
804     // runs, it can then use the accurate ReadyCycle time to determine whether
805     // newly released nodes can move to the readyQ.
806     SchedImpl->schedNode(SU, IsTopNode);
807 
808     updateQueues(SU, IsTopNode);
809   }
810   assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
811 
812   placeDebugValues();
813 
814   LLVM_DEBUG({
815     dbgs() << "*** Final schedule for "
816            << printMBBReference(*begin()->getParent()) << " ***\n";
817     dumpSchedule();
818     dbgs() << '\n';
819   });
820 }
821 
822 /// Apply each ScheduleDAGMutation step in order.
823 void ScheduleDAGMI::postprocessDAG() {
824   for (auto &m : Mutations)
825     m->apply(this);
826 }
827 
828 void ScheduleDAGMI::
829 findRootsAndBiasEdges(SmallVectorImpl<SUnit*> &TopRoots,
830                       SmallVectorImpl<SUnit*> &BotRoots) {
831   for (SUnit &SU : SUnits) {
832     assert(!SU.isBoundaryNode() && "Boundary node should not be in SUnits");
833 
834     // Order predecessors so DFSResult follows the critical path.
835     SU.biasCriticalPath();
836 
837     // A SUnit is ready to top schedule if it has no predecessors.
838     if (!SU.NumPredsLeft)
839       TopRoots.push_back(&SU);
840     // A SUnit is ready to bottom schedule if it has no successors.
841     if (!SU.NumSuccsLeft)
842       BotRoots.push_back(&SU);
843   }
844   ExitSU.biasCriticalPath();
845 }
846 
847 /// Identify DAG roots and setup scheduler queues.
848 void ScheduleDAGMI::initQueues(ArrayRef<SUnit*> TopRoots,
849                                ArrayRef<SUnit*> BotRoots) {
850   NextClusterSucc = nullptr;
851   NextClusterPred = nullptr;
852 
853   // Release all DAG roots for scheduling, not including EntrySU/ExitSU.
854   //
855   // Nodes with unreleased weak edges can still be roots.
856   // Release top roots in forward order.
857   for (SUnit *SU : TopRoots)
858     SchedImpl->releaseTopNode(SU);
859 
860   // Release bottom roots in reverse order so the higher priority nodes appear
861   // first. This is more natural and slightly more efficient.
862   for (SmallVectorImpl<SUnit*>::const_reverse_iterator
863          I = BotRoots.rbegin(), E = BotRoots.rend(); I != E; ++I) {
864     SchedImpl->releaseBottomNode(*I);
865   }
866 
867   releaseSuccessors(&EntrySU);
868   releasePredecessors(&ExitSU);
869 
870   SchedImpl->registerRoots();
871 
872   // Advance past initial DebugValues.
873   CurrentTop = nextIfDebug(RegionBegin, RegionEnd);
874   CurrentBottom = RegionEnd;
875 }
876 
877 /// Update scheduler queues after scheduling an instruction.
878 void ScheduleDAGMI::updateQueues(SUnit *SU, bool IsTopNode) {
879   // Release dependent instructions for scheduling.
880   if (IsTopNode)
881     releaseSuccessors(SU);
882   else
883     releasePredecessors(SU);
884 
885   SU->isScheduled = true;
886 }
887 
888 /// Reinsert any remaining debug_values, just like the PostRA scheduler.
889 void ScheduleDAGMI::placeDebugValues() {
890   // If first instruction was a DBG_VALUE then put it back.
891   if (FirstDbgValue) {
892     BB->splice(RegionBegin, BB, FirstDbgValue);
893     RegionBegin = FirstDbgValue;
894   }
895 
896   for (std::vector<std::pair<MachineInstr *, MachineInstr *>>::iterator
897          DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
898     std::pair<MachineInstr *, MachineInstr *> P = *std::prev(DI);
899     MachineInstr *DbgValue = P.first;
900     MachineBasicBlock::iterator OrigPrevMI = P.second;
901     if (&*RegionBegin == DbgValue)
902       ++RegionBegin;
903     BB->splice(++OrigPrevMI, BB, DbgValue);
904     if (OrigPrevMI == std::prev(RegionEnd))
905       RegionEnd = DbgValue;
906   }
907   DbgValues.clear();
908   FirstDbgValue = nullptr;
909 }
910 
911 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
912 LLVM_DUMP_METHOD void ScheduleDAGMI::dumpSchedule() const {
913   for (MachineBasicBlock::iterator MI = begin(), ME = end(); MI != ME; ++MI) {
914     if (SUnit *SU = getSUnit(&(*MI)))
915       dumpNode(*SU);
916     else
917       dbgs() << "Missing SUnit\n";
918   }
919 }
920 #endif
921 
922 //===----------------------------------------------------------------------===//
923 // ScheduleDAGMILive - Base class for MachineInstr scheduling with LiveIntervals
924 // preservation.
925 //===----------------------------------------------------------------------===//
926 
927 ScheduleDAGMILive::~ScheduleDAGMILive() {
928   delete DFSResult;
929 }
930 
931 void ScheduleDAGMILive::collectVRegUses(SUnit &SU) {
932   const MachineInstr &MI = *SU.getInstr();
933   for (const MachineOperand &MO : MI.operands()) {
934     if (!MO.isReg())
935       continue;
936     if (!MO.readsReg())
937       continue;
938     if (TrackLaneMasks && !MO.isUse())
939       continue;
940 
941     Register Reg = MO.getReg();
942     if (!Register::isVirtualRegister(Reg))
943       continue;
944 
945     // Ignore re-defs.
946     if (TrackLaneMasks) {
947       bool FoundDef = false;
948       for (const MachineOperand &MO2 : MI.operands()) {
949         if (MO2.isReg() && MO2.isDef() && MO2.getReg() == Reg && !MO2.isDead()) {
950           FoundDef = true;
951           break;
952         }
953       }
954       if (FoundDef)
955         continue;
956     }
957 
958     // Record this local VReg use.
959     VReg2SUnitMultiMap::iterator UI = VRegUses.find(Reg);
960     for (; UI != VRegUses.end(); ++UI) {
961       if (UI->SU == &SU)
962         break;
963     }
964     if (UI == VRegUses.end())
965       VRegUses.insert(VReg2SUnit(Reg, LaneBitmask::getNone(), &SU));
966   }
967 }
968 
969 /// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
970 /// crossing a scheduling boundary. [begin, end) includes all instructions in
971 /// the region, including the boundary itself and single-instruction regions
972 /// that don't get scheduled.
973 void ScheduleDAGMILive::enterRegion(MachineBasicBlock *bb,
974                                 MachineBasicBlock::iterator begin,
975                                 MachineBasicBlock::iterator end,
976                                 unsigned regioninstrs)
977 {
978   // ScheduleDAGMI initializes SchedImpl's per-region policy.
979   ScheduleDAGMI::enterRegion(bb, begin, end, regioninstrs);
980 
981   // For convenience remember the end of the liveness region.
982   LiveRegionEnd = (RegionEnd == bb->end()) ? RegionEnd : std::next(RegionEnd);
983 
984   SUPressureDiffs.clear();
985 
986   ShouldTrackPressure = SchedImpl->shouldTrackPressure();
987   ShouldTrackLaneMasks = SchedImpl->shouldTrackLaneMasks();
988 
989   assert((!ShouldTrackLaneMasks || ShouldTrackPressure) &&
990          "ShouldTrackLaneMasks requires ShouldTrackPressure");
991 }
992 
993 // Setup the register pressure trackers for the top scheduled and bottom
994 // scheduled regions.
995 void ScheduleDAGMILive::initRegPressure() {
996   VRegUses.clear();
997   VRegUses.setUniverse(MRI.getNumVirtRegs());
998   for (SUnit &SU : SUnits)
999     collectVRegUses(SU);
1000 
1001   TopRPTracker.init(&MF, RegClassInfo, LIS, BB, RegionBegin,
1002                     ShouldTrackLaneMasks, false);
1003   BotRPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd,
1004                     ShouldTrackLaneMasks, false);
1005 
1006   // Close the RPTracker to finalize live ins.
1007   RPTracker.closeRegion();
1008 
1009   LLVM_DEBUG(RPTracker.dump());
1010 
1011   // Initialize the live ins and live outs.
1012   TopRPTracker.addLiveRegs(RPTracker.getPressure().LiveInRegs);
1013   BotRPTracker.addLiveRegs(RPTracker.getPressure().LiveOutRegs);
1014 
1015   // Close one end of the tracker so we can call
1016   // getMaxUpward/DownwardPressureDelta before advancing across any
1017   // instructions. This converts currently live regs into live ins/outs.
1018   TopRPTracker.closeTop();
1019   BotRPTracker.closeBottom();
1020 
1021   BotRPTracker.initLiveThru(RPTracker);
1022   if (!BotRPTracker.getLiveThru().empty()) {
1023     TopRPTracker.initLiveThru(BotRPTracker.getLiveThru());
1024     LLVM_DEBUG(dbgs() << "Live Thru: ";
1025                dumpRegSetPressure(BotRPTracker.getLiveThru(), TRI));
1026   };
1027 
1028   // For each live out vreg reduce the pressure change associated with other
1029   // uses of the same vreg below the live-out reaching def.
1030   updatePressureDiffs(RPTracker.getPressure().LiveOutRegs);
1031 
1032   // Account for liveness generated by the region boundary.
1033   if (LiveRegionEnd != RegionEnd) {
1034     SmallVector<RegisterMaskPair, 8> LiveUses;
1035     BotRPTracker.recede(&LiveUses);
1036     updatePressureDiffs(LiveUses);
1037   }
1038 
1039   LLVM_DEBUG(dbgs() << "Top Pressure:\n";
1040              dumpRegSetPressure(TopRPTracker.getRegSetPressureAtPos(), TRI);
1041              dbgs() << "Bottom Pressure:\n";
1042              dumpRegSetPressure(BotRPTracker.getRegSetPressureAtPos(), TRI););
1043 
1044   assert((BotRPTracker.getPos() == RegionEnd ||
1045           (RegionEnd->isDebugInstr() &&
1046            BotRPTracker.getPos() == priorNonDebug(RegionEnd, RegionBegin))) &&
1047          "Can't find the region bottom");
1048 
1049   // Cache the list of excess pressure sets in this region. This will also track
1050   // the max pressure in the scheduled code for these sets.
1051   RegionCriticalPSets.clear();
1052   const std::vector<unsigned> &RegionPressure =
1053     RPTracker.getPressure().MaxSetPressure;
1054   for (unsigned i = 0, e = RegionPressure.size(); i < e; ++i) {
1055     unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
1056     if (RegionPressure[i] > Limit) {
1057       LLVM_DEBUG(dbgs() << TRI->getRegPressureSetName(i) << " Limit " << Limit
1058                         << " Actual " << RegionPressure[i] << "\n");
1059       RegionCriticalPSets.push_back(PressureChange(i));
1060     }
1061   }
1062   LLVM_DEBUG(dbgs() << "Excess PSets: ";
1063              for (const PressureChange &RCPS
1064                   : RegionCriticalPSets) dbgs()
1065              << TRI->getRegPressureSetName(RCPS.getPSet()) << " ";
1066              dbgs() << "\n");
1067 }
1068 
1069 void ScheduleDAGMILive::
1070 updateScheduledPressure(const SUnit *SU,
1071                         const std::vector<unsigned> &NewMaxPressure) {
1072   const PressureDiff &PDiff = getPressureDiff(SU);
1073   unsigned CritIdx = 0, CritEnd = RegionCriticalPSets.size();
1074   for (const PressureChange &PC : PDiff) {
1075     if (!PC.isValid())
1076       break;
1077     unsigned ID = PC.getPSet();
1078     while (CritIdx != CritEnd && RegionCriticalPSets[CritIdx].getPSet() < ID)
1079       ++CritIdx;
1080     if (CritIdx != CritEnd && RegionCriticalPSets[CritIdx].getPSet() == ID) {
1081       if ((int)NewMaxPressure[ID] > RegionCriticalPSets[CritIdx].getUnitInc()
1082           && NewMaxPressure[ID] <= (unsigned)std::numeric_limits<int16_t>::max())
1083         RegionCriticalPSets[CritIdx].setUnitInc(NewMaxPressure[ID]);
1084     }
1085     unsigned Limit = RegClassInfo->getRegPressureSetLimit(ID);
1086     if (NewMaxPressure[ID] >= Limit - 2) {
1087       LLVM_DEBUG(dbgs() << "  " << TRI->getRegPressureSetName(ID) << ": "
1088                         << NewMaxPressure[ID]
1089                         << ((NewMaxPressure[ID] > Limit) ? " > " : " <= ")
1090                         << Limit << "(+ " << BotRPTracker.getLiveThru()[ID]
1091                         << " livethru)\n");
1092     }
1093   }
1094 }
1095 
1096 /// Update the PressureDiff array for liveness after scheduling this
1097 /// instruction.
1098 void ScheduleDAGMILive::updatePressureDiffs(
1099     ArrayRef<RegisterMaskPair> LiveUses) {
1100   for (const RegisterMaskPair &P : LiveUses) {
1101     unsigned Reg = P.RegUnit;
1102     /// FIXME: Currently assuming single-use physregs.
1103     if (!Register::isVirtualRegister(Reg))
1104       continue;
1105 
1106     if (ShouldTrackLaneMasks) {
1107       // If the register has just become live then other uses won't change
1108       // this fact anymore => decrement pressure.
1109       // If the register has just become dead then other uses make it come
1110       // back to life => increment pressure.
1111       bool Decrement = P.LaneMask.any();
1112 
1113       for (const VReg2SUnit &V2SU
1114            : make_range(VRegUses.find(Reg), VRegUses.end())) {
1115         SUnit &SU = *V2SU.SU;
1116         if (SU.isScheduled || &SU == &ExitSU)
1117           continue;
1118 
1119         PressureDiff &PDiff = getPressureDiff(&SU);
1120         PDiff.addPressureChange(Reg, Decrement, &MRI);
1121         LLVM_DEBUG(dbgs() << "  UpdateRegP: SU(" << SU.NodeNum << ") "
1122                           << printReg(Reg, TRI) << ':'
1123                           << PrintLaneMask(P.LaneMask) << ' ' << *SU.getInstr();
1124                    dbgs() << "              to "; PDiff.dump(*TRI););
1125       }
1126     } else {
1127       assert(P.LaneMask.any());
1128       LLVM_DEBUG(dbgs() << "  LiveReg: " << printVRegOrUnit(Reg, TRI) << "\n");
1129       // This may be called before CurrentBottom has been initialized. However,
1130       // BotRPTracker must have a valid position. We want the value live into the
1131       // instruction or live out of the block, so ask for the previous
1132       // instruction's live-out.
1133       const LiveInterval &LI = LIS->getInterval(Reg);
1134       VNInfo *VNI;
1135       MachineBasicBlock::const_iterator I =
1136         nextIfDebug(BotRPTracker.getPos(), BB->end());
1137       if (I == BB->end())
1138         VNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
1139       else {
1140         LiveQueryResult LRQ = LI.Query(LIS->getInstructionIndex(*I));
1141         VNI = LRQ.valueIn();
1142       }
1143       // RegisterPressureTracker guarantees that readsReg is true for LiveUses.
1144       assert(VNI && "No live value at use.");
1145       for (const VReg2SUnit &V2SU
1146            : make_range(VRegUses.find(Reg), VRegUses.end())) {
1147         SUnit *SU = V2SU.SU;
1148         // If this use comes before the reaching def, it cannot be a last use,
1149         // so decrease its pressure change.
1150         if (!SU->isScheduled && SU != &ExitSU) {
1151           LiveQueryResult LRQ =
1152               LI.Query(LIS->getInstructionIndex(*SU->getInstr()));
1153           if (LRQ.valueIn() == VNI) {
1154             PressureDiff &PDiff = getPressureDiff(SU);
1155             PDiff.addPressureChange(Reg, true, &MRI);
1156             LLVM_DEBUG(dbgs() << "  UpdateRegP: SU(" << SU->NodeNum << ") "
1157                               << *SU->getInstr();
1158                        dbgs() << "              to "; PDiff.dump(*TRI););
1159           }
1160         }
1161       }
1162     }
1163   }
1164 }
1165 
1166 void ScheduleDAGMILive::dump() const {
1167 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
1168   if (EntrySU.getInstr() != nullptr)
1169     dumpNodeAll(EntrySU);
1170   for (const SUnit &SU : SUnits) {
1171     dumpNodeAll(SU);
1172     if (ShouldTrackPressure) {
1173       dbgs() << "  Pressure Diff      : ";
1174       getPressureDiff(&SU).dump(*TRI);
1175     }
1176     dbgs() << "  Single Issue       : ";
1177     if (SchedModel.mustBeginGroup(SU.getInstr()) &&
1178         SchedModel.mustEndGroup(SU.getInstr()))
1179       dbgs() << "true;";
1180     else
1181       dbgs() << "false;";
1182     dbgs() << '\n';
1183   }
1184   if (ExitSU.getInstr() != nullptr)
1185     dumpNodeAll(ExitSU);
1186 #endif
1187 }
1188 
1189 /// schedule - Called back from MachineScheduler::runOnMachineFunction
1190 /// after setting up the current scheduling region. [RegionBegin, RegionEnd)
1191 /// only includes instructions that have DAG nodes, not scheduling boundaries.
1192 ///
1193 /// This is a skeletal driver, with all the functionality pushed into helpers,
1194 /// so that it can be easily extended by experimental schedulers. Generally,
1195 /// implementing MachineSchedStrategy should be sufficient to implement a new
1196 /// scheduling algorithm. However, if a scheduler further subclasses
1197 /// ScheduleDAGMILive then it will want to override this virtual method in order
1198 /// to update any specialized state.
1199 void ScheduleDAGMILive::schedule() {
1200   LLVM_DEBUG(dbgs() << "ScheduleDAGMILive::schedule starting\n");
1201   LLVM_DEBUG(SchedImpl->dumpPolicy());
1202   buildDAGWithRegPressure();
1203 
1204   postprocessDAG();
1205 
1206   SmallVector<SUnit*, 8> TopRoots, BotRoots;
1207   findRootsAndBiasEdges(TopRoots, BotRoots);
1208 
1209   // Initialize the strategy before modifying the DAG.
1210   // This may initialize a DFSResult to be used for queue priority.
1211   SchedImpl->initialize(this);
1212 
1213   LLVM_DEBUG(dump());
1214   if (PrintDAGs) dump();
1215   if (ViewMISchedDAGs) viewGraph();
1216 
1217   // Initialize ready queues now that the DAG and priority data are finalized.
1218   initQueues(TopRoots, BotRoots);
1219 
1220   bool IsTopNode = false;
1221   while (true) {
1222     LLVM_DEBUG(dbgs() << "** ScheduleDAGMILive::schedule picking next node\n");
1223     SUnit *SU = SchedImpl->pickNode(IsTopNode);
1224     if (!SU) break;
1225 
1226     assert(!SU->isScheduled && "Node already scheduled");
1227     if (!checkSchedLimit())
1228       break;
1229 
1230     scheduleMI(SU, IsTopNode);
1231 
1232     if (DFSResult) {
1233       unsigned SubtreeID = DFSResult->getSubtreeID(SU);
1234       if (!ScheduledTrees.test(SubtreeID)) {
1235         ScheduledTrees.set(SubtreeID);
1236         DFSResult->scheduleTree(SubtreeID);
1237         SchedImpl->scheduleTree(SubtreeID);
1238       }
1239     }
1240 
1241     // Notify the scheduling strategy after updating the DAG.
1242     SchedImpl->schedNode(SU, IsTopNode);
1243 
1244     updateQueues(SU, IsTopNode);
1245   }
1246   assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
1247 
1248   placeDebugValues();
1249 
1250   LLVM_DEBUG({
1251     dbgs() << "*** Final schedule for "
1252            << printMBBReference(*begin()->getParent()) << " ***\n";
1253     dumpSchedule();
1254     dbgs() << '\n';
1255   });
1256 }
1257 
1258 /// Build the DAG and setup three register pressure trackers.
1259 void ScheduleDAGMILive::buildDAGWithRegPressure() {
1260   if (!ShouldTrackPressure) {
1261     RPTracker.reset();
1262     RegionCriticalPSets.clear();
1263     buildSchedGraph(AA);
1264     return;
1265   }
1266 
1267   // Initialize the register pressure tracker used by buildSchedGraph.
1268   RPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd,
1269                  ShouldTrackLaneMasks, /*TrackUntiedDefs=*/true);
1270 
1271   // Account for liveness generate by the region boundary.
1272   if (LiveRegionEnd != RegionEnd)
1273     RPTracker.recede();
1274 
1275   // Build the DAG, and compute current register pressure.
1276   buildSchedGraph(AA, &RPTracker, &SUPressureDiffs, LIS, ShouldTrackLaneMasks);
1277 
1278   // Initialize top/bottom trackers after computing region pressure.
1279   initRegPressure();
1280 }
1281 
1282 void ScheduleDAGMILive::computeDFSResult() {
1283   if (!DFSResult)
1284     DFSResult = new SchedDFSResult(/*BottomU*/true, MinSubtreeSize);
1285   DFSResult->clear();
1286   ScheduledTrees.clear();
1287   DFSResult->resize(SUnits.size());
1288   DFSResult->compute(SUnits);
1289   ScheduledTrees.resize(DFSResult->getNumSubtrees());
1290 }
1291 
1292 /// Compute the max cyclic critical path through the DAG. The scheduling DAG
1293 /// only provides the critical path for single block loops. To handle loops that
1294 /// span blocks, we could use the vreg path latencies provided by
1295 /// MachineTraceMetrics instead. However, MachineTraceMetrics is not currently
1296 /// available for use in the scheduler.
1297 ///
1298 /// The cyclic path estimation identifies a def-use pair that crosses the back
1299 /// edge and considers the depth and height of the nodes. For example, consider
1300 /// the following instruction sequence where each instruction has unit latency
1301 /// and defines an epomymous virtual register:
1302 ///
1303 /// a->b(a,c)->c(b)->d(c)->exit
1304 ///
1305 /// The cyclic critical path is a two cycles: b->c->b
1306 /// The acyclic critical path is four cycles: a->b->c->d->exit
1307 /// LiveOutHeight = height(c) = len(c->d->exit) = 2
1308 /// LiveOutDepth = depth(c) + 1 = len(a->b->c) + 1 = 3
1309 /// LiveInHeight = height(b) + 1 = len(b->c->d->exit) + 1 = 4
1310 /// LiveInDepth = depth(b) = len(a->b) = 1
1311 ///
1312 /// LiveOutDepth - LiveInDepth = 3 - 1 = 2
1313 /// LiveInHeight - LiveOutHeight = 4 - 2 = 2
1314 /// CyclicCriticalPath = min(2, 2) = 2
1315 ///
1316 /// This could be relevant to PostRA scheduling, but is currently implemented
1317 /// assuming LiveIntervals.
1318 unsigned ScheduleDAGMILive::computeCyclicCriticalPath() {
1319   // This only applies to single block loop.
1320   if (!BB->isSuccessor(BB))
1321     return 0;
1322 
1323   unsigned MaxCyclicLatency = 0;
1324   // Visit each live out vreg def to find def/use pairs that cross iterations.
1325   for (const RegisterMaskPair &P : RPTracker.getPressure().LiveOutRegs) {
1326     unsigned Reg = P.RegUnit;
1327     if (!Register::isVirtualRegister(Reg))
1328       continue;
1329     const LiveInterval &LI = LIS->getInterval(Reg);
1330     const VNInfo *DefVNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
1331     if (!DefVNI)
1332       continue;
1333 
1334     MachineInstr *DefMI = LIS->getInstructionFromIndex(DefVNI->def);
1335     const SUnit *DefSU = getSUnit(DefMI);
1336     if (!DefSU)
1337       continue;
1338 
1339     unsigned LiveOutHeight = DefSU->getHeight();
1340     unsigned LiveOutDepth = DefSU->getDepth() + DefSU->Latency;
1341     // Visit all local users of the vreg def.
1342     for (const VReg2SUnit &V2SU
1343          : make_range(VRegUses.find(Reg), VRegUses.end())) {
1344       SUnit *SU = V2SU.SU;
1345       if (SU == &ExitSU)
1346         continue;
1347 
1348       // Only consider uses of the phi.
1349       LiveQueryResult LRQ = LI.Query(LIS->getInstructionIndex(*SU->getInstr()));
1350       if (!LRQ.valueIn()->isPHIDef())
1351         continue;
1352 
1353       // Assume that a path spanning two iterations is a cycle, which could
1354       // overestimate in strange cases. This allows cyclic latency to be
1355       // estimated as the minimum slack of the vreg's depth or height.
1356       unsigned CyclicLatency = 0;
1357       if (LiveOutDepth > SU->getDepth())
1358         CyclicLatency = LiveOutDepth - SU->getDepth();
1359 
1360       unsigned LiveInHeight = SU->getHeight() + DefSU->Latency;
1361       if (LiveInHeight > LiveOutHeight) {
1362         if (LiveInHeight - LiveOutHeight < CyclicLatency)
1363           CyclicLatency = LiveInHeight - LiveOutHeight;
1364       } else
1365         CyclicLatency = 0;
1366 
1367       LLVM_DEBUG(dbgs() << "Cyclic Path: SU(" << DefSU->NodeNum << ") -> SU("
1368                         << SU->NodeNum << ") = " << CyclicLatency << "c\n");
1369       if (CyclicLatency > MaxCyclicLatency)
1370         MaxCyclicLatency = CyclicLatency;
1371     }
1372   }
1373   LLVM_DEBUG(dbgs() << "Cyclic Critical Path: " << MaxCyclicLatency << "c\n");
1374   return MaxCyclicLatency;
1375 }
1376 
1377 /// Release ExitSU predecessors and setup scheduler queues. Re-position
1378 /// the Top RP tracker in case the region beginning has changed.
1379 void ScheduleDAGMILive::initQueues(ArrayRef<SUnit*> TopRoots,
1380                                    ArrayRef<SUnit*> BotRoots) {
1381   ScheduleDAGMI::initQueues(TopRoots, BotRoots);
1382   if (ShouldTrackPressure) {
1383     assert(TopRPTracker.getPos() == RegionBegin && "bad initial Top tracker");
1384     TopRPTracker.setPos(CurrentTop);
1385   }
1386 }
1387 
1388 /// Move an instruction and update register pressure.
1389 void ScheduleDAGMILive::scheduleMI(SUnit *SU, bool IsTopNode) {
1390   // Move the instruction to its new location in the instruction stream.
1391   MachineInstr *MI = SU->getInstr();
1392 
1393   if (IsTopNode) {
1394     assert(SU->isTopReady() && "node still has unscheduled dependencies");
1395     if (&*CurrentTop == MI)
1396       CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
1397     else {
1398       moveInstruction(MI, CurrentTop);
1399       TopRPTracker.setPos(MI);
1400     }
1401 
1402     if (ShouldTrackPressure) {
1403       // Update top scheduled pressure.
1404       RegisterOperands RegOpers;
1405       RegOpers.collect(*MI, *TRI, MRI, ShouldTrackLaneMasks, false);
1406       if (ShouldTrackLaneMasks) {
1407         // Adjust liveness and add missing dead+read-undef flags.
1408         SlotIndex SlotIdx = LIS->getInstructionIndex(*MI).getRegSlot();
1409         RegOpers.adjustLaneLiveness(*LIS, MRI, SlotIdx, MI);
1410       } else {
1411         // Adjust for missing dead-def flags.
1412         RegOpers.detectDeadDefs(*MI, *LIS);
1413       }
1414 
1415       TopRPTracker.advance(RegOpers);
1416       assert(TopRPTracker.getPos() == CurrentTop && "out of sync");
1417       LLVM_DEBUG(dbgs() << "Top Pressure:\n"; dumpRegSetPressure(
1418                      TopRPTracker.getRegSetPressureAtPos(), TRI););
1419 
1420       updateScheduledPressure(SU, TopRPTracker.getPressure().MaxSetPressure);
1421     }
1422   } else {
1423     assert(SU->isBottomReady() && "node still has unscheduled dependencies");
1424     MachineBasicBlock::iterator priorII =
1425       priorNonDebug(CurrentBottom, CurrentTop);
1426     if (&*priorII == MI)
1427       CurrentBottom = priorII;
1428     else {
1429       if (&*CurrentTop == MI) {
1430         CurrentTop = nextIfDebug(++CurrentTop, priorII);
1431         TopRPTracker.setPos(CurrentTop);
1432       }
1433       moveInstruction(MI, CurrentBottom);
1434       CurrentBottom = MI;
1435       BotRPTracker.setPos(CurrentBottom);
1436     }
1437     if (ShouldTrackPressure) {
1438       RegisterOperands RegOpers;
1439       RegOpers.collect(*MI, *TRI, MRI, ShouldTrackLaneMasks, false);
1440       if (ShouldTrackLaneMasks) {
1441         // Adjust liveness and add missing dead+read-undef flags.
1442         SlotIndex SlotIdx = LIS->getInstructionIndex(*MI).getRegSlot();
1443         RegOpers.adjustLaneLiveness(*LIS, MRI, SlotIdx, MI);
1444       } else {
1445         // Adjust for missing dead-def flags.
1446         RegOpers.detectDeadDefs(*MI, *LIS);
1447       }
1448 
1449       if (BotRPTracker.getPos() != CurrentBottom)
1450         BotRPTracker.recedeSkipDebugValues();
1451       SmallVector<RegisterMaskPair, 8> LiveUses;
1452       BotRPTracker.recede(RegOpers, &LiveUses);
1453       assert(BotRPTracker.getPos() == CurrentBottom && "out of sync");
1454       LLVM_DEBUG(dbgs() << "Bottom Pressure:\n"; dumpRegSetPressure(
1455                      BotRPTracker.getRegSetPressureAtPos(), TRI););
1456 
1457       updateScheduledPressure(SU, BotRPTracker.getPressure().MaxSetPressure);
1458       updatePressureDiffs(LiveUses);
1459     }
1460   }
1461 }
1462 
1463 //===----------------------------------------------------------------------===//
1464 // BaseMemOpClusterMutation - DAG post-processing to cluster loads or stores.
1465 //===----------------------------------------------------------------------===//
1466 
1467 namespace {
1468 
1469 /// Post-process the DAG to create cluster edges between neighboring
1470 /// loads or between neighboring stores.
1471 class BaseMemOpClusterMutation : public ScheduleDAGMutation {
1472   struct MemOpInfo {
1473     SUnit *SU;
1474     SmallVector<const MachineOperand *, 4> BaseOps;
1475     int64_t Offset;
1476 
1477     MemOpInfo(SUnit *SU, ArrayRef<const MachineOperand *> BaseOps,
1478               int64_t Offset)
1479         : SU(SU), BaseOps(BaseOps.begin(), BaseOps.end()), Offset(Offset) {}
1480 
1481     static bool Compare(const MachineOperand *const &A,
1482                         const MachineOperand *const &B) {
1483       if (A->getType() != B->getType())
1484         return A->getType() < B->getType();
1485       if (A->isReg())
1486         return A->getReg() < B->getReg();
1487       if (A->isFI()) {
1488         const MachineFunction &MF = *A->getParent()->getParent()->getParent();
1489         const TargetFrameLowering &TFI = *MF.getSubtarget().getFrameLowering();
1490         bool StackGrowsDown = TFI.getStackGrowthDirection() ==
1491                               TargetFrameLowering::StackGrowsDown;
1492         return StackGrowsDown ? A->getIndex() > B->getIndex()
1493                               : A->getIndex() < B->getIndex();
1494       }
1495 
1496       llvm_unreachable("MemOpClusterMutation only supports register or frame "
1497                        "index bases.");
1498     }
1499 
1500     bool operator<(const MemOpInfo &RHS) const {
1501       // FIXME: Don't compare everything twice. Maybe use C++20 three way
1502       // comparison instead when it's available.
1503       if (std::lexicographical_compare(BaseOps.begin(), BaseOps.end(),
1504                                        RHS.BaseOps.begin(), RHS.BaseOps.end(),
1505                                        Compare))
1506         return true;
1507       if (std::lexicographical_compare(RHS.BaseOps.begin(), RHS.BaseOps.end(),
1508                                        BaseOps.begin(), BaseOps.end(), Compare))
1509         return false;
1510       if (Offset != RHS.Offset)
1511         return Offset < RHS.Offset;
1512       return SU->NodeNum < RHS.SU->NodeNum;
1513     }
1514   };
1515 
1516   const TargetInstrInfo *TII;
1517   const TargetRegisterInfo *TRI;
1518   bool IsLoad;
1519 
1520 public:
1521   BaseMemOpClusterMutation(const TargetInstrInfo *tii,
1522                            const TargetRegisterInfo *tri, bool IsLoad)
1523       : TII(tii), TRI(tri), IsLoad(IsLoad) {}
1524 
1525   void apply(ScheduleDAGInstrs *DAGInstrs) override;
1526 
1527 protected:
1528   void clusterNeighboringMemOps(ArrayRef<SUnit *> MemOps, ScheduleDAGInstrs *DAG);
1529 };
1530 
1531 class StoreClusterMutation : public BaseMemOpClusterMutation {
1532 public:
1533   StoreClusterMutation(const TargetInstrInfo *tii,
1534                        const TargetRegisterInfo *tri)
1535       : BaseMemOpClusterMutation(tii, tri, false) {}
1536 };
1537 
1538 class LoadClusterMutation : public BaseMemOpClusterMutation {
1539 public:
1540   LoadClusterMutation(const TargetInstrInfo *tii, const TargetRegisterInfo *tri)
1541       : BaseMemOpClusterMutation(tii, tri, true) {}
1542 };
1543 
1544 } // end anonymous namespace
1545 
1546 namespace llvm {
1547 
1548 std::unique_ptr<ScheduleDAGMutation>
1549 createLoadClusterDAGMutation(const TargetInstrInfo *TII,
1550                              const TargetRegisterInfo *TRI) {
1551   return EnableMemOpCluster ? std::make_unique<LoadClusterMutation>(TII, TRI)
1552                             : nullptr;
1553 }
1554 
1555 std::unique_ptr<ScheduleDAGMutation>
1556 createStoreClusterDAGMutation(const TargetInstrInfo *TII,
1557                               const TargetRegisterInfo *TRI) {
1558   return EnableMemOpCluster ? std::make_unique<StoreClusterMutation>(TII, TRI)
1559                             : nullptr;
1560 }
1561 
1562 } // end namespace llvm
1563 
1564 void BaseMemOpClusterMutation::clusterNeighboringMemOps(
1565     ArrayRef<SUnit *> MemOps, ScheduleDAGInstrs *DAG) {
1566   SmallVector<MemOpInfo, 32> MemOpRecords;
1567   for (SUnit *SU : MemOps) {
1568     SmallVector<const MachineOperand *, 4> BaseOps;
1569     int64_t Offset;
1570     if (TII->getMemOperandsWithOffset(*SU->getInstr(), BaseOps, Offset, TRI))
1571       MemOpRecords.push_back(MemOpInfo(SU, BaseOps, Offset));
1572 #ifndef NDEBUG
1573     for (auto *Op : BaseOps)
1574       assert(Op);
1575 #endif
1576   }
1577   if (MemOpRecords.size() < 2)
1578     return;
1579 
1580   llvm::sort(MemOpRecords);
1581   unsigned ClusterLength = 1;
1582   for (unsigned Idx = 0, End = MemOpRecords.size(); Idx < (End - 1); ++Idx) {
1583     SUnit *SUa = MemOpRecords[Idx].SU;
1584     SUnit *SUb = MemOpRecords[Idx+1].SU;
1585     if (TII->shouldClusterMemOps(MemOpRecords[Idx].BaseOps,
1586                                  MemOpRecords[Idx + 1].BaseOps,
1587                                  ClusterLength + 1)) {
1588       if (SUa->NodeNum > SUb->NodeNum)
1589         std::swap(SUa, SUb);
1590       if (DAG->addEdge(SUb, SDep(SUa, SDep::Cluster))) {
1591         LLVM_DEBUG(dbgs() << "Cluster ld/st SU(" << SUa->NodeNum << ") - SU("
1592                           << SUb->NodeNum << ")\n");
1593         // Copy successor edges from SUa to SUb. Interleaving computation
1594         // dependent on SUa can prevent load combining due to register reuse.
1595         // Predecessor edges do not need to be copied from SUb to SUa since
1596         // nearby loads should have effectively the same inputs.
1597         for (const SDep &Succ : SUa->Succs) {
1598           if (Succ.getSUnit() == SUb)
1599             continue;
1600           LLVM_DEBUG(dbgs()
1601                      << "  Copy Succ SU(" << Succ.getSUnit()->NodeNum << ")\n");
1602           DAG->addEdge(Succ.getSUnit(), SDep(SUb, SDep::Artificial));
1603         }
1604         ++ClusterLength;
1605       } else
1606         ClusterLength = 1;
1607     } else
1608       ClusterLength = 1;
1609   }
1610 }
1611 
1612 /// Callback from DAG postProcessing to create cluster edges for loads.
1613 void BaseMemOpClusterMutation::apply(ScheduleDAGInstrs *DAG) {
1614   // Map DAG NodeNum to a set of dependent MemOps in store chain.
1615   DenseMap<unsigned, SmallVector<SUnit *, 4>> StoreChains;
1616   for (SUnit &SU : DAG->SUnits) {
1617     if ((IsLoad && !SU.getInstr()->mayLoad()) ||
1618         (!IsLoad && !SU.getInstr()->mayStore()))
1619       continue;
1620 
1621     unsigned ChainPredID = DAG->SUnits.size();
1622     for (const SDep &Pred : SU.Preds) {
1623       if (Pred.isCtrl()) {
1624         ChainPredID = Pred.getSUnit()->NodeNum;
1625         break;
1626       }
1627     }
1628     // Insert the SU to corresponding store chain.
1629     auto &Chain = StoreChains.FindAndConstruct(ChainPredID).second;
1630     Chain.push_back(&SU);
1631   }
1632 
1633   // Iterate over the store chains.
1634   for (auto &SCD : StoreChains)
1635     clusterNeighboringMemOps(SCD.second, DAG);
1636 }
1637 
1638 //===----------------------------------------------------------------------===//
1639 // CopyConstrain - DAG post-processing to encourage copy elimination.
1640 //===----------------------------------------------------------------------===//
1641 
1642 namespace {
1643 
1644 /// Post-process the DAG to create weak edges from all uses of a copy to
1645 /// the one use that defines the copy's source vreg, most likely an induction
1646 /// variable increment.
1647 class CopyConstrain : public ScheduleDAGMutation {
1648   // Transient state.
1649   SlotIndex RegionBeginIdx;
1650 
1651   // RegionEndIdx is the slot index of the last non-debug instruction in the
1652   // scheduling region. So we may have RegionBeginIdx == RegionEndIdx.
1653   SlotIndex RegionEndIdx;
1654 
1655 public:
1656   CopyConstrain(const TargetInstrInfo *, const TargetRegisterInfo *) {}
1657 
1658   void apply(ScheduleDAGInstrs *DAGInstrs) override;
1659 
1660 protected:
1661   void constrainLocalCopy(SUnit *CopySU, ScheduleDAGMILive *DAG);
1662 };
1663 
1664 } // end anonymous namespace
1665 
1666 namespace llvm {
1667 
1668 std::unique_ptr<ScheduleDAGMutation>
1669 createCopyConstrainDAGMutation(const TargetInstrInfo *TII,
1670                                const TargetRegisterInfo *TRI) {
1671   return std::make_unique<CopyConstrain>(TII, TRI);
1672 }
1673 
1674 } // end namespace llvm
1675 
1676 /// constrainLocalCopy handles two possibilities:
1677 /// 1) Local src:
1678 /// I0:     = dst
1679 /// I1: src = ...
1680 /// I2:     = dst
1681 /// I3: dst = src (copy)
1682 /// (create pred->succ edges I0->I1, I2->I1)
1683 ///
1684 /// 2) Local copy:
1685 /// I0: dst = src (copy)
1686 /// I1:     = dst
1687 /// I2: src = ...
1688 /// I3:     = dst
1689 /// (create pred->succ edges I1->I2, I3->I2)
1690 ///
1691 /// Although the MachineScheduler is currently constrained to single blocks,
1692 /// this algorithm should handle extended blocks. An EBB is a set of
1693 /// contiguously numbered blocks such that the previous block in the EBB is
1694 /// always the single predecessor.
1695 void CopyConstrain::constrainLocalCopy(SUnit *CopySU, ScheduleDAGMILive *DAG) {
1696   LiveIntervals *LIS = DAG->getLIS();
1697   MachineInstr *Copy = CopySU->getInstr();
1698 
1699   // Check for pure vreg copies.
1700   const MachineOperand &SrcOp = Copy->getOperand(1);
1701   Register SrcReg = SrcOp.getReg();
1702   if (!Register::isVirtualRegister(SrcReg) || !SrcOp.readsReg())
1703     return;
1704 
1705   const MachineOperand &DstOp = Copy->getOperand(0);
1706   Register DstReg = DstOp.getReg();
1707   if (!Register::isVirtualRegister(DstReg) || DstOp.isDead())
1708     return;
1709 
1710   // Check if either the dest or source is local. If it's live across a back
1711   // edge, it's not local. Note that if both vregs are live across the back
1712   // edge, we cannot successfully contrain the copy without cyclic scheduling.
1713   // If both the copy's source and dest are local live intervals, then we
1714   // should treat the dest as the global for the purpose of adding
1715   // constraints. This adds edges from source's other uses to the copy.
1716   unsigned LocalReg = SrcReg;
1717   unsigned GlobalReg = DstReg;
1718   LiveInterval *LocalLI = &LIS->getInterval(LocalReg);
1719   if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx)) {
1720     LocalReg = DstReg;
1721     GlobalReg = SrcReg;
1722     LocalLI = &LIS->getInterval(LocalReg);
1723     if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx))
1724       return;
1725   }
1726   LiveInterval *GlobalLI = &LIS->getInterval(GlobalReg);
1727 
1728   // Find the global segment after the start of the local LI.
1729   LiveInterval::iterator GlobalSegment = GlobalLI->find(LocalLI->beginIndex());
1730   // If GlobalLI does not overlap LocalLI->start, then a copy directly feeds a
1731   // local live range. We could create edges from other global uses to the local
1732   // start, but the coalescer should have already eliminated these cases, so
1733   // don't bother dealing with it.
1734   if (GlobalSegment == GlobalLI->end())
1735     return;
1736 
1737   // If GlobalSegment is killed at the LocalLI->start, the call to find()
1738   // returned the next global segment. But if GlobalSegment overlaps with
1739   // LocalLI->start, then advance to the next segment. If a hole in GlobalLI
1740   // exists in LocalLI's vicinity, GlobalSegment will be the end of the hole.
1741   if (GlobalSegment->contains(LocalLI->beginIndex()))
1742     ++GlobalSegment;
1743 
1744   if (GlobalSegment == GlobalLI->end())
1745     return;
1746 
1747   // Check if GlobalLI contains a hole in the vicinity of LocalLI.
1748   if (GlobalSegment != GlobalLI->begin()) {
1749     // Two address defs have no hole.
1750     if (SlotIndex::isSameInstr(std::prev(GlobalSegment)->end,
1751                                GlobalSegment->start)) {
1752       return;
1753     }
1754     // If the prior global segment may be defined by the same two-address
1755     // instruction that also defines LocalLI, then can't make a hole here.
1756     if (SlotIndex::isSameInstr(std::prev(GlobalSegment)->start,
1757                                LocalLI->beginIndex())) {
1758       return;
1759     }
1760     // If GlobalLI has a prior segment, it must be live into the EBB. Otherwise
1761     // it would be a disconnected component in the live range.
1762     assert(std::prev(GlobalSegment)->start < LocalLI->beginIndex() &&
1763            "Disconnected LRG within the scheduling region.");
1764   }
1765   MachineInstr *GlobalDef = LIS->getInstructionFromIndex(GlobalSegment->start);
1766   if (!GlobalDef)
1767     return;
1768 
1769   SUnit *GlobalSU = DAG->getSUnit(GlobalDef);
1770   if (!GlobalSU)
1771     return;
1772 
1773   // GlobalDef is the bottom of the GlobalLI hole. Open the hole by
1774   // constraining the uses of the last local def to precede GlobalDef.
1775   SmallVector<SUnit*,8> LocalUses;
1776   const VNInfo *LastLocalVN = LocalLI->getVNInfoBefore(LocalLI->endIndex());
1777   MachineInstr *LastLocalDef = LIS->getInstructionFromIndex(LastLocalVN->def);
1778   SUnit *LastLocalSU = DAG->getSUnit(LastLocalDef);
1779   for (const SDep &Succ : LastLocalSU->Succs) {
1780     if (Succ.getKind() != SDep::Data || Succ.getReg() != LocalReg)
1781       continue;
1782     if (Succ.getSUnit() == GlobalSU)
1783       continue;
1784     if (!DAG->canAddEdge(GlobalSU, Succ.getSUnit()))
1785       return;
1786     LocalUses.push_back(Succ.getSUnit());
1787   }
1788   // Open the top of the GlobalLI hole by constraining any earlier global uses
1789   // to precede the start of LocalLI.
1790   SmallVector<SUnit*,8> GlobalUses;
1791   MachineInstr *FirstLocalDef =
1792     LIS->getInstructionFromIndex(LocalLI->beginIndex());
1793   SUnit *FirstLocalSU = DAG->getSUnit(FirstLocalDef);
1794   for (const SDep &Pred : GlobalSU->Preds) {
1795     if (Pred.getKind() != SDep::Anti || Pred.getReg() != GlobalReg)
1796       continue;
1797     if (Pred.getSUnit() == FirstLocalSU)
1798       continue;
1799     if (!DAG->canAddEdge(FirstLocalSU, Pred.getSUnit()))
1800       return;
1801     GlobalUses.push_back(Pred.getSUnit());
1802   }
1803   LLVM_DEBUG(dbgs() << "Constraining copy SU(" << CopySU->NodeNum << ")\n");
1804   // Add the weak edges.
1805   for (SmallVectorImpl<SUnit*>::const_iterator
1806          I = LocalUses.begin(), E = LocalUses.end(); I != E; ++I) {
1807     LLVM_DEBUG(dbgs() << "  Local use SU(" << (*I)->NodeNum << ") -> SU("
1808                       << GlobalSU->NodeNum << ")\n");
1809     DAG->addEdge(GlobalSU, SDep(*I, SDep::Weak));
1810   }
1811   for (SmallVectorImpl<SUnit*>::const_iterator
1812          I = GlobalUses.begin(), E = GlobalUses.end(); I != E; ++I) {
1813     LLVM_DEBUG(dbgs() << "  Global use SU(" << (*I)->NodeNum << ") -> SU("
1814                       << FirstLocalSU->NodeNum << ")\n");
1815     DAG->addEdge(FirstLocalSU, SDep(*I, SDep::Weak));
1816   }
1817 }
1818 
1819 /// Callback from DAG postProcessing to create weak edges to encourage
1820 /// copy elimination.
1821 void CopyConstrain::apply(ScheduleDAGInstrs *DAGInstrs) {
1822   ScheduleDAGMI *DAG = static_cast<ScheduleDAGMI*>(DAGInstrs);
1823   assert(DAG->hasVRegLiveness() && "Expect VRegs with LiveIntervals");
1824 
1825   MachineBasicBlock::iterator FirstPos = nextIfDebug(DAG->begin(), DAG->end());
1826   if (FirstPos == DAG->end())
1827     return;
1828   RegionBeginIdx = DAG->getLIS()->getInstructionIndex(*FirstPos);
1829   RegionEndIdx = DAG->getLIS()->getInstructionIndex(
1830       *priorNonDebug(DAG->end(), DAG->begin()));
1831 
1832   for (SUnit &SU : DAG->SUnits) {
1833     if (!SU.getInstr()->isCopy())
1834       continue;
1835 
1836     constrainLocalCopy(&SU, static_cast<ScheduleDAGMILive*>(DAG));
1837   }
1838 }
1839 
1840 //===----------------------------------------------------------------------===//
1841 // MachineSchedStrategy helpers used by GenericScheduler, GenericPostScheduler
1842 // and possibly other custom schedulers.
1843 //===----------------------------------------------------------------------===//
1844 
1845 static const unsigned InvalidCycle = ~0U;
1846 
1847 SchedBoundary::~SchedBoundary() { delete HazardRec; }
1848 
1849 /// Given a Count of resource usage and a Latency value, return true if a
1850 /// SchedBoundary becomes resource limited.
1851 /// If we are checking after scheduling a node, we should return true when
1852 /// we just reach the resource limit.
1853 static bool checkResourceLimit(unsigned LFactor, unsigned Count,
1854                                unsigned Latency, bool AfterSchedNode) {
1855   int ResCntFactor = (int)(Count - (Latency * LFactor));
1856   if (AfterSchedNode)
1857     return ResCntFactor >= (int)LFactor;
1858   else
1859     return ResCntFactor > (int)LFactor;
1860 }
1861 
1862 void SchedBoundary::reset() {
1863   // A new HazardRec is created for each DAG and owned by SchedBoundary.
1864   // Destroying and reconstructing it is very expensive though. So keep
1865   // invalid, placeholder HazardRecs.
1866   if (HazardRec && HazardRec->isEnabled()) {
1867     delete HazardRec;
1868     HazardRec = nullptr;
1869   }
1870   Available.clear();
1871   Pending.clear();
1872   CheckPending = false;
1873   CurrCycle = 0;
1874   CurrMOps = 0;
1875   MinReadyCycle = std::numeric_limits<unsigned>::max();
1876   ExpectedLatency = 0;
1877   DependentLatency = 0;
1878   RetiredMOps = 0;
1879   MaxExecutedResCount = 0;
1880   ZoneCritResIdx = 0;
1881   IsResourceLimited = false;
1882   ReservedCycles.clear();
1883   ReservedCyclesIndex.clear();
1884 #ifndef NDEBUG
1885   // Track the maximum number of stall cycles that could arise either from the
1886   // latency of a DAG edge or the number of cycles that a processor resource is
1887   // reserved (SchedBoundary::ReservedCycles).
1888   MaxObservedStall = 0;
1889 #endif
1890   // Reserve a zero-count for invalid CritResIdx.
1891   ExecutedResCounts.resize(1);
1892   assert(!ExecutedResCounts[0] && "nonzero count for bad resource");
1893 }
1894 
1895 void SchedRemainder::
1896 init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel) {
1897   reset();
1898   if (!SchedModel->hasInstrSchedModel())
1899     return;
1900   RemainingCounts.resize(SchedModel->getNumProcResourceKinds());
1901   for (SUnit &SU : DAG->SUnits) {
1902     const MCSchedClassDesc *SC = DAG->getSchedClass(&SU);
1903     RemIssueCount += SchedModel->getNumMicroOps(SU.getInstr(), SC)
1904       * SchedModel->getMicroOpFactor();
1905     for (TargetSchedModel::ProcResIter
1906            PI = SchedModel->getWriteProcResBegin(SC),
1907            PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1908       unsigned PIdx = PI->ProcResourceIdx;
1909       unsigned Factor = SchedModel->getResourceFactor(PIdx);
1910       RemainingCounts[PIdx] += (Factor * PI->Cycles);
1911     }
1912   }
1913 }
1914 
1915 void SchedBoundary::
1916 init(ScheduleDAGMI *dag, const TargetSchedModel *smodel, SchedRemainder *rem) {
1917   reset();
1918   DAG = dag;
1919   SchedModel = smodel;
1920   Rem = rem;
1921   if (SchedModel->hasInstrSchedModel()) {
1922     unsigned ResourceCount = SchedModel->getNumProcResourceKinds();
1923     ReservedCyclesIndex.resize(ResourceCount);
1924     ExecutedResCounts.resize(ResourceCount);
1925     unsigned NumUnits = 0;
1926 
1927     for (unsigned i = 0; i < ResourceCount; ++i) {
1928       ReservedCyclesIndex[i] = NumUnits;
1929       NumUnits += SchedModel->getProcResource(i)->NumUnits;
1930     }
1931 
1932     ReservedCycles.resize(NumUnits, InvalidCycle);
1933   }
1934 }
1935 
1936 /// Compute the stall cycles based on this SUnit's ready time. Heuristics treat
1937 /// these "soft stalls" differently than the hard stall cycles based on CPU
1938 /// resources and computed by checkHazard(). A fully in-order model
1939 /// (MicroOpBufferSize==0) will not make use of this since instructions are not
1940 /// available for scheduling until they are ready. However, a weaker in-order
1941 /// model may use this for heuristics. For example, if a processor has in-order
1942 /// behavior when reading certain resources, this may come into play.
1943 unsigned SchedBoundary::getLatencyStallCycles(SUnit *SU) {
1944   if (!SU->isUnbuffered)
1945     return 0;
1946 
1947   unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
1948   if (ReadyCycle > CurrCycle)
1949     return ReadyCycle - CurrCycle;
1950   return 0;
1951 }
1952 
1953 /// Compute the next cycle at which the given processor resource unit
1954 /// can be scheduled.
1955 unsigned SchedBoundary::getNextResourceCycleByInstance(unsigned InstanceIdx,
1956                                                        unsigned Cycles) {
1957   unsigned NextUnreserved = ReservedCycles[InstanceIdx];
1958   // If this resource has never been used, always return cycle zero.
1959   if (NextUnreserved == InvalidCycle)
1960     return 0;
1961   // For bottom-up scheduling add the cycles needed for the current operation.
1962   if (!isTop())
1963     NextUnreserved += Cycles;
1964   return NextUnreserved;
1965 }
1966 
1967 /// Compute the next cycle at which the given processor resource can be
1968 /// scheduled.  Returns the next cycle and the index of the processor resource
1969 /// instance in the reserved cycles vector.
1970 std::pair<unsigned, unsigned>
1971 SchedBoundary::getNextResourceCycle(unsigned PIdx, unsigned Cycles) {
1972   unsigned MinNextUnreserved = InvalidCycle;
1973   unsigned InstanceIdx = 0;
1974   unsigned StartIndex = ReservedCyclesIndex[PIdx];
1975   unsigned NumberOfInstances = SchedModel->getProcResource(PIdx)->NumUnits;
1976   assert(NumberOfInstances > 0 &&
1977          "Cannot have zero instances of a ProcResource");
1978 
1979   for (unsigned I = StartIndex, End = StartIndex + NumberOfInstances; I < End;
1980        ++I) {
1981     unsigned NextUnreserved = getNextResourceCycleByInstance(I, Cycles);
1982     if (MinNextUnreserved > NextUnreserved) {
1983       InstanceIdx = I;
1984       MinNextUnreserved = NextUnreserved;
1985     }
1986   }
1987   return std::make_pair(MinNextUnreserved, InstanceIdx);
1988 }
1989 
1990 /// Does this SU have a hazard within the current instruction group.
1991 ///
1992 /// The scheduler supports two modes of hazard recognition. The first is the
1993 /// ScheduleHazardRecognizer API. It is a fully general hazard recognizer that
1994 /// supports highly complicated in-order reservation tables
1995 /// (ScoreboardHazardRecognizer) and arbitrary target-specific logic.
1996 ///
1997 /// The second is a streamlined mechanism that checks for hazards based on
1998 /// simple counters that the scheduler itself maintains. It explicitly checks
1999 /// for instruction dispatch limitations, including the number of micro-ops that
2000 /// can dispatch per cycle.
2001 ///
2002 /// TODO: Also check whether the SU must start a new group.
2003 bool SchedBoundary::checkHazard(SUnit *SU) {
2004   if (HazardRec->isEnabled()
2005       && HazardRec->getHazardType(SU) != ScheduleHazardRecognizer::NoHazard) {
2006     return true;
2007   }
2008 
2009   unsigned uops = SchedModel->getNumMicroOps(SU->getInstr());
2010   if ((CurrMOps > 0) && (CurrMOps + uops > SchedModel->getIssueWidth())) {
2011     LLVM_DEBUG(dbgs() << "  SU(" << SU->NodeNum << ") uops="
2012                       << SchedModel->getNumMicroOps(SU->getInstr()) << '\n');
2013     return true;
2014   }
2015 
2016   if (CurrMOps > 0 &&
2017       ((isTop() && SchedModel->mustBeginGroup(SU->getInstr())) ||
2018        (!isTop() && SchedModel->mustEndGroup(SU->getInstr())))) {
2019     LLVM_DEBUG(dbgs() << "  hazard: SU(" << SU->NodeNum << ") must "
2020                       << (isTop() ? "begin" : "end") << " group\n");
2021     return true;
2022   }
2023 
2024   if (SchedModel->hasInstrSchedModel() && SU->hasReservedResource) {
2025     const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2026     for (const MCWriteProcResEntry &PE :
2027           make_range(SchedModel->getWriteProcResBegin(SC),
2028                      SchedModel->getWriteProcResEnd(SC))) {
2029       unsigned ResIdx = PE.ProcResourceIdx;
2030       unsigned Cycles = PE.Cycles;
2031       unsigned NRCycle, InstanceIdx;
2032       std::tie(NRCycle, InstanceIdx) = getNextResourceCycle(ResIdx, Cycles);
2033       if (NRCycle > CurrCycle) {
2034 #ifndef NDEBUG
2035         MaxObservedStall = std::max(Cycles, MaxObservedStall);
2036 #endif
2037         LLVM_DEBUG(dbgs() << "  SU(" << SU->NodeNum << ") "
2038                           << SchedModel->getResourceName(ResIdx)
2039                           << '[' << InstanceIdx - ReservedCyclesIndex[ResIdx]  << ']'
2040                           << "=" << NRCycle << "c\n");
2041         return true;
2042       }
2043     }
2044   }
2045   return false;
2046 }
2047 
2048 // Find the unscheduled node in ReadySUs with the highest latency.
2049 unsigned SchedBoundary::
2050 findMaxLatency(ArrayRef<SUnit*> ReadySUs) {
2051   SUnit *LateSU = nullptr;
2052   unsigned RemLatency = 0;
2053   for (SUnit *SU : ReadySUs) {
2054     unsigned L = getUnscheduledLatency(SU);
2055     if (L > RemLatency) {
2056       RemLatency = L;
2057       LateSU = SU;
2058     }
2059   }
2060   if (LateSU) {
2061     LLVM_DEBUG(dbgs() << Available.getName() << " RemLatency SU("
2062                       << LateSU->NodeNum << ") " << RemLatency << "c\n");
2063   }
2064   return RemLatency;
2065 }
2066 
2067 // Count resources in this zone and the remaining unscheduled
2068 // instruction. Return the max count, scaled. Set OtherCritIdx to the critical
2069 // resource index, or zero if the zone is issue limited.
2070 unsigned SchedBoundary::
2071 getOtherResourceCount(unsigned &OtherCritIdx) {
2072   OtherCritIdx = 0;
2073   if (!SchedModel->hasInstrSchedModel())
2074     return 0;
2075 
2076   unsigned OtherCritCount = Rem->RemIssueCount
2077     + (RetiredMOps * SchedModel->getMicroOpFactor());
2078   LLVM_DEBUG(dbgs() << "  " << Available.getName() << " + Remain MOps: "
2079                     << OtherCritCount / SchedModel->getMicroOpFactor() << '\n');
2080   for (unsigned PIdx = 1, PEnd = SchedModel->getNumProcResourceKinds();
2081        PIdx != PEnd; ++PIdx) {
2082     unsigned OtherCount = getResourceCount(PIdx) + Rem->RemainingCounts[PIdx];
2083     if (OtherCount > OtherCritCount) {
2084       OtherCritCount = OtherCount;
2085       OtherCritIdx = PIdx;
2086     }
2087   }
2088   if (OtherCritIdx) {
2089     LLVM_DEBUG(
2090         dbgs() << "  " << Available.getName() << " + Remain CritRes: "
2091                << OtherCritCount / SchedModel->getResourceFactor(OtherCritIdx)
2092                << " " << SchedModel->getResourceName(OtherCritIdx) << "\n");
2093   }
2094   return OtherCritCount;
2095 }
2096 
2097 void SchedBoundary::releaseNode(SUnit *SU, unsigned ReadyCycle, bool InPQueue,
2098                                 unsigned Idx) {
2099   assert(SU->getInstr() && "Scheduled SUnit must have instr");
2100 
2101 #ifndef NDEBUG
2102   // ReadyCycle was been bumped up to the CurrCycle when this node was
2103   // scheduled, but CurrCycle may have been eagerly advanced immediately after
2104   // scheduling, so may now be greater than ReadyCycle.
2105   if (ReadyCycle > CurrCycle)
2106     MaxObservedStall = std::max(ReadyCycle - CurrCycle, MaxObservedStall);
2107 #endif
2108 
2109   if (ReadyCycle < MinReadyCycle)
2110     MinReadyCycle = ReadyCycle;
2111 
2112   // Check for interlocks first. For the purpose of other heuristics, an
2113   // instruction that cannot issue appears as if it's not in the ReadyQueue.
2114   bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
2115   bool HazardDetected = (!IsBuffered && ReadyCycle > CurrCycle) ||
2116                         checkHazard(SU) || (Available.size() >= ReadyListLimit);
2117 
2118   if (!HazardDetected) {
2119     Available.push(SU);
2120 
2121     if (InPQueue)
2122       Pending.remove(Pending.begin() + Idx);
2123     return;
2124   }
2125 
2126   if (!InPQueue)
2127     Pending.push(SU);
2128 }
2129 
2130 /// Move the boundary of scheduled code by one cycle.
2131 void SchedBoundary::bumpCycle(unsigned NextCycle) {
2132   if (SchedModel->getMicroOpBufferSize() == 0) {
2133     assert(MinReadyCycle < std::numeric_limits<unsigned>::max() &&
2134            "MinReadyCycle uninitialized");
2135     if (MinReadyCycle > NextCycle)
2136       NextCycle = MinReadyCycle;
2137   }
2138   // Update the current micro-ops, which will issue in the next cycle.
2139   unsigned DecMOps = SchedModel->getIssueWidth() * (NextCycle - CurrCycle);
2140   CurrMOps = (CurrMOps <= DecMOps) ? 0 : CurrMOps - DecMOps;
2141 
2142   // Decrement DependentLatency based on the next cycle.
2143   if ((NextCycle - CurrCycle) > DependentLatency)
2144     DependentLatency = 0;
2145   else
2146     DependentLatency -= (NextCycle - CurrCycle);
2147 
2148   if (!HazardRec->isEnabled()) {
2149     // Bypass HazardRec virtual calls.
2150     CurrCycle = NextCycle;
2151   } else {
2152     // Bypass getHazardType calls in case of long latency.
2153     for (; CurrCycle != NextCycle; ++CurrCycle) {
2154       if (isTop())
2155         HazardRec->AdvanceCycle();
2156       else
2157         HazardRec->RecedeCycle();
2158     }
2159   }
2160   CheckPending = true;
2161   IsResourceLimited =
2162       checkResourceLimit(SchedModel->getLatencyFactor(), getCriticalCount(),
2163                          getScheduledLatency(), true);
2164 
2165   LLVM_DEBUG(dbgs() << "Cycle: " << CurrCycle << ' ' << Available.getName()
2166                     << '\n');
2167 }
2168 
2169 void SchedBoundary::incExecutedResources(unsigned PIdx, unsigned Count) {
2170   ExecutedResCounts[PIdx] += Count;
2171   if (ExecutedResCounts[PIdx] > MaxExecutedResCount)
2172     MaxExecutedResCount = ExecutedResCounts[PIdx];
2173 }
2174 
2175 /// Add the given processor resource to this scheduled zone.
2176 ///
2177 /// \param Cycles indicates the number of consecutive (non-pipelined) cycles
2178 /// during which this resource is consumed.
2179 ///
2180 /// \return the next cycle at which the instruction may execute without
2181 /// oversubscribing resources.
2182 unsigned SchedBoundary::
2183 countResource(unsigned PIdx, unsigned Cycles, unsigned NextCycle) {
2184   unsigned Factor = SchedModel->getResourceFactor(PIdx);
2185   unsigned Count = Factor * Cycles;
2186   LLVM_DEBUG(dbgs() << "  " << SchedModel->getResourceName(PIdx) << " +"
2187                     << Cycles << "x" << Factor << "u\n");
2188 
2189   // Update Executed resources counts.
2190   incExecutedResources(PIdx, Count);
2191   assert(Rem->RemainingCounts[PIdx] >= Count && "resource double counted");
2192   Rem->RemainingCounts[PIdx] -= Count;
2193 
2194   // Check if this resource exceeds the current critical resource. If so, it
2195   // becomes the critical resource.
2196   if (ZoneCritResIdx != PIdx && (getResourceCount(PIdx) > getCriticalCount())) {
2197     ZoneCritResIdx = PIdx;
2198     LLVM_DEBUG(dbgs() << "  *** Critical resource "
2199                       << SchedModel->getResourceName(PIdx) << ": "
2200                       << getResourceCount(PIdx) / SchedModel->getLatencyFactor()
2201                       << "c\n");
2202   }
2203   // For reserved resources, record the highest cycle using the resource.
2204   unsigned NextAvailable, InstanceIdx;
2205   std::tie(NextAvailable, InstanceIdx) = getNextResourceCycle(PIdx, Cycles);
2206   if (NextAvailable > CurrCycle) {
2207     LLVM_DEBUG(dbgs() << "  Resource conflict: "
2208                       << SchedModel->getResourceName(PIdx)
2209                       << '[' << InstanceIdx - ReservedCyclesIndex[PIdx]  << ']'
2210                       << " reserved until @" << NextAvailable << "\n");
2211   }
2212   return NextAvailable;
2213 }
2214 
2215 /// Move the boundary of scheduled code by one SUnit.
2216 void SchedBoundary::bumpNode(SUnit *SU) {
2217   // Update the reservation table.
2218   if (HazardRec->isEnabled()) {
2219     if (!isTop() && SU->isCall) {
2220       // Calls are scheduled with their preceding instructions. For bottom-up
2221       // scheduling, clear the pipeline state before emitting.
2222       HazardRec->Reset();
2223     }
2224     HazardRec->EmitInstruction(SU);
2225     // Scheduling an instruction may have made pending instructions available.
2226     CheckPending = true;
2227   }
2228   // checkHazard should prevent scheduling multiple instructions per cycle that
2229   // exceed the issue width.
2230   const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2231   unsigned IncMOps = SchedModel->getNumMicroOps(SU->getInstr());
2232   assert(
2233       (CurrMOps == 0 || (CurrMOps + IncMOps) <= SchedModel->getIssueWidth()) &&
2234       "Cannot schedule this instruction's MicroOps in the current cycle.");
2235 
2236   unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
2237   LLVM_DEBUG(dbgs() << "  Ready @" << ReadyCycle << "c\n");
2238 
2239   unsigned NextCycle = CurrCycle;
2240   switch (SchedModel->getMicroOpBufferSize()) {
2241   case 0:
2242     assert(ReadyCycle <= CurrCycle && "Broken PendingQueue");
2243     break;
2244   case 1:
2245     if (ReadyCycle > NextCycle) {
2246       NextCycle = ReadyCycle;
2247       LLVM_DEBUG(dbgs() << "  *** Stall until: " << ReadyCycle << "\n");
2248     }
2249     break;
2250   default:
2251     // We don't currently model the OOO reorder buffer, so consider all
2252     // scheduled MOps to be "retired". We do loosely model in-order resource
2253     // latency. If this instruction uses an in-order resource, account for any
2254     // likely stall cycles.
2255     if (SU->isUnbuffered && ReadyCycle > NextCycle)
2256       NextCycle = ReadyCycle;
2257     break;
2258   }
2259   RetiredMOps += IncMOps;
2260 
2261   // Update resource counts and critical resource.
2262   if (SchedModel->hasInstrSchedModel()) {
2263     unsigned DecRemIssue = IncMOps * SchedModel->getMicroOpFactor();
2264     assert(Rem->RemIssueCount >= DecRemIssue && "MOps double counted");
2265     Rem->RemIssueCount -= DecRemIssue;
2266     if (ZoneCritResIdx) {
2267       // Scale scheduled micro-ops for comparing with the critical resource.
2268       unsigned ScaledMOps =
2269         RetiredMOps * SchedModel->getMicroOpFactor();
2270 
2271       // If scaled micro-ops are now more than the previous critical resource by
2272       // a full cycle, then micro-ops issue becomes critical.
2273       if ((int)(ScaledMOps - getResourceCount(ZoneCritResIdx))
2274           >= (int)SchedModel->getLatencyFactor()) {
2275         ZoneCritResIdx = 0;
2276         LLVM_DEBUG(dbgs() << "  *** Critical resource NumMicroOps: "
2277                           << ScaledMOps / SchedModel->getLatencyFactor()
2278                           << "c\n");
2279       }
2280     }
2281     for (TargetSchedModel::ProcResIter
2282            PI = SchedModel->getWriteProcResBegin(SC),
2283            PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2284       unsigned RCycle =
2285         countResource(PI->ProcResourceIdx, PI->Cycles, NextCycle);
2286       if (RCycle > NextCycle)
2287         NextCycle = RCycle;
2288     }
2289     if (SU->hasReservedResource) {
2290       // For reserved resources, record the highest cycle using the resource.
2291       // For top-down scheduling, this is the cycle in which we schedule this
2292       // instruction plus the number of cycles the operations reserves the
2293       // resource. For bottom-up is it simply the instruction's cycle.
2294       for (TargetSchedModel::ProcResIter
2295              PI = SchedModel->getWriteProcResBegin(SC),
2296              PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2297         unsigned PIdx = PI->ProcResourceIdx;
2298         if (SchedModel->getProcResource(PIdx)->BufferSize == 0) {
2299           unsigned ReservedUntil, InstanceIdx;
2300           std::tie(ReservedUntil, InstanceIdx) = getNextResourceCycle(PIdx, 0);
2301           if (isTop()) {
2302             ReservedCycles[InstanceIdx] =
2303                 std::max(ReservedUntil, NextCycle + PI->Cycles);
2304           } else
2305             ReservedCycles[InstanceIdx] = NextCycle;
2306         }
2307       }
2308     }
2309   }
2310   // Update ExpectedLatency and DependentLatency.
2311   unsigned &TopLatency = isTop() ? ExpectedLatency : DependentLatency;
2312   unsigned &BotLatency = isTop() ? DependentLatency : ExpectedLatency;
2313   if (SU->getDepth() > TopLatency) {
2314     TopLatency = SU->getDepth();
2315     LLVM_DEBUG(dbgs() << "  " << Available.getName() << " TopLatency SU("
2316                       << SU->NodeNum << ") " << TopLatency << "c\n");
2317   }
2318   if (SU->getHeight() > BotLatency) {
2319     BotLatency = SU->getHeight();
2320     LLVM_DEBUG(dbgs() << "  " << Available.getName() << " BotLatency SU("
2321                       << SU->NodeNum << ") " << BotLatency << "c\n");
2322   }
2323   // If we stall for any reason, bump the cycle.
2324   if (NextCycle > CurrCycle)
2325     bumpCycle(NextCycle);
2326   else
2327     // After updating ZoneCritResIdx and ExpectedLatency, check if we're
2328     // resource limited. If a stall occurred, bumpCycle does this.
2329     IsResourceLimited =
2330         checkResourceLimit(SchedModel->getLatencyFactor(), getCriticalCount(),
2331                            getScheduledLatency(), true);
2332 
2333   // Update CurrMOps after calling bumpCycle to handle stalls, since bumpCycle
2334   // resets CurrMOps. Loop to handle instructions with more MOps than issue in
2335   // one cycle.  Since we commonly reach the max MOps here, opportunistically
2336   // bump the cycle to avoid uselessly checking everything in the readyQ.
2337   CurrMOps += IncMOps;
2338 
2339   // Bump the cycle count for issue group constraints.
2340   // This must be done after NextCycle has been adjust for all other stalls.
2341   // Calling bumpCycle(X) will reduce CurrMOps by one issue group and set
2342   // currCycle to X.
2343   if ((isTop() &&  SchedModel->mustEndGroup(SU->getInstr())) ||
2344       (!isTop() && SchedModel->mustBeginGroup(SU->getInstr()))) {
2345     LLVM_DEBUG(dbgs() << "  Bump cycle to " << (isTop() ? "end" : "begin")
2346                       << " group\n");
2347     bumpCycle(++NextCycle);
2348   }
2349 
2350   while (CurrMOps >= SchedModel->getIssueWidth()) {
2351     LLVM_DEBUG(dbgs() << "  *** Max MOps " << CurrMOps << " at cycle "
2352                       << CurrCycle << '\n');
2353     bumpCycle(++NextCycle);
2354   }
2355   LLVM_DEBUG(dumpScheduledState());
2356 }
2357 
2358 /// Release pending ready nodes in to the available queue. This makes them
2359 /// visible to heuristics.
2360 void SchedBoundary::releasePending() {
2361   // If the available queue is empty, it is safe to reset MinReadyCycle.
2362   if (Available.empty())
2363     MinReadyCycle = std::numeric_limits<unsigned>::max();
2364 
2365   // Check to see if any of the pending instructions are ready to issue.  If
2366   // so, add them to the available queue.
2367   for (unsigned I = 0, E = Pending.size(); I < E; ++I) {
2368     SUnit *SU = *(Pending.begin() + I);
2369     unsigned ReadyCycle = isTop() ? SU->TopReadyCycle : SU->BotReadyCycle;
2370 
2371     if (ReadyCycle < MinReadyCycle)
2372       MinReadyCycle = ReadyCycle;
2373 
2374     if (Available.size() >= ReadyListLimit)
2375       break;
2376 
2377     releaseNode(SU, ReadyCycle, true, I);
2378     if (E != Pending.size()) {
2379       --I;
2380       --E;
2381     }
2382   }
2383   CheckPending = false;
2384 }
2385 
2386 /// Remove SU from the ready set for this boundary.
2387 void SchedBoundary::removeReady(SUnit *SU) {
2388   if (Available.isInQueue(SU))
2389     Available.remove(Available.find(SU));
2390   else {
2391     assert(Pending.isInQueue(SU) && "bad ready count");
2392     Pending.remove(Pending.find(SU));
2393   }
2394 }
2395 
2396 /// If this queue only has one ready candidate, return it. As a side effect,
2397 /// defer any nodes that now hit a hazard, and advance the cycle until at least
2398 /// one node is ready. If multiple instructions are ready, return NULL.
2399 SUnit *SchedBoundary::pickOnlyChoice() {
2400   if (CheckPending)
2401     releasePending();
2402 
2403   if (CurrMOps > 0) {
2404     // Defer any ready instrs that now have a hazard.
2405     for (ReadyQueue::iterator I = Available.begin(); I != Available.end();) {
2406       if (checkHazard(*I)) {
2407         Pending.push(*I);
2408         I = Available.remove(I);
2409         continue;
2410       }
2411       ++I;
2412     }
2413   }
2414   for (unsigned i = 0; Available.empty(); ++i) {
2415 //  FIXME: Re-enable assert once PR20057 is resolved.
2416 //    assert(i <= (HazardRec->getMaxLookAhead() + MaxObservedStall) &&
2417 //           "permanent hazard");
2418     (void)i;
2419     bumpCycle(CurrCycle + 1);
2420     releasePending();
2421   }
2422 
2423   LLVM_DEBUG(Pending.dump());
2424   LLVM_DEBUG(Available.dump());
2425 
2426   if (Available.size() == 1)
2427     return *Available.begin();
2428   return nullptr;
2429 }
2430 
2431 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
2432 // This is useful information to dump after bumpNode.
2433 // Note that the Queue contents are more useful before pickNodeFromQueue.
2434 LLVM_DUMP_METHOD void SchedBoundary::dumpScheduledState() const {
2435   unsigned ResFactor;
2436   unsigned ResCount;
2437   if (ZoneCritResIdx) {
2438     ResFactor = SchedModel->getResourceFactor(ZoneCritResIdx);
2439     ResCount = getResourceCount(ZoneCritResIdx);
2440   } else {
2441     ResFactor = SchedModel->getMicroOpFactor();
2442     ResCount = RetiredMOps * ResFactor;
2443   }
2444   unsigned LFactor = SchedModel->getLatencyFactor();
2445   dbgs() << Available.getName() << " @" << CurrCycle << "c\n"
2446          << "  Retired: " << RetiredMOps;
2447   dbgs() << "\n  Executed: " << getExecutedCount() / LFactor << "c";
2448   dbgs() << "\n  Critical: " << ResCount / LFactor << "c, "
2449          << ResCount / ResFactor << " "
2450          << SchedModel->getResourceName(ZoneCritResIdx)
2451          << "\n  ExpectedLatency: " << ExpectedLatency << "c\n"
2452          << (IsResourceLimited ? "  - Resource" : "  - Latency")
2453          << " limited.\n";
2454 }
2455 #endif
2456 
2457 //===----------------------------------------------------------------------===//
2458 // GenericScheduler - Generic implementation of MachineSchedStrategy.
2459 //===----------------------------------------------------------------------===//
2460 
2461 void GenericSchedulerBase::SchedCandidate::
2462 initResourceDelta(const ScheduleDAGMI *DAG,
2463                   const TargetSchedModel *SchedModel) {
2464   if (!Policy.ReduceResIdx && !Policy.DemandResIdx)
2465     return;
2466 
2467   const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2468   for (TargetSchedModel::ProcResIter
2469          PI = SchedModel->getWriteProcResBegin(SC),
2470          PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2471     if (PI->ProcResourceIdx == Policy.ReduceResIdx)
2472       ResDelta.CritResources += PI->Cycles;
2473     if (PI->ProcResourceIdx == Policy.DemandResIdx)
2474       ResDelta.DemandedResources += PI->Cycles;
2475   }
2476 }
2477 
2478 /// Compute remaining latency. We need this both to determine whether the
2479 /// overall schedule has become latency-limited and whether the instructions
2480 /// outside this zone are resource or latency limited.
2481 ///
2482 /// The "dependent" latency is updated incrementally during scheduling as the
2483 /// max height/depth of scheduled nodes minus the cycles since it was
2484 /// scheduled:
2485 ///   DLat = max (N.depth - (CurrCycle - N.ReadyCycle) for N in Zone
2486 ///
2487 /// The "independent" latency is the max ready queue depth:
2488 ///   ILat = max N.depth for N in Available|Pending
2489 ///
2490 /// RemainingLatency is the greater of independent and dependent latency.
2491 ///
2492 /// These computations are expensive, especially in DAGs with many edges, so
2493 /// only do them if necessary.
2494 static unsigned computeRemLatency(SchedBoundary &CurrZone) {
2495   unsigned RemLatency = CurrZone.getDependentLatency();
2496   RemLatency = std::max(RemLatency,
2497                         CurrZone.findMaxLatency(CurrZone.Available.elements()));
2498   RemLatency = std::max(RemLatency,
2499                         CurrZone.findMaxLatency(CurrZone.Pending.elements()));
2500   return RemLatency;
2501 }
2502 
2503 /// Returns true if the current cycle plus remaning latency is greater than
2504 /// the critical path in the scheduling region.
2505 bool GenericSchedulerBase::shouldReduceLatency(const CandPolicy &Policy,
2506                                                SchedBoundary &CurrZone,
2507                                                bool ComputeRemLatency,
2508                                                unsigned &RemLatency) const {
2509   // The current cycle is already greater than the critical path, so we are
2510   // already latency limited and don't need to compute the remaining latency.
2511   if (CurrZone.getCurrCycle() > Rem.CriticalPath)
2512     return true;
2513 
2514   // If we haven't scheduled anything yet, then we aren't latency limited.
2515   if (CurrZone.getCurrCycle() == 0)
2516     return false;
2517 
2518   if (ComputeRemLatency)
2519     RemLatency = computeRemLatency(CurrZone);
2520 
2521   return RemLatency + CurrZone.getCurrCycle() > Rem.CriticalPath;
2522 }
2523 
2524 /// Set the CandPolicy given a scheduling zone given the current resources and
2525 /// latencies inside and outside the zone.
2526 void GenericSchedulerBase::setPolicy(CandPolicy &Policy, bool IsPostRA,
2527                                      SchedBoundary &CurrZone,
2528                                      SchedBoundary *OtherZone) {
2529   // Apply preemptive heuristics based on the total latency and resources
2530   // inside and outside this zone. Potential stalls should be considered before
2531   // following this policy.
2532 
2533   // Compute the critical resource outside the zone.
2534   unsigned OtherCritIdx = 0;
2535   unsigned OtherCount =
2536     OtherZone ? OtherZone->getOtherResourceCount(OtherCritIdx) : 0;
2537 
2538   bool OtherResLimited = false;
2539   unsigned RemLatency = 0;
2540   bool RemLatencyComputed = false;
2541   if (SchedModel->hasInstrSchedModel() && OtherCount != 0) {
2542     RemLatency = computeRemLatency(CurrZone);
2543     RemLatencyComputed = true;
2544     OtherResLimited = checkResourceLimit(SchedModel->getLatencyFactor(),
2545                                          OtherCount, RemLatency, false);
2546   }
2547 
2548   // Schedule aggressively for latency in PostRA mode. We don't check for
2549   // acyclic latency during PostRA, and highly out-of-order processors will
2550   // skip PostRA scheduling.
2551   if (!OtherResLimited &&
2552       (IsPostRA || shouldReduceLatency(Policy, CurrZone, !RemLatencyComputed,
2553                                        RemLatency))) {
2554     Policy.ReduceLatency |= true;
2555     LLVM_DEBUG(dbgs() << "  " << CurrZone.Available.getName()
2556                       << " RemainingLatency " << RemLatency << " + "
2557                       << CurrZone.getCurrCycle() << "c > CritPath "
2558                       << Rem.CriticalPath << "\n");
2559   }
2560   // If the same resource is limiting inside and outside the zone, do nothing.
2561   if (CurrZone.getZoneCritResIdx() == OtherCritIdx)
2562     return;
2563 
2564   LLVM_DEBUG(if (CurrZone.isResourceLimited()) {
2565     dbgs() << "  " << CurrZone.Available.getName() << " ResourceLimited: "
2566            << SchedModel->getResourceName(CurrZone.getZoneCritResIdx()) << "\n";
2567   } if (OtherResLimited) dbgs()
2568                  << "  RemainingLimit: "
2569                  << SchedModel->getResourceName(OtherCritIdx) << "\n";
2570              if (!CurrZone.isResourceLimited() && !OtherResLimited) dbgs()
2571              << "  Latency limited both directions.\n");
2572 
2573   if (CurrZone.isResourceLimited() && !Policy.ReduceResIdx)
2574     Policy.ReduceResIdx = CurrZone.getZoneCritResIdx();
2575 
2576   if (OtherResLimited)
2577     Policy.DemandResIdx = OtherCritIdx;
2578 }
2579 
2580 #ifndef NDEBUG
2581 const char *GenericSchedulerBase::getReasonStr(
2582   GenericSchedulerBase::CandReason Reason) {
2583   switch (Reason) {
2584   case NoCand:         return "NOCAND    ";
2585   case Only1:          return "ONLY1     ";
2586   case PhysReg:        return "PHYS-REG  ";
2587   case RegExcess:      return "REG-EXCESS";
2588   case RegCritical:    return "REG-CRIT  ";
2589   case Stall:          return "STALL     ";
2590   case Cluster:        return "CLUSTER   ";
2591   case Weak:           return "WEAK      ";
2592   case RegMax:         return "REG-MAX   ";
2593   case ResourceReduce: return "RES-REDUCE";
2594   case ResourceDemand: return "RES-DEMAND";
2595   case TopDepthReduce: return "TOP-DEPTH ";
2596   case TopPathReduce:  return "TOP-PATH  ";
2597   case BotHeightReduce:return "BOT-HEIGHT";
2598   case BotPathReduce:  return "BOT-PATH  ";
2599   case NextDefUse:     return "DEF-USE   ";
2600   case NodeOrder:      return "ORDER     ";
2601   };
2602   llvm_unreachable("Unknown reason!");
2603 }
2604 
2605 void GenericSchedulerBase::traceCandidate(const SchedCandidate &Cand) {
2606   PressureChange P;
2607   unsigned ResIdx = 0;
2608   unsigned Latency = 0;
2609   switch (Cand.Reason) {
2610   default:
2611     break;
2612   case RegExcess:
2613     P = Cand.RPDelta.Excess;
2614     break;
2615   case RegCritical:
2616     P = Cand.RPDelta.CriticalMax;
2617     break;
2618   case RegMax:
2619     P = Cand.RPDelta.CurrentMax;
2620     break;
2621   case ResourceReduce:
2622     ResIdx = Cand.Policy.ReduceResIdx;
2623     break;
2624   case ResourceDemand:
2625     ResIdx = Cand.Policy.DemandResIdx;
2626     break;
2627   case TopDepthReduce:
2628     Latency = Cand.SU->getDepth();
2629     break;
2630   case TopPathReduce:
2631     Latency = Cand.SU->getHeight();
2632     break;
2633   case BotHeightReduce:
2634     Latency = Cand.SU->getHeight();
2635     break;
2636   case BotPathReduce:
2637     Latency = Cand.SU->getDepth();
2638     break;
2639   }
2640   dbgs() << "  Cand SU(" << Cand.SU->NodeNum << ") " << getReasonStr(Cand.Reason);
2641   if (P.isValid())
2642     dbgs() << " " << TRI->getRegPressureSetName(P.getPSet())
2643            << ":" << P.getUnitInc() << " ";
2644   else
2645     dbgs() << "      ";
2646   if (ResIdx)
2647     dbgs() << " " << SchedModel->getProcResource(ResIdx)->Name << " ";
2648   else
2649     dbgs() << "         ";
2650   if (Latency)
2651     dbgs() << " " << Latency << " cycles ";
2652   else
2653     dbgs() << "          ";
2654   dbgs() << '\n';
2655 }
2656 #endif
2657 
2658 namespace llvm {
2659 /// Return true if this heuristic determines order.
2660 bool tryLess(int TryVal, int CandVal,
2661              GenericSchedulerBase::SchedCandidate &TryCand,
2662              GenericSchedulerBase::SchedCandidate &Cand,
2663              GenericSchedulerBase::CandReason Reason) {
2664   if (TryVal < CandVal) {
2665     TryCand.Reason = Reason;
2666     return true;
2667   }
2668   if (TryVal > CandVal) {
2669     if (Cand.Reason > Reason)
2670       Cand.Reason = Reason;
2671     return true;
2672   }
2673   return false;
2674 }
2675 
2676 bool tryGreater(int TryVal, int CandVal,
2677                 GenericSchedulerBase::SchedCandidate &TryCand,
2678                 GenericSchedulerBase::SchedCandidate &Cand,
2679                 GenericSchedulerBase::CandReason Reason) {
2680   if (TryVal > CandVal) {
2681     TryCand.Reason = Reason;
2682     return true;
2683   }
2684   if (TryVal < CandVal) {
2685     if (Cand.Reason > Reason)
2686       Cand.Reason = Reason;
2687     return true;
2688   }
2689   return false;
2690 }
2691 
2692 bool tryLatency(GenericSchedulerBase::SchedCandidate &TryCand,
2693                 GenericSchedulerBase::SchedCandidate &Cand,
2694                 SchedBoundary &Zone) {
2695   if (Zone.isTop()) {
2696     if (Cand.SU->getDepth() > Zone.getScheduledLatency()) {
2697       if (tryLess(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2698                   TryCand, Cand, GenericSchedulerBase::TopDepthReduce))
2699         return true;
2700     }
2701     if (tryGreater(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2702                    TryCand, Cand, GenericSchedulerBase::TopPathReduce))
2703       return true;
2704   } else {
2705     if (Cand.SU->getHeight() > Zone.getScheduledLatency()) {
2706       if (tryLess(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2707                   TryCand, Cand, GenericSchedulerBase::BotHeightReduce))
2708         return true;
2709     }
2710     if (tryGreater(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2711                    TryCand, Cand, GenericSchedulerBase::BotPathReduce))
2712       return true;
2713   }
2714   return false;
2715 }
2716 } // end namespace llvm
2717 
2718 static void tracePick(GenericSchedulerBase::CandReason Reason, bool IsTop) {
2719   LLVM_DEBUG(dbgs() << "Pick " << (IsTop ? "Top " : "Bot ")
2720                     << GenericSchedulerBase::getReasonStr(Reason) << '\n');
2721 }
2722 
2723 static void tracePick(const GenericSchedulerBase::SchedCandidate &Cand) {
2724   tracePick(Cand.Reason, Cand.AtTop);
2725 }
2726 
2727 void GenericScheduler::initialize(ScheduleDAGMI *dag) {
2728   assert(dag->hasVRegLiveness() &&
2729          "(PreRA)GenericScheduler needs vreg liveness");
2730   DAG = static_cast<ScheduleDAGMILive*>(dag);
2731   SchedModel = DAG->getSchedModel();
2732   TRI = DAG->TRI;
2733 
2734   Rem.init(DAG, SchedModel);
2735   Top.init(DAG, SchedModel, &Rem);
2736   Bot.init(DAG, SchedModel, &Rem);
2737 
2738   // Initialize resource counts.
2739 
2740   // Initialize the HazardRecognizers. If itineraries don't exist, are empty, or
2741   // are disabled, then these HazardRecs will be disabled.
2742   const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
2743   if (!Top.HazardRec) {
2744     Top.HazardRec =
2745         DAG->MF.getSubtarget().getInstrInfo()->CreateTargetMIHazardRecognizer(
2746             Itin, DAG);
2747   }
2748   if (!Bot.HazardRec) {
2749     Bot.HazardRec =
2750         DAG->MF.getSubtarget().getInstrInfo()->CreateTargetMIHazardRecognizer(
2751             Itin, DAG);
2752   }
2753   TopCand.SU = nullptr;
2754   BotCand.SU = nullptr;
2755 }
2756 
2757 /// Initialize the per-region scheduling policy.
2758 void GenericScheduler::initPolicy(MachineBasicBlock::iterator Begin,
2759                                   MachineBasicBlock::iterator End,
2760                                   unsigned NumRegionInstrs) {
2761   const MachineFunction &MF = *Begin->getMF();
2762   const TargetLowering *TLI = MF.getSubtarget().getTargetLowering();
2763 
2764   // Avoid setting up the register pressure tracker for small regions to save
2765   // compile time. As a rough heuristic, only track pressure when the number of
2766   // schedulable instructions exceeds half the integer register file.
2767   RegionPolicy.ShouldTrackPressure = true;
2768   for (unsigned VT = MVT::i32; VT > (unsigned)MVT::i1; --VT) {
2769     MVT::SimpleValueType LegalIntVT = (MVT::SimpleValueType)VT;
2770     if (TLI->isTypeLegal(LegalIntVT)) {
2771       unsigned NIntRegs = Context->RegClassInfo->getNumAllocatableRegs(
2772         TLI->getRegClassFor(LegalIntVT));
2773       RegionPolicy.ShouldTrackPressure = NumRegionInstrs > (NIntRegs / 2);
2774     }
2775   }
2776 
2777   // For generic targets, we default to bottom-up, because it's simpler and more
2778   // compile-time optimizations have been implemented in that direction.
2779   RegionPolicy.OnlyBottomUp = true;
2780 
2781   // Allow the subtarget to override default policy.
2782   MF.getSubtarget().overrideSchedPolicy(RegionPolicy, NumRegionInstrs);
2783 
2784   // After subtarget overrides, apply command line options.
2785   if (!EnableRegPressure) {
2786     RegionPolicy.ShouldTrackPressure = false;
2787     RegionPolicy.ShouldTrackLaneMasks = false;
2788   }
2789 
2790   // Check -misched-topdown/bottomup can force or unforce scheduling direction.
2791   // e.g. -misched-bottomup=false allows scheduling in both directions.
2792   assert((!ForceTopDown || !ForceBottomUp) &&
2793          "-misched-topdown incompatible with -misched-bottomup");
2794   if (ForceBottomUp.getNumOccurrences() > 0) {
2795     RegionPolicy.OnlyBottomUp = ForceBottomUp;
2796     if (RegionPolicy.OnlyBottomUp)
2797       RegionPolicy.OnlyTopDown = false;
2798   }
2799   if (ForceTopDown.getNumOccurrences() > 0) {
2800     RegionPolicy.OnlyTopDown = ForceTopDown;
2801     if (RegionPolicy.OnlyTopDown)
2802       RegionPolicy.OnlyBottomUp = false;
2803   }
2804 }
2805 
2806 void GenericScheduler::dumpPolicy() const {
2807   // Cannot completely remove virtual function even in release mode.
2808 #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
2809   dbgs() << "GenericScheduler RegionPolicy: "
2810          << " ShouldTrackPressure=" << RegionPolicy.ShouldTrackPressure
2811          << " OnlyTopDown=" << RegionPolicy.OnlyTopDown
2812          << " OnlyBottomUp=" << RegionPolicy.OnlyBottomUp
2813          << "\n";
2814 #endif
2815 }
2816 
2817 /// Set IsAcyclicLatencyLimited if the acyclic path is longer than the cyclic
2818 /// critical path by more cycles than it takes to drain the instruction buffer.
2819 /// We estimate an upper bounds on in-flight instructions as:
2820 ///
2821 /// CyclesPerIteration = max( CyclicPath, Loop-Resource-Height )
2822 /// InFlightIterations = AcyclicPath / CyclesPerIteration
2823 /// InFlightResources = InFlightIterations * LoopResources
2824 ///
2825 /// TODO: Check execution resources in addition to IssueCount.
2826 void GenericScheduler::checkAcyclicLatency() {
2827   if (Rem.CyclicCritPath == 0 || Rem.CyclicCritPath >= Rem.CriticalPath)
2828     return;
2829 
2830   // Scaled number of cycles per loop iteration.
2831   unsigned IterCount =
2832     std::max(Rem.CyclicCritPath * SchedModel->getLatencyFactor(),
2833              Rem.RemIssueCount);
2834   // Scaled acyclic critical path.
2835   unsigned AcyclicCount = Rem.CriticalPath * SchedModel->getLatencyFactor();
2836   // InFlightCount = (AcyclicPath / IterCycles) * InstrPerLoop
2837   unsigned InFlightCount =
2838     (AcyclicCount * Rem.RemIssueCount + IterCount-1) / IterCount;
2839   unsigned BufferLimit =
2840     SchedModel->getMicroOpBufferSize() * SchedModel->getMicroOpFactor();
2841 
2842   Rem.IsAcyclicLatencyLimited = InFlightCount > BufferLimit;
2843 
2844   LLVM_DEBUG(
2845       dbgs() << "IssueCycles="
2846              << Rem.RemIssueCount / SchedModel->getLatencyFactor() << "c "
2847              << "IterCycles=" << IterCount / SchedModel->getLatencyFactor()
2848              << "c NumIters=" << (AcyclicCount + IterCount - 1) / IterCount
2849              << " InFlight=" << InFlightCount / SchedModel->getMicroOpFactor()
2850              << "m BufferLim=" << SchedModel->getMicroOpBufferSize() << "m\n";
2851       if (Rem.IsAcyclicLatencyLimited) dbgs() << "  ACYCLIC LATENCY LIMIT\n");
2852 }
2853 
2854 void GenericScheduler::registerRoots() {
2855   Rem.CriticalPath = DAG->ExitSU.getDepth();
2856 
2857   // Some roots may not feed into ExitSU. Check all of them in case.
2858   for (const SUnit *SU : Bot.Available) {
2859     if (SU->getDepth() > Rem.CriticalPath)
2860       Rem.CriticalPath = SU->getDepth();
2861   }
2862   LLVM_DEBUG(dbgs() << "Critical Path(GS-RR ): " << Rem.CriticalPath << '\n');
2863   if (DumpCriticalPathLength) {
2864     errs() << "Critical Path(GS-RR ): " << Rem.CriticalPath << " \n";
2865   }
2866 
2867   if (EnableCyclicPath && SchedModel->getMicroOpBufferSize() > 0) {
2868     Rem.CyclicCritPath = DAG->computeCyclicCriticalPath();
2869     checkAcyclicLatency();
2870   }
2871 }
2872 
2873 namespace llvm {
2874 bool tryPressure(const PressureChange &TryP,
2875                  const PressureChange &CandP,
2876                  GenericSchedulerBase::SchedCandidate &TryCand,
2877                  GenericSchedulerBase::SchedCandidate &Cand,
2878                  GenericSchedulerBase::CandReason Reason,
2879                  const TargetRegisterInfo *TRI,
2880                  const MachineFunction &MF) {
2881   // If one candidate decreases and the other increases, go with it.
2882   // Invalid candidates have UnitInc==0.
2883   if (tryGreater(TryP.getUnitInc() < 0, CandP.getUnitInc() < 0, TryCand, Cand,
2884                  Reason)) {
2885     return true;
2886   }
2887   // Do not compare the magnitude of pressure changes between top and bottom
2888   // boundary.
2889   if (Cand.AtTop != TryCand.AtTop)
2890     return false;
2891 
2892   // If both candidates affect the same set in the same boundary, go with the
2893   // smallest increase.
2894   unsigned TryPSet = TryP.getPSetOrMax();
2895   unsigned CandPSet = CandP.getPSetOrMax();
2896   if (TryPSet == CandPSet) {
2897     return tryLess(TryP.getUnitInc(), CandP.getUnitInc(), TryCand, Cand,
2898                    Reason);
2899   }
2900 
2901   int TryRank = TryP.isValid() ? TRI->getRegPressureSetScore(MF, TryPSet) :
2902                                  std::numeric_limits<int>::max();
2903 
2904   int CandRank = CandP.isValid() ? TRI->getRegPressureSetScore(MF, CandPSet) :
2905                                    std::numeric_limits<int>::max();
2906 
2907   // If the candidates are decreasing pressure, reverse priority.
2908   if (TryP.getUnitInc() < 0)
2909     std::swap(TryRank, CandRank);
2910   return tryGreater(TryRank, CandRank, TryCand, Cand, Reason);
2911 }
2912 
2913 unsigned getWeakLeft(const SUnit *SU, bool isTop) {
2914   return (isTop) ? SU->WeakPredsLeft : SU->WeakSuccsLeft;
2915 }
2916 
2917 /// Minimize physical register live ranges. Regalloc wants them adjacent to
2918 /// their physreg def/use.
2919 ///
2920 /// FIXME: This is an unnecessary check on the critical path. Most are root/leaf
2921 /// copies which can be prescheduled. The rest (e.g. x86 MUL) could be bundled
2922 /// with the operation that produces or consumes the physreg. We'll do this when
2923 /// regalloc has support for parallel copies.
2924 int biasPhysReg(const SUnit *SU, bool isTop) {
2925   const MachineInstr *MI = SU->getInstr();
2926 
2927   if (MI->isCopy()) {
2928     unsigned ScheduledOper = isTop ? 1 : 0;
2929     unsigned UnscheduledOper = isTop ? 0 : 1;
2930     // If we have already scheduled the physreg produce/consumer, immediately
2931     // schedule the copy.
2932     if (Register::isPhysicalRegister(MI->getOperand(ScheduledOper).getReg()))
2933       return 1;
2934     // If the physreg is at the boundary, defer it. Otherwise schedule it
2935     // immediately to free the dependent. We can hoist the copy later.
2936     bool AtBoundary = isTop ? !SU->NumSuccsLeft : !SU->NumPredsLeft;
2937     if (Register::isPhysicalRegister(MI->getOperand(UnscheduledOper).getReg()))
2938       return AtBoundary ? -1 : 1;
2939   }
2940 
2941   if (MI->isMoveImmediate()) {
2942     // If we have a move immediate and all successors have been assigned, bias
2943     // towards scheduling this later. Make sure all register defs are to
2944     // physical registers.
2945     bool DoBias = true;
2946     for (const MachineOperand &Op : MI->defs()) {
2947       if (Op.isReg() && !Register::isPhysicalRegister(Op.getReg())) {
2948         DoBias = false;
2949         break;
2950       }
2951     }
2952 
2953     if (DoBias)
2954       return isTop ? -1 : 1;
2955   }
2956 
2957   return 0;
2958 }
2959 } // end namespace llvm
2960 
2961 void GenericScheduler::initCandidate(SchedCandidate &Cand, SUnit *SU,
2962                                      bool AtTop,
2963                                      const RegPressureTracker &RPTracker,
2964                                      RegPressureTracker &TempTracker) {
2965   Cand.SU = SU;
2966   Cand.AtTop = AtTop;
2967   if (DAG->isTrackingPressure()) {
2968     if (AtTop) {
2969       TempTracker.getMaxDownwardPressureDelta(
2970         Cand.SU->getInstr(),
2971         Cand.RPDelta,
2972         DAG->getRegionCriticalPSets(),
2973         DAG->getRegPressure().MaxSetPressure);
2974     } else {
2975       if (VerifyScheduling) {
2976         TempTracker.getMaxUpwardPressureDelta(
2977           Cand.SU->getInstr(),
2978           &DAG->getPressureDiff(Cand.SU),
2979           Cand.RPDelta,
2980           DAG->getRegionCriticalPSets(),
2981           DAG->getRegPressure().MaxSetPressure);
2982       } else {
2983         RPTracker.getUpwardPressureDelta(
2984           Cand.SU->getInstr(),
2985           DAG->getPressureDiff(Cand.SU),
2986           Cand.RPDelta,
2987           DAG->getRegionCriticalPSets(),
2988           DAG->getRegPressure().MaxSetPressure);
2989       }
2990     }
2991   }
2992   LLVM_DEBUG(if (Cand.RPDelta.Excess.isValid()) dbgs()
2993              << "  Try  SU(" << Cand.SU->NodeNum << ") "
2994              << TRI->getRegPressureSetName(Cand.RPDelta.Excess.getPSet()) << ":"
2995              << Cand.RPDelta.Excess.getUnitInc() << "\n");
2996 }
2997 
2998 /// Apply a set of heuristics to a new candidate. Heuristics are currently
2999 /// hierarchical. This may be more efficient than a graduated cost model because
3000 /// we don't need to evaluate all aspects of the model for each node in the
3001 /// queue. But it's really done to make the heuristics easier to debug and
3002 /// statistically analyze.
3003 ///
3004 /// \param Cand provides the policy and current best candidate.
3005 /// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
3006 /// \param Zone describes the scheduled zone that we are extending, or nullptr
3007 //              if Cand is from a different zone than TryCand.
3008 void GenericScheduler::tryCandidate(SchedCandidate &Cand,
3009                                     SchedCandidate &TryCand,
3010                                     SchedBoundary *Zone) const {
3011   // Initialize the candidate if needed.
3012   if (!Cand.isValid()) {
3013     TryCand.Reason = NodeOrder;
3014     return;
3015   }
3016 
3017   // Bias PhysReg Defs and copies to their uses and defined respectively.
3018   if (tryGreater(biasPhysReg(TryCand.SU, TryCand.AtTop),
3019                  biasPhysReg(Cand.SU, Cand.AtTop), TryCand, Cand, PhysReg))
3020     return;
3021 
3022   // Avoid exceeding the target's limit.
3023   if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.Excess,
3024                                                Cand.RPDelta.Excess,
3025                                                TryCand, Cand, RegExcess, TRI,
3026                                                DAG->MF))
3027     return;
3028 
3029   // Avoid increasing the max critical pressure in the scheduled region.
3030   if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.CriticalMax,
3031                                                Cand.RPDelta.CriticalMax,
3032                                                TryCand, Cand, RegCritical, TRI,
3033                                                DAG->MF))
3034     return;
3035 
3036   // We only compare a subset of features when comparing nodes between
3037   // Top and Bottom boundary. Some properties are simply incomparable, in many
3038   // other instances we should only override the other boundary if something
3039   // is a clear good pick on one boundary. Skip heuristics that are more
3040   // "tie-breaking" in nature.
3041   bool SameBoundary = Zone != nullptr;
3042   if (SameBoundary) {
3043     // For loops that are acyclic path limited, aggressively schedule for
3044     // latency. Within an single cycle, whenever CurrMOps > 0, allow normal
3045     // heuristics to take precedence.
3046     if (Rem.IsAcyclicLatencyLimited && !Zone->getCurrMOps() &&
3047         tryLatency(TryCand, Cand, *Zone))
3048       return;
3049 
3050     // Prioritize instructions that read unbuffered resources by stall cycles.
3051     if (tryLess(Zone->getLatencyStallCycles(TryCand.SU),
3052                 Zone->getLatencyStallCycles(Cand.SU), TryCand, Cand, Stall))
3053       return;
3054   }
3055 
3056   // Keep clustered nodes together to encourage downstream peephole
3057   // optimizations which may reduce resource requirements.
3058   //
3059   // This is a best effort to set things up for a post-RA pass. Optimizations
3060   // like generating loads of multiple registers should ideally be done within
3061   // the scheduler pass by combining the loads during DAG postprocessing.
3062   const SUnit *CandNextClusterSU =
3063     Cand.AtTop ? DAG->getNextClusterSucc() : DAG->getNextClusterPred();
3064   const SUnit *TryCandNextClusterSU =
3065     TryCand.AtTop ? DAG->getNextClusterSucc() : DAG->getNextClusterPred();
3066   if (tryGreater(TryCand.SU == TryCandNextClusterSU,
3067                  Cand.SU == CandNextClusterSU,
3068                  TryCand, Cand, Cluster))
3069     return;
3070 
3071   if (SameBoundary) {
3072     // Weak edges are for clustering and other constraints.
3073     if (tryLess(getWeakLeft(TryCand.SU, TryCand.AtTop),
3074                 getWeakLeft(Cand.SU, Cand.AtTop),
3075                 TryCand, Cand, Weak))
3076       return;
3077   }
3078 
3079   // Avoid increasing the max pressure of the entire region.
3080   if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.CurrentMax,
3081                                                Cand.RPDelta.CurrentMax,
3082                                                TryCand, Cand, RegMax, TRI,
3083                                                DAG->MF))
3084     return;
3085 
3086   if (SameBoundary) {
3087     // Avoid critical resource consumption and balance the schedule.
3088     TryCand.initResourceDelta(DAG, SchedModel);
3089     if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
3090                 TryCand, Cand, ResourceReduce))
3091       return;
3092     if (tryGreater(TryCand.ResDelta.DemandedResources,
3093                    Cand.ResDelta.DemandedResources,
3094                    TryCand, Cand, ResourceDemand))
3095       return;
3096 
3097     // Avoid serializing long latency dependence chains.
3098     // For acyclic path limited loops, latency was already checked above.
3099     if (!RegionPolicy.DisableLatencyHeuristic && TryCand.Policy.ReduceLatency &&
3100         !Rem.IsAcyclicLatencyLimited && tryLatency(TryCand, Cand, *Zone))
3101       return;
3102 
3103     // Fall through to original instruction order.
3104     if ((Zone->isTop() && TryCand.SU->NodeNum < Cand.SU->NodeNum)
3105         || (!Zone->isTop() && TryCand.SU->NodeNum > Cand.SU->NodeNum)) {
3106       TryCand.Reason = NodeOrder;
3107     }
3108   }
3109 }
3110 
3111 /// Pick the best candidate from the queue.
3112 ///
3113 /// TODO: getMaxPressureDelta results can be mostly cached for each SUnit during
3114 /// DAG building. To adjust for the current scheduling location we need to
3115 /// maintain the number of vreg uses remaining to be top-scheduled.
3116 void GenericScheduler::pickNodeFromQueue(SchedBoundary &Zone,
3117                                          const CandPolicy &ZonePolicy,
3118                                          const RegPressureTracker &RPTracker,
3119                                          SchedCandidate &Cand) {
3120   // getMaxPressureDelta temporarily modifies the tracker.
3121   RegPressureTracker &TempTracker = const_cast<RegPressureTracker&>(RPTracker);
3122 
3123   ReadyQueue &Q = Zone.Available;
3124   for (SUnit *SU : Q) {
3125 
3126     SchedCandidate TryCand(ZonePolicy);
3127     initCandidate(TryCand, SU, Zone.isTop(), RPTracker, TempTracker);
3128     // Pass SchedBoundary only when comparing nodes from the same boundary.
3129     SchedBoundary *ZoneArg = Cand.AtTop == TryCand.AtTop ? &Zone : nullptr;
3130     tryCandidate(Cand, TryCand, ZoneArg);
3131     if (TryCand.Reason != NoCand) {
3132       // Initialize resource delta if needed in case future heuristics query it.
3133       if (TryCand.ResDelta == SchedResourceDelta())
3134         TryCand.initResourceDelta(DAG, SchedModel);
3135       Cand.setBest(TryCand);
3136       LLVM_DEBUG(traceCandidate(Cand));
3137     }
3138   }
3139 }
3140 
3141 /// Pick the best candidate node from either the top or bottom queue.
3142 SUnit *GenericScheduler::pickNodeBidirectional(bool &IsTopNode) {
3143   // Schedule as far as possible in the direction of no choice. This is most
3144   // efficient, but also provides the best heuristics for CriticalPSets.
3145   if (SUnit *SU = Bot.pickOnlyChoice()) {
3146     IsTopNode = false;
3147     tracePick(Only1, false);
3148     return SU;
3149   }
3150   if (SUnit *SU = Top.pickOnlyChoice()) {
3151     IsTopNode = true;
3152     tracePick(Only1, true);
3153     return SU;
3154   }
3155   // Set the bottom-up policy based on the state of the current bottom zone and
3156   // the instructions outside the zone, including the top zone.
3157   CandPolicy BotPolicy;
3158   setPolicy(BotPolicy, /*IsPostRA=*/false, Bot, &Top);
3159   // Set the top-down policy based on the state of the current top zone and
3160   // the instructions outside the zone, including the bottom zone.
3161   CandPolicy TopPolicy;
3162   setPolicy(TopPolicy, /*IsPostRA=*/false, Top, &Bot);
3163 
3164   // See if BotCand is still valid (because we previously scheduled from Top).
3165   LLVM_DEBUG(dbgs() << "Picking from Bot:\n");
3166   if (!BotCand.isValid() || BotCand.SU->isScheduled ||
3167       BotCand.Policy != BotPolicy) {
3168     BotCand.reset(CandPolicy());
3169     pickNodeFromQueue(Bot, BotPolicy, DAG->getBotRPTracker(), BotCand);
3170     assert(BotCand.Reason != NoCand && "failed to find the first candidate");
3171   } else {
3172     LLVM_DEBUG(traceCandidate(BotCand));
3173 #ifndef NDEBUG
3174     if (VerifyScheduling) {
3175       SchedCandidate TCand;
3176       TCand.reset(CandPolicy());
3177       pickNodeFromQueue(Bot, BotPolicy, DAG->getBotRPTracker(), TCand);
3178       assert(TCand.SU == BotCand.SU &&
3179              "Last pick result should correspond to re-picking right now");
3180     }
3181 #endif
3182   }
3183 
3184   // Check if the top Q has a better candidate.
3185   LLVM_DEBUG(dbgs() << "Picking from Top:\n");
3186   if (!TopCand.isValid() || TopCand.SU->isScheduled ||
3187       TopCand.Policy != TopPolicy) {
3188     TopCand.reset(CandPolicy());
3189     pickNodeFromQueue(Top, TopPolicy, DAG->getTopRPTracker(), TopCand);
3190     assert(TopCand.Reason != NoCand && "failed to find the first candidate");
3191   } else {
3192     LLVM_DEBUG(traceCandidate(TopCand));
3193 #ifndef NDEBUG
3194     if (VerifyScheduling) {
3195       SchedCandidate TCand;
3196       TCand.reset(CandPolicy());
3197       pickNodeFromQueue(Top, TopPolicy, DAG->getTopRPTracker(), TCand);
3198       assert(TCand.SU == TopCand.SU &&
3199            "Last pick result should correspond to re-picking right now");
3200     }
3201 #endif
3202   }
3203 
3204   // Pick best from BotCand and TopCand.
3205   assert(BotCand.isValid());
3206   assert(TopCand.isValid());
3207   SchedCandidate Cand = BotCand;
3208   TopCand.Reason = NoCand;
3209   tryCandidate(Cand, TopCand, nullptr);
3210   if (TopCand.Reason != NoCand) {
3211     Cand.setBest(TopCand);
3212     LLVM_DEBUG(traceCandidate(Cand));
3213   }
3214 
3215   IsTopNode = Cand.AtTop;
3216   tracePick(Cand);
3217   return Cand.SU;
3218 }
3219 
3220 /// Pick the best node to balance the schedule. Implements MachineSchedStrategy.
3221 SUnit *GenericScheduler::pickNode(bool &IsTopNode) {
3222   if (DAG->top() == DAG->bottom()) {
3223     assert(Top.Available.empty() && Top.Pending.empty() &&
3224            Bot.Available.empty() && Bot.Pending.empty() && "ReadyQ garbage");
3225     return nullptr;
3226   }
3227   SUnit *SU;
3228   do {
3229     if (RegionPolicy.OnlyTopDown) {
3230       SU = Top.pickOnlyChoice();
3231       if (!SU) {
3232         CandPolicy NoPolicy;
3233         TopCand.reset(NoPolicy);
3234         pickNodeFromQueue(Top, NoPolicy, DAG->getTopRPTracker(), TopCand);
3235         assert(TopCand.Reason != NoCand && "failed to find a candidate");
3236         tracePick(TopCand);
3237         SU = TopCand.SU;
3238       }
3239       IsTopNode = true;
3240     } else if (RegionPolicy.OnlyBottomUp) {
3241       SU = Bot.pickOnlyChoice();
3242       if (!SU) {
3243         CandPolicy NoPolicy;
3244         BotCand.reset(NoPolicy);
3245         pickNodeFromQueue(Bot, NoPolicy, DAG->getBotRPTracker(), BotCand);
3246         assert(BotCand.Reason != NoCand && "failed to find a candidate");
3247         tracePick(BotCand);
3248         SU = BotCand.SU;
3249       }
3250       IsTopNode = false;
3251     } else {
3252       SU = pickNodeBidirectional(IsTopNode);
3253     }
3254   } while (SU->isScheduled);
3255 
3256   if (SU->isTopReady())
3257     Top.removeReady(SU);
3258   if (SU->isBottomReady())
3259     Bot.removeReady(SU);
3260 
3261   LLVM_DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") "
3262                     << *SU->getInstr());
3263   return SU;
3264 }
3265 
3266 void GenericScheduler::reschedulePhysReg(SUnit *SU, bool isTop) {
3267   MachineBasicBlock::iterator InsertPos = SU->getInstr();
3268   if (!isTop)
3269     ++InsertPos;
3270   SmallVectorImpl<SDep> &Deps = isTop ? SU->Preds : SU->Succs;
3271 
3272   // Find already scheduled copies with a single physreg dependence and move
3273   // them just above the scheduled instruction.
3274   for (SDep &Dep : Deps) {
3275     if (Dep.getKind() != SDep::Data ||
3276         !Register::isPhysicalRegister(Dep.getReg()))
3277       continue;
3278     SUnit *DepSU = Dep.getSUnit();
3279     if (isTop ? DepSU->Succs.size() > 1 : DepSU->Preds.size() > 1)
3280       continue;
3281     MachineInstr *Copy = DepSU->getInstr();
3282     if (!Copy->isCopy() && !Copy->isMoveImmediate())
3283       continue;
3284     LLVM_DEBUG(dbgs() << "  Rescheduling physreg copy ";
3285                DAG->dumpNode(*Dep.getSUnit()));
3286     DAG->moveInstruction(Copy, InsertPos);
3287   }
3288 }
3289 
3290 /// Update the scheduler's state after scheduling a node. This is the same node
3291 /// that was just returned by pickNode(). However, ScheduleDAGMILive needs to
3292 /// update it's state based on the current cycle before MachineSchedStrategy
3293 /// does.
3294 ///
3295 /// FIXME: Eventually, we may bundle physreg copies rather than rescheduling
3296 /// them here. See comments in biasPhysReg.
3297 void GenericScheduler::schedNode(SUnit *SU, bool IsTopNode) {
3298   if (IsTopNode) {
3299     SU->TopReadyCycle = std::max(SU->TopReadyCycle, Top.getCurrCycle());
3300     Top.bumpNode(SU);
3301     if (SU->hasPhysRegUses)
3302       reschedulePhysReg(SU, true);
3303   } else {
3304     SU->BotReadyCycle = std::max(SU->BotReadyCycle, Bot.getCurrCycle());
3305     Bot.bumpNode(SU);
3306     if (SU->hasPhysRegDefs)
3307       reschedulePhysReg(SU, false);
3308   }
3309 }
3310 
3311 /// Create the standard converging machine scheduler. This will be used as the
3312 /// default scheduler if the target does not set a default.
3313 ScheduleDAGMILive *llvm::createGenericSchedLive(MachineSchedContext *C) {
3314   ScheduleDAGMILive *DAG =
3315       new ScheduleDAGMILive(C, std::make_unique<GenericScheduler>(C));
3316   // Register DAG post-processors.
3317   //
3318   // FIXME: extend the mutation API to allow earlier mutations to instantiate
3319   // data and pass it to later mutations. Have a single mutation that gathers
3320   // the interesting nodes in one pass.
3321   DAG->addMutation(createCopyConstrainDAGMutation(DAG->TII, DAG->TRI));
3322   return DAG;
3323 }
3324 
3325 static ScheduleDAGInstrs *createConveringSched(MachineSchedContext *C) {
3326   return createGenericSchedLive(C);
3327 }
3328 
3329 static MachineSchedRegistry
3330 GenericSchedRegistry("converge", "Standard converging scheduler.",
3331                      createConveringSched);
3332 
3333 //===----------------------------------------------------------------------===//
3334 // PostGenericScheduler - Generic PostRA implementation of MachineSchedStrategy.
3335 //===----------------------------------------------------------------------===//
3336 
3337 void PostGenericScheduler::initialize(ScheduleDAGMI *Dag) {
3338   DAG = Dag;
3339   SchedModel = DAG->getSchedModel();
3340   TRI = DAG->TRI;
3341 
3342   Rem.init(DAG, SchedModel);
3343   Top.init(DAG, SchedModel, &Rem);
3344   BotRoots.clear();
3345 
3346   // Initialize the HazardRecognizers. If itineraries don't exist, are empty,
3347   // or are disabled, then these HazardRecs will be disabled.
3348   const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
3349   if (!Top.HazardRec) {
3350     Top.HazardRec =
3351         DAG->MF.getSubtarget().getInstrInfo()->CreateTargetMIHazardRecognizer(
3352             Itin, DAG);
3353   }
3354 }
3355 
3356 void PostGenericScheduler::registerRoots() {
3357   Rem.CriticalPath = DAG->ExitSU.getDepth();
3358 
3359   // Some roots may not feed into ExitSU. Check all of them in case.
3360   for (const SUnit *SU : BotRoots) {
3361     if (SU->getDepth() > Rem.CriticalPath)
3362       Rem.CriticalPath = SU->getDepth();
3363   }
3364   LLVM_DEBUG(dbgs() << "Critical Path: (PGS-RR) " << Rem.CriticalPath << '\n');
3365   if (DumpCriticalPathLength) {
3366     errs() << "Critical Path(PGS-RR ): " << Rem.CriticalPath << " \n";
3367   }
3368 }
3369 
3370 /// Apply a set of heuristics to a new candidate for PostRA scheduling.
3371 ///
3372 /// \param Cand provides the policy and current best candidate.
3373 /// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
3374 void PostGenericScheduler::tryCandidate(SchedCandidate &Cand,
3375                                         SchedCandidate &TryCand) {
3376   // Initialize the candidate if needed.
3377   if (!Cand.isValid()) {
3378     TryCand.Reason = NodeOrder;
3379     return;
3380   }
3381 
3382   // Prioritize instructions that read unbuffered resources by stall cycles.
3383   if (tryLess(Top.getLatencyStallCycles(TryCand.SU),
3384               Top.getLatencyStallCycles(Cand.SU), TryCand, Cand, Stall))
3385     return;
3386 
3387   // Keep clustered nodes together.
3388   if (tryGreater(TryCand.SU == DAG->getNextClusterSucc(),
3389                  Cand.SU == DAG->getNextClusterSucc(),
3390                  TryCand, Cand, Cluster))
3391     return;
3392 
3393   // Avoid critical resource consumption and balance the schedule.
3394   if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
3395               TryCand, Cand, ResourceReduce))
3396     return;
3397   if (tryGreater(TryCand.ResDelta.DemandedResources,
3398                  Cand.ResDelta.DemandedResources,
3399                  TryCand, Cand, ResourceDemand))
3400     return;
3401 
3402   // Avoid serializing long latency dependence chains.
3403   if (Cand.Policy.ReduceLatency && tryLatency(TryCand, Cand, Top)) {
3404     return;
3405   }
3406 
3407   // Fall through to original instruction order.
3408   if (TryCand.SU->NodeNum < Cand.SU->NodeNum)
3409     TryCand.Reason = NodeOrder;
3410 }
3411 
3412 void PostGenericScheduler::pickNodeFromQueue(SchedCandidate &Cand) {
3413   ReadyQueue &Q = Top.Available;
3414   for (SUnit *SU : Q) {
3415     SchedCandidate TryCand(Cand.Policy);
3416     TryCand.SU = SU;
3417     TryCand.AtTop = true;
3418     TryCand.initResourceDelta(DAG, SchedModel);
3419     tryCandidate(Cand, TryCand);
3420     if (TryCand.Reason != NoCand) {
3421       Cand.setBest(TryCand);
3422       LLVM_DEBUG(traceCandidate(Cand));
3423     }
3424   }
3425 }
3426 
3427 /// Pick the next node to schedule.
3428 SUnit *PostGenericScheduler::pickNode(bool &IsTopNode) {
3429   if (DAG->top() == DAG->bottom()) {
3430     assert(Top.Available.empty() && Top.Pending.empty() && "ReadyQ garbage");
3431     return nullptr;
3432   }
3433   SUnit *SU;
3434   do {
3435     SU = Top.pickOnlyChoice();
3436     if (SU) {
3437       tracePick(Only1, true);
3438     } else {
3439       CandPolicy NoPolicy;
3440       SchedCandidate TopCand(NoPolicy);
3441       // Set the top-down policy based on the state of the current top zone and
3442       // the instructions outside the zone, including the bottom zone.
3443       setPolicy(TopCand.Policy, /*IsPostRA=*/true, Top, nullptr);
3444       pickNodeFromQueue(TopCand);
3445       assert(TopCand.Reason != NoCand && "failed to find a candidate");
3446       tracePick(TopCand);
3447       SU = TopCand.SU;
3448     }
3449   } while (SU->isScheduled);
3450 
3451   IsTopNode = true;
3452   Top.removeReady(SU);
3453 
3454   LLVM_DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") "
3455                     << *SU->getInstr());
3456   return SU;
3457 }
3458 
3459 /// Called after ScheduleDAGMI has scheduled an instruction and updated
3460 /// scheduled/remaining flags in the DAG nodes.
3461 void PostGenericScheduler::schedNode(SUnit *SU, bool IsTopNode) {
3462   SU->TopReadyCycle = std::max(SU->TopReadyCycle, Top.getCurrCycle());
3463   Top.bumpNode(SU);
3464 }
3465 
3466 ScheduleDAGMI *llvm::createGenericSchedPostRA(MachineSchedContext *C) {
3467   return new ScheduleDAGMI(C, std::make_unique<PostGenericScheduler>(C),
3468                            /*RemoveKillFlags=*/true);
3469 }
3470 
3471 //===----------------------------------------------------------------------===//
3472 // ILP Scheduler. Currently for experimental analysis of heuristics.
3473 //===----------------------------------------------------------------------===//
3474 
3475 namespace {
3476 
3477 /// Order nodes by the ILP metric.
3478 struct ILPOrder {
3479   const SchedDFSResult *DFSResult = nullptr;
3480   const BitVector *ScheduledTrees = nullptr;
3481   bool MaximizeILP;
3482 
3483   ILPOrder(bool MaxILP) : MaximizeILP(MaxILP) {}
3484 
3485   /// Apply a less-than relation on node priority.
3486   ///
3487   /// (Return true if A comes after B in the Q.)
3488   bool operator()(const SUnit *A, const SUnit *B) const {
3489     unsigned SchedTreeA = DFSResult->getSubtreeID(A);
3490     unsigned SchedTreeB = DFSResult->getSubtreeID(B);
3491     if (SchedTreeA != SchedTreeB) {
3492       // Unscheduled trees have lower priority.
3493       if (ScheduledTrees->test(SchedTreeA) != ScheduledTrees->test(SchedTreeB))
3494         return ScheduledTrees->test(SchedTreeB);
3495 
3496       // Trees with shallower connections have have lower priority.
3497       if (DFSResult->getSubtreeLevel(SchedTreeA)
3498           != DFSResult->getSubtreeLevel(SchedTreeB)) {
3499         return DFSResult->getSubtreeLevel(SchedTreeA)
3500           < DFSResult->getSubtreeLevel(SchedTreeB);
3501       }
3502     }
3503     if (MaximizeILP)
3504       return DFSResult->getILP(A) < DFSResult->getILP(B);
3505     else
3506       return DFSResult->getILP(A) > DFSResult->getILP(B);
3507   }
3508 };
3509 
3510 /// Schedule based on the ILP metric.
3511 class ILPScheduler : public MachineSchedStrategy {
3512   ScheduleDAGMILive *DAG = nullptr;
3513   ILPOrder Cmp;
3514 
3515   std::vector<SUnit*> ReadyQ;
3516 
3517 public:
3518   ILPScheduler(bool MaximizeILP) : Cmp(MaximizeILP) {}
3519 
3520   void initialize(ScheduleDAGMI *dag) override {
3521     assert(dag->hasVRegLiveness() && "ILPScheduler needs vreg liveness");
3522     DAG = static_cast<ScheduleDAGMILive*>(dag);
3523     DAG->computeDFSResult();
3524     Cmp.DFSResult = DAG->getDFSResult();
3525     Cmp.ScheduledTrees = &DAG->getScheduledTrees();
3526     ReadyQ.clear();
3527   }
3528 
3529   void registerRoots() override {
3530     // Restore the heap in ReadyQ with the updated DFS results.
3531     std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
3532   }
3533 
3534   /// Implement MachineSchedStrategy interface.
3535   /// -----------------------------------------
3536 
3537   /// Callback to select the highest priority node from the ready Q.
3538   SUnit *pickNode(bool &IsTopNode) override {
3539     if (ReadyQ.empty()) return nullptr;
3540     std::pop_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
3541     SUnit *SU = ReadyQ.back();
3542     ReadyQ.pop_back();
3543     IsTopNode = false;
3544     LLVM_DEBUG(dbgs() << "Pick node "
3545                       << "SU(" << SU->NodeNum << ") "
3546                       << " ILP: " << DAG->getDFSResult()->getILP(SU)
3547                       << " Tree: " << DAG->getDFSResult()->getSubtreeID(SU)
3548                       << " @"
3549                       << DAG->getDFSResult()->getSubtreeLevel(
3550                              DAG->getDFSResult()->getSubtreeID(SU))
3551                       << '\n'
3552                       << "Scheduling " << *SU->getInstr());
3553     return SU;
3554   }
3555 
3556   /// Scheduler callback to notify that a new subtree is scheduled.
3557   void scheduleTree(unsigned SubtreeID) override {
3558     std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
3559   }
3560 
3561   /// Callback after a node is scheduled. Mark a newly scheduled tree, notify
3562   /// DFSResults, and resort the priority Q.
3563   void schedNode(SUnit *SU, bool IsTopNode) override {
3564     assert(!IsTopNode && "SchedDFSResult needs bottom-up");
3565   }
3566 
3567   void releaseTopNode(SUnit *) override { /*only called for top roots*/ }
3568 
3569   void releaseBottomNode(SUnit *SU) override {
3570     ReadyQ.push_back(SU);
3571     std::push_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
3572   }
3573 };
3574 
3575 } // end anonymous namespace
3576 
3577 static ScheduleDAGInstrs *createILPMaxScheduler(MachineSchedContext *C) {
3578   return new ScheduleDAGMILive(C, std::make_unique<ILPScheduler>(true));
3579 }
3580 static ScheduleDAGInstrs *createILPMinScheduler(MachineSchedContext *C) {
3581   return new ScheduleDAGMILive(C, std::make_unique<ILPScheduler>(false));
3582 }
3583 
3584 static MachineSchedRegistry ILPMaxRegistry(
3585   "ilpmax", "Schedule bottom-up for max ILP", createILPMaxScheduler);
3586 static MachineSchedRegistry ILPMinRegistry(
3587   "ilpmin", "Schedule bottom-up for min ILP", createILPMinScheduler);
3588 
3589 //===----------------------------------------------------------------------===//
3590 // Machine Instruction Shuffler for Correctness Testing
3591 //===----------------------------------------------------------------------===//
3592 
3593 #ifndef NDEBUG
3594 namespace {
3595 
3596 /// Apply a less-than relation on the node order, which corresponds to the
3597 /// instruction order prior to scheduling. IsReverse implements greater-than.
3598 template<bool IsReverse>
3599 struct SUnitOrder {
3600   bool operator()(SUnit *A, SUnit *B) const {
3601     if (IsReverse)
3602       return A->NodeNum > B->NodeNum;
3603     else
3604       return A->NodeNum < B->NodeNum;
3605   }
3606 };
3607 
3608 /// Reorder instructions as much as possible.
3609 class InstructionShuffler : public MachineSchedStrategy {
3610   bool IsAlternating;
3611   bool IsTopDown;
3612 
3613   // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
3614   // gives nodes with a higher number higher priority causing the latest
3615   // instructions to be scheduled first.
3616   PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false>>
3617     TopQ;
3618 
3619   // When scheduling bottom-up, use greater-than as the queue priority.
3620   PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true>>
3621     BottomQ;
3622 
3623 public:
3624   InstructionShuffler(bool alternate, bool topdown)
3625     : IsAlternating(alternate), IsTopDown(topdown) {}
3626 
3627   void initialize(ScheduleDAGMI*) override {
3628     TopQ.clear();
3629     BottomQ.clear();
3630   }
3631 
3632   /// Implement MachineSchedStrategy interface.
3633   /// -----------------------------------------
3634 
3635   SUnit *pickNode(bool &IsTopNode) override {
3636     SUnit *SU;
3637     if (IsTopDown) {
3638       do {
3639         if (TopQ.empty()) return nullptr;
3640         SU = TopQ.top();
3641         TopQ.pop();
3642       } while (SU->isScheduled);
3643       IsTopNode = true;
3644     } else {
3645       do {
3646         if (BottomQ.empty()) return nullptr;
3647         SU = BottomQ.top();
3648         BottomQ.pop();
3649       } while (SU->isScheduled);
3650       IsTopNode = false;
3651     }
3652     if (IsAlternating)
3653       IsTopDown = !IsTopDown;
3654     return SU;
3655   }
3656 
3657   void schedNode(SUnit *SU, bool IsTopNode) override {}
3658 
3659   void releaseTopNode(SUnit *SU) override {
3660     TopQ.push(SU);
3661   }
3662   void releaseBottomNode(SUnit *SU) override {
3663     BottomQ.push(SU);
3664   }
3665 };
3666 
3667 } // end anonymous namespace
3668 
3669 static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
3670   bool Alternate = !ForceTopDown && !ForceBottomUp;
3671   bool TopDown = !ForceBottomUp;
3672   assert((TopDown || !ForceTopDown) &&
3673          "-misched-topdown incompatible with -misched-bottomup");
3674   return new ScheduleDAGMILive(
3675       C, std::make_unique<InstructionShuffler>(Alternate, TopDown));
3676 }
3677 
3678 static MachineSchedRegistry ShufflerRegistry(
3679   "shuffle", "Shuffle machine instructions alternating directions",
3680   createInstructionShuffler);
3681 #endif // !NDEBUG
3682 
3683 //===----------------------------------------------------------------------===//
3684 // GraphWriter support for ScheduleDAGMILive.
3685 //===----------------------------------------------------------------------===//
3686 
3687 #ifndef NDEBUG
3688 namespace llvm {
3689 
3690 template<> struct GraphTraits<
3691   ScheduleDAGMI*> : public GraphTraits<ScheduleDAG*> {};
3692 
3693 template<>
3694 struct DOTGraphTraits<ScheduleDAGMI*> : public DefaultDOTGraphTraits {
3695   DOTGraphTraits(bool isSimple = false) : DefaultDOTGraphTraits(isSimple) {}
3696 
3697   static std::string getGraphName(const ScheduleDAG *G) {
3698     return std::string(G->MF.getName());
3699   }
3700 
3701   static bool renderGraphFromBottomUp() {
3702     return true;
3703   }
3704 
3705   static bool isNodeHidden(const SUnit *Node) {
3706     if (ViewMISchedCutoff == 0)
3707       return false;
3708     return (Node->Preds.size() > ViewMISchedCutoff
3709          || Node->Succs.size() > ViewMISchedCutoff);
3710   }
3711 
3712   /// If you want to override the dot attributes printed for a particular
3713   /// edge, override this method.
3714   static std::string getEdgeAttributes(const SUnit *Node,
3715                                        SUnitIterator EI,
3716                                        const ScheduleDAG *Graph) {
3717     if (EI.isArtificialDep())
3718       return "color=cyan,style=dashed";
3719     if (EI.isCtrlDep())
3720       return "color=blue,style=dashed";
3721     return "";
3722   }
3723 
3724   static std::string getNodeLabel(const SUnit *SU, const ScheduleDAG *G) {
3725     std::string Str;
3726     raw_string_ostream SS(Str);
3727     const ScheduleDAGMI *DAG = static_cast<const ScheduleDAGMI*>(G);
3728     const SchedDFSResult *DFS = DAG->hasVRegLiveness() ?
3729       static_cast<const ScheduleDAGMILive*>(G)->getDFSResult() : nullptr;
3730     SS << "SU:" << SU->NodeNum;
3731     if (DFS)
3732       SS << " I:" << DFS->getNumInstrs(SU);
3733     return SS.str();
3734   }
3735 
3736   static std::string getNodeDescription(const SUnit *SU, const ScheduleDAG *G) {
3737     return G->getGraphNodeLabel(SU);
3738   }
3739 
3740   static std::string getNodeAttributes(const SUnit *N, const ScheduleDAG *G) {
3741     std::string Str("shape=Mrecord");
3742     const ScheduleDAGMI *DAG = static_cast<const ScheduleDAGMI*>(G);
3743     const SchedDFSResult *DFS = DAG->hasVRegLiveness() ?
3744       static_cast<const ScheduleDAGMILive*>(G)->getDFSResult() : nullptr;
3745     if (DFS) {
3746       Str += ",style=filled,fillcolor=\"#";
3747       Str += DOT::getColorString(DFS->getSubtreeID(N));
3748       Str += '"';
3749     }
3750     return Str;
3751   }
3752 };
3753 
3754 } // end namespace llvm
3755 #endif // NDEBUG
3756 
3757 /// viewGraph - Pop up a ghostview window with the reachable parts of the DAG
3758 /// rendered using 'dot'.
3759 void ScheduleDAGMI::viewGraph(const Twine &Name, const Twine &Title) {
3760 #ifndef NDEBUG
3761   ViewGraph(this, Name, false, Title);
3762 #else
3763   errs() << "ScheduleDAGMI::viewGraph is only available in debug builds on "
3764          << "systems with Graphviz or gv!\n";
3765 #endif  // NDEBUG
3766 }
3767 
3768 /// Out-of-line implementation with no arguments is handy for gdb.
3769 void ScheduleDAGMI::viewGraph() {
3770   viewGraph(getDAGName(), "Scheduling-Units Graph for " + getDAGName());
3771 }
3772