1 //===-- MachineInstr.cpp --------------------------------------------------===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file was developed by the LLVM research group and is distributed under 6 // the University of Illinois Open Source License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // Methods common to all machine instructions. 11 // 12 //===----------------------------------------------------------------------===// 13 14 #include "llvm/CodeGen/MachineInstr.h" 15 #include "llvm/CodeGen/MachineFunction.h" 16 #include "llvm/Target/TargetMachine.h" 17 #include "llvm/Target/TargetInstrInfo.h" 18 #include "llvm/Target/MRegisterInfo.h" 19 #include "llvm/Support/LeakDetector.h" 20 #include "llvm/Support/Streams.h" 21 #include <ostream> 22 using namespace llvm; 23 24 /// MachineInstr ctor - This constructor creates a dummy MachineInstr with 25 /// TID NULL and no operands. 26 MachineInstr::MachineInstr() 27 : TID(0), NumImplicitOps(0), parent(0) { 28 // Make sure that we get added to a machine basicblock 29 LeakDetector::addGarbageObject(this); 30 } 31 32 void MachineInstr::addImplicitDefUseOperands() { 33 if (TID->ImplicitDefs) 34 for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs) { 35 MachineOperand Op; 36 Op.opType = MachineOperand::MO_Register; 37 Op.IsDef = true; 38 Op.IsImp = true; 39 Op.IsKill = false; 40 Op.IsDead = false; 41 Op.contents.RegNo = *ImpDefs; 42 Op.auxInfo.subReg = 0; 43 Operands.push_back(Op); 44 } 45 if (TID->ImplicitUses) 46 for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses) { 47 MachineOperand Op; 48 Op.opType = MachineOperand::MO_Register; 49 Op.IsDef = false; 50 Op.IsImp = true; 51 Op.IsKill = false; 52 Op.IsDead = false; 53 Op.contents.RegNo = *ImpUses; 54 Op.auxInfo.subReg = 0; 55 Operands.push_back(Op); 56 } 57 } 58 59 /// MachineInstr ctor - This constructor create a MachineInstr and add the 60 /// implicit operands. It reserves space for number of operands specified by 61 /// TargetInstrDescriptor or the numOperands if it is not zero. (for 62 /// instructions with variable number of operands). 63 MachineInstr::MachineInstr(const TargetInstrDescriptor &tid) 64 : TID(&tid), NumImplicitOps(0), parent(0) { 65 if (TID->ImplicitDefs) 66 for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs) 67 NumImplicitOps++; 68 if (TID->ImplicitUses) 69 for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses) 70 NumImplicitOps++; 71 Operands.reserve(NumImplicitOps + TID->numOperands); 72 addImplicitDefUseOperands(); 73 // Make sure that we get added to a machine basicblock 74 LeakDetector::addGarbageObject(this); 75 } 76 77 /// MachineInstr ctor - Work exactly the same as the ctor above, except that the 78 /// MachineInstr is created and added to the end of the specified basic block. 79 /// 80 MachineInstr::MachineInstr(MachineBasicBlock *MBB, 81 const TargetInstrDescriptor &tid) 82 : TID(&tid), NumImplicitOps(0), parent(0) { 83 assert(MBB && "Cannot use inserting ctor with null basic block!"); 84 if (TID->ImplicitDefs) 85 for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs) 86 NumImplicitOps++; 87 if (TID->ImplicitUses) 88 for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses) 89 NumImplicitOps++; 90 Operands.reserve(NumImplicitOps + TID->numOperands); 91 addImplicitDefUseOperands(); 92 // Make sure that we get added to a machine basicblock 93 LeakDetector::addGarbageObject(this); 94 MBB->push_back(this); // Add instruction to end of basic block! 95 } 96 97 /// MachineInstr ctor - Copies MachineInstr arg exactly 98 /// 99 MachineInstr::MachineInstr(const MachineInstr &MI) { 100 TID = MI.getInstrDescriptor(); 101 NumImplicitOps = MI.NumImplicitOps; 102 Operands.reserve(MI.getNumOperands()); 103 104 // Add operands 105 for (unsigned i = 0; i != MI.getNumOperands(); ++i) 106 Operands.push_back(MI.getOperand(i)); 107 108 // Set parent, next, and prev to null 109 parent = 0; 110 prev = 0; 111 next = 0; 112 } 113 114 115 MachineInstr::~MachineInstr() { 116 LeakDetector::removeGarbageObject(this); 117 } 118 119 /// getOpcode - Returns the opcode of this MachineInstr. 120 /// 121 const int MachineInstr::getOpcode() const { 122 return TID->Opcode; 123 } 124 125 /// removeFromParent - This method unlinks 'this' from the containing basic 126 /// block, and returns it, but does not delete it. 127 MachineInstr *MachineInstr::removeFromParent() { 128 assert(getParent() && "Not embedded in a basic block!"); 129 getParent()->remove(this); 130 return this; 131 } 132 133 134 /// OperandComplete - Return true if it's illegal to add a new operand 135 /// 136 bool MachineInstr::OperandsComplete() const { 137 unsigned short NumOperands = TID->numOperands; 138 if ((TID->Flags & M_VARIABLE_OPS) == 0 && 139 getNumOperands()-NumImplicitOps >= NumOperands) 140 return true; // Broken: we have all the operands of this instruction! 141 return false; 142 } 143 144 /// getNumExplicitOperands - Returns the number of non-implicit operands. 145 /// 146 unsigned MachineInstr::getNumExplicitOperands() const { 147 unsigned NumOperands = TID->numOperands; 148 if ((TID->Flags & M_VARIABLE_OPS) == 0) 149 return NumOperands; 150 151 for (unsigned e = getNumOperands(); NumOperands != e; ++NumOperands) { 152 const MachineOperand &MO = getOperand(NumOperands); 153 if (!MO.isRegister() || !MO.isImplicit()) 154 NumOperands++; 155 } 156 return NumOperands; 157 } 158 159 /// isIdenticalTo - Return true if this operand is identical to the specified 160 /// operand. 161 bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const { 162 if (getType() != Other.getType()) return false; 163 164 switch (getType()) { 165 default: assert(0 && "Unrecognized operand type"); 166 case MachineOperand::MO_Register: 167 return getReg() == Other.getReg() && isDef() == Other.isDef(); 168 case MachineOperand::MO_Immediate: 169 return getImm() == Other.getImm(); 170 case MachineOperand::MO_MachineBasicBlock: 171 return getMBB() == Other.getMBB(); 172 case MachineOperand::MO_FrameIndex: 173 return getFrameIndex() == Other.getFrameIndex(); 174 case MachineOperand::MO_ConstantPoolIndex: 175 return getConstantPoolIndex() == Other.getConstantPoolIndex() && 176 getOffset() == Other.getOffset(); 177 case MachineOperand::MO_JumpTableIndex: 178 return getJumpTableIndex() == Other.getJumpTableIndex(); 179 case MachineOperand::MO_GlobalAddress: 180 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset(); 181 case MachineOperand::MO_ExternalSymbol: 182 return !strcmp(getSymbolName(), Other.getSymbolName()) && 183 getOffset() == Other.getOffset(); 184 } 185 } 186 187 bool MachineInstr::isPredicable() const { 188 return TID->Flags & M_PREDICABLE; 189 } 190 191 /// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of 192 /// the specific register or -1 if it is not found. It further tightening 193 /// the search criteria to a use that kills the register if isKill is true. 194 int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill) const { 195 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { 196 const MachineOperand &MO = getOperand(i); 197 if (MO.isReg() && MO.isUse() && MO.getReg() == Reg) 198 if (!isKill || MO.isKill()) 199 return i; 200 } 201 return -1; 202 } 203 204 /// findRegisterDefOperand() - Returns the MachineOperand that is a def of 205 /// the specific register or NULL if it is not found. 206 MachineOperand *MachineInstr::findRegisterDefOperand(unsigned Reg) { 207 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { 208 MachineOperand &MO = getOperand(i); 209 if (MO.isReg() && MO.isDef() && MO.getReg() == Reg) 210 return &MO; 211 } 212 return NULL; 213 } 214 215 /// findFirstPredOperandIdx() - Find the index of the first operand in the 216 /// operand list that is used to represent the predicate. It returns -1 if 217 /// none is found. 218 int MachineInstr::findFirstPredOperandIdx() const { 219 const TargetInstrDescriptor *TID = getInstrDescriptor(); 220 if (TID->Flags & M_PREDICABLE) { 221 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) 222 if ((TID->OpInfo[i].Flags & M_PREDICATE_OPERAND)) 223 return i; 224 } 225 226 return -1; 227 } 228 229 /// copyKillDeadInfo - Copies kill / dead operand properties from MI. 230 /// 231 void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) { 232 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { 233 const MachineOperand &MO = MI->getOperand(i); 234 if (!MO.isReg() || (!MO.isKill() && !MO.isDead())) 235 continue; 236 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) { 237 MachineOperand &MOp = getOperand(j); 238 if (!MOp.isIdenticalTo(MO)) 239 continue; 240 if (MO.isKill()) 241 MOp.setIsKill(); 242 else 243 MOp.setIsDead(); 244 break; 245 } 246 } 247 } 248 249 /// copyPredicates - Copies predicate operand(s) from MI. 250 void MachineInstr::copyPredicates(const MachineInstr *MI) { 251 const TargetInstrDescriptor *TID = MI->getInstrDescriptor(); 252 if (TID->Flags & M_PREDICABLE) { 253 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { 254 if ((TID->OpInfo[i].Flags & M_PREDICATE_OPERAND)) { 255 const MachineOperand &MO = MI->getOperand(i); 256 // Predicated operands must be last operands. 257 if (MO.isReg()) 258 addRegOperand(MO.getReg(), false); 259 else { 260 addImmOperand(MO.getImm()); 261 } 262 } 263 } 264 } 265 } 266 267 void MachineInstr::dump() const { 268 cerr << " " << *this; 269 } 270 271 static inline void OutputReg(std::ostream &os, unsigned RegNo, 272 const MRegisterInfo *MRI = 0) { 273 if (!RegNo || MRegisterInfo::isPhysicalRegister(RegNo)) { 274 if (MRI) 275 os << "%" << MRI->get(RegNo).Name; 276 else 277 os << "%mreg(" << RegNo << ")"; 278 } else 279 os << "%reg" << RegNo; 280 } 281 282 static void print(const MachineOperand &MO, std::ostream &OS, 283 const TargetMachine *TM) { 284 const MRegisterInfo *MRI = 0; 285 286 if (TM) MRI = TM->getRegisterInfo(); 287 288 switch (MO.getType()) { 289 case MachineOperand::MO_Register: 290 OutputReg(OS, MO.getReg(), MRI); 291 break; 292 case MachineOperand::MO_Immediate: 293 OS << MO.getImmedValue(); 294 break; 295 case MachineOperand::MO_MachineBasicBlock: 296 OS << "mbb<" 297 << ((Value*)MO.getMachineBasicBlock()->getBasicBlock())->getName() 298 << "," << (void*)MO.getMachineBasicBlock() << ">"; 299 break; 300 case MachineOperand::MO_FrameIndex: 301 OS << "<fi#" << MO.getFrameIndex() << ">"; 302 break; 303 case MachineOperand::MO_ConstantPoolIndex: 304 OS << "<cp#" << MO.getConstantPoolIndex() << ">"; 305 break; 306 case MachineOperand::MO_JumpTableIndex: 307 OS << "<jt#" << MO.getJumpTableIndex() << ">"; 308 break; 309 case MachineOperand::MO_GlobalAddress: 310 OS << "<ga:" << ((Value*)MO.getGlobal())->getName(); 311 if (MO.getOffset()) OS << "+" << MO.getOffset(); 312 OS << ">"; 313 break; 314 case MachineOperand::MO_ExternalSymbol: 315 OS << "<es:" << MO.getSymbolName(); 316 if (MO.getOffset()) OS << "+" << MO.getOffset(); 317 OS << ">"; 318 break; 319 default: 320 assert(0 && "Unrecognized operand type"); 321 } 322 } 323 324 void MachineInstr::print(std::ostream &OS, const TargetMachine *TM) const { 325 unsigned StartOp = 0; 326 327 // Specialize printing if op#0 is definition 328 if (getNumOperands() && getOperand(0).isReg() && getOperand(0).isDef()) { 329 ::print(getOperand(0), OS, TM); 330 if (getOperand(0).isDead()) 331 OS << "<dead>"; 332 OS << " = "; 333 ++StartOp; // Don't print this operand again! 334 } 335 336 if (TID) 337 OS << TID->Name; 338 339 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) { 340 const MachineOperand& mop = getOperand(i); 341 if (i != StartOp) 342 OS << ","; 343 OS << " "; 344 ::print(mop, OS, TM); 345 346 if (mop.isReg()) { 347 if (mop.isDef() || mop.isKill() || mop.isDead() || mop.isImplicit()) { 348 OS << "<"; 349 bool NeedComma = false; 350 if (mop.isImplicit()) { 351 OS << (mop.isDef() ? "imp-def" : "imp-use"); 352 NeedComma = true; 353 } else if (mop.isDef()) { 354 OS << "def"; 355 NeedComma = true; 356 } 357 if (mop.isKill() || mop.isDead()) { 358 if (NeedComma) 359 OS << ","; 360 if (mop.isKill()) 361 OS << "kill"; 362 if (mop.isDead()) 363 OS << "dead"; 364 } 365 OS << ">"; 366 } 367 } 368 } 369 370 OS << "\n"; 371 } 372 373 void MachineInstr::print(std::ostream &os) const { 374 // If the instruction is embedded into a basic block, we can find the target 375 // info for the instruction. 376 if (const MachineBasicBlock *MBB = getParent()) { 377 const MachineFunction *MF = MBB->getParent(); 378 if (MF) 379 print(os, &MF->getTarget()); 380 else 381 print(os, 0); 382 } 383 384 // Otherwise, print it out in the "raw" format without symbolic register names 385 // and such. 386 os << getInstrDescriptor()->Name; 387 388 for (unsigned i = 0, N = getNumOperands(); i < N; i++) { 389 os << "\t" << getOperand(i); 390 if (getOperand(i).isReg() && getOperand(i).isDef()) 391 os << "<d>"; 392 } 393 394 os << "\n"; 395 } 396 397 void MachineOperand::print(std::ostream &OS) const { 398 switch (getType()) { 399 case MO_Register: 400 OutputReg(OS, getReg()); 401 break; 402 case MO_Immediate: 403 OS << (long)getImmedValue(); 404 break; 405 case MO_MachineBasicBlock: 406 OS << "<mbb:" 407 << ((Value*)getMachineBasicBlock()->getBasicBlock())->getName() 408 << "@" << (void*)getMachineBasicBlock() << ">"; 409 break; 410 case MO_FrameIndex: 411 OS << "<fi#" << getFrameIndex() << ">"; 412 break; 413 case MO_ConstantPoolIndex: 414 OS << "<cp#" << getConstantPoolIndex() << ">"; 415 break; 416 case MO_JumpTableIndex: 417 OS << "<jt#" << getJumpTableIndex() << ">"; 418 break; 419 case MO_GlobalAddress: 420 OS << "<ga:" << ((Value*)getGlobal())->getName() << ">"; 421 break; 422 case MO_ExternalSymbol: 423 OS << "<es:" << getSymbolName() << ">"; 424 break; 425 default: 426 assert(0 && "Unrecognized operand type"); 427 break; 428 } 429 } 430 431