1 //===-- lib/CodeGen/GlobalISel/CallLowering.cpp - Call lowering -----------===// 2 // 3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4 // See https://llvm.org/LICENSE.txt for license information. 5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6 // 7 //===----------------------------------------------------------------------===// 8 /// 9 /// \file 10 /// This file implements some simple delegations needed for call lowering. 11 /// 12 //===----------------------------------------------------------------------===// 13 14 #include "llvm/CodeGen/Analysis.h" 15 #include "llvm/CodeGen/GlobalISel/CallLowering.h" 16 #include "llvm/CodeGen/GlobalISel/Utils.h" 17 #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" 18 #include "llvm/CodeGen/MachineOperand.h" 19 #include "llvm/CodeGen/MachineRegisterInfo.h" 20 #include "llvm/CodeGen/TargetLowering.h" 21 #include "llvm/IR/DataLayout.h" 22 #include "llvm/IR/Instructions.h" 23 #include "llvm/IR/LLVMContext.h" 24 #include "llvm/IR/Module.h" 25 #include "llvm/Target/TargetMachine.h" 26 27 #define DEBUG_TYPE "call-lowering" 28 29 using namespace llvm; 30 31 void CallLowering::anchor() {} 32 33 /// Helper function which updates \p Flags when \p AttrFn returns true. 34 static void 35 addFlagsUsingAttrFn(ISD::ArgFlagsTy &Flags, 36 const std::function<bool(Attribute::AttrKind)> &AttrFn) { 37 if (AttrFn(Attribute::SExt)) 38 Flags.setSExt(); 39 if (AttrFn(Attribute::ZExt)) 40 Flags.setZExt(); 41 if (AttrFn(Attribute::InReg)) 42 Flags.setInReg(); 43 if (AttrFn(Attribute::StructRet)) 44 Flags.setSRet(); 45 if (AttrFn(Attribute::Nest)) 46 Flags.setNest(); 47 if (AttrFn(Attribute::ByVal)) 48 Flags.setByVal(); 49 if (AttrFn(Attribute::Preallocated)) 50 Flags.setPreallocated(); 51 if (AttrFn(Attribute::InAlloca)) 52 Flags.setInAlloca(); 53 if (AttrFn(Attribute::Returned)) 54 Flags.setReturned(); 55 if (AttrFn(Attribute::SwiftSelf)) 56 Flags.setSwiftSelf(); 57 if (AttrFn(Attribute::SwiftError)) 58 Flags.setSwiftError(); 59 } 60 61 ISD::ArgFlagsTy CallLowering::getAttributesForArgIdx(const CallBase &Call, 62 unsigned ArgIdx) const { 63 ISD::ArgFlagsTy Flags; 64 addFlagsUsingAttrFn(Flags, [&Call, &ArgIdx](Attribute::AttrKind Attr) { 65 return Call.paramHasAttr(ArgIdx, Attr); 66 }); 67 return Flags; 68 } 69 70 void CallLowering::addArgFlagsFromAttributes(ISD::ArgFlagsTy &Flags, 71 const AttributeList &Attrs, 72 unsigned OpIdx) const { 73 addFlagsUsingAttrFn(Flags, [&Attrs, &OpIdx](Attribute::AttrKind Attr) { 74 return Attrs.hasAttribute(OpIdx, Attr); 75 }); 76 } 77 78 bool CallLowering::lowerCall(MachineIRBuilder &MIRBuilder, const CallBase &CB, 79 ArrayRef<Register> ResRegs, 80 ArrayRef<ArrayRef<Register>> ArgRegs, 81 Register SwiftErrorVReg, 82 std::function<unsigned()> GetCalleeReg) const { 83 CallLoweringInfo Info; 84 const DataLayout &DL = MIRBuilder.getDataLayout(); 85 MachineFunction &MF = MIRBuilder.getMF(); 86 bool CanBeTailCalled = CB.isTailCall() && 87 isInTailCallPosition(CB, MF.getTarget()) && 88 (MF.getFunction() 89 .getFnAttribute("disable-tail-calls") 90 .getValueAsString() != "true"); 91 92 CallingConv::ID CallConv = CB.getCallingConv(); 93 Type *RetTy = CB.getType(); 94 bool IsVarArg = CB.getFunctionType()->isVarArg(); 95 96 SmallVector<BaseArgInfo, 4> SplitArgs; 97 getReturnInfo(CallConv, RetTy, CB.getAttributes(), SplitArgs, DL); 98 Info.CanLowerReturn = canLowerReturn(MF, CallConv, SplitArgs, IsVarArg); 99 100 if (!Info.CanLowerReturn) { 101 // Callee requires sret demotion. 102 insertSRetOutgoingArgument(MIRBuilder, CB, Info); 103 104 // The sret demotion isn't compatible with tail-calls, since the sret 105 // argument points into the caller's stack frame. 106 CanBeTailCalled = false; 107 } 108 109 // First step is to marshall all the function's parameters into the correct 110 // physregs and memory locations. Gather the sequence of argument types that 111 // we'll pass to the assigner function. 112 unsigned i = 0; 113 unsigned NumFixedArgs = CB.getFunctionType()->getNumParams(); 114 for (auto &Arg : CB.args()) { 115 ArgInfo OrigArg{ArgRegs[i], Arg->getType(), getAttributesForArgIdx(CB, i), 116 i < NumFixedArgs}; 117 setArgFlags(OrigArg, i + AttributeList::FirstArgIndex, DL, CB); 118 119 // If we have an explicit sret argument that is an Instruction, (i.e., it 120 // might point to function-local memory), we can't meaningfully tail-call. 121 if (OrigArg.Flags[0].isSRet() && isa<Instruction>(&Arg)) 122 CanBeTailCalled = false; 123 124 Info.OrigArgs.push_back(OrigArg); 125 ++i; 126 } 127 128 // Try looking through a bitcast from one function type to another. 129 // Commonly happens with calls to objc_msgSend(). 130 const Value *CalleeV = CB.getCalledOperand()->stripPointerCasts(); 131 if (const Function *F = dyn_cast<Function>(CalleeV)) 132 Info.Callee = MachineOperand::CreateGA(F, 0); 133 else 134 Info.Callee = MachineOperand::CreateReg(GetCalleeReg(), false); 135 136 Info.OrigRet = ArgInfo{ResRegs, RetTy, ISD::ArgFlagsTy{}}; 137 if (!Info.OrigRet.Ty->isVoidTy()) 138 setArgFlags(Info.OrigRet, AttributeList::ReturnIndex, DL, CB); 139 140 Info.KnownCallees = CB.getMetadata(LLVMContext::MD_callees); 141 Info.CallConv = CallConv; 142 Info.SwiftErrorVReg = SwiftErrorVReg; 143 Info.IsMustTailCall = CB.isMustTailCall(); 144 Info.IsTailCall = CanBeTailCalled; 145 Info.IsVarArg = IsVarArg; 146 return lowerCall(MIRBuilder, Info); 147 } 148 149 template <typename FuncInfoTy> 150 void CallLowering::setArgFlags(CallLowering::ArgInfo &Arg, unsigned OpIdx, 151 const DataLayout &DL, 152 const FuncInfoTy &FuncInfo) const { 153 auto &Flags = Arg.Flags[0]; 154 const AttributeList &Attrs = FuncInfo.getAttributes(); 155 addArgFlagsFromAttributes(Flags, Attrs, OpIdx); 156 157 if (Flags.isByVal() || Flags.isInAlloca() || Flags.isPreallocated()) { 158 Type *ElementTy = cast<PointerType>(Arg.Ty)->getElementType(); 159 160 auto Ty = Attrs.getAttribute(OpIdx, Attribute::ByVal).getValueAsType(); 161 Flags.setByValSize(DL.getTypeAllocSize(Ty ? Ty : ElementTy)); 162 163 // For ByVal, alignment should be passed from FE. BE will guess if 164 // this info is not there but there are cases it cannot get right. 165 Align FrameAlign; 166 if (auto ParamAlign = FuncInfo.getParamAlign(OpIdx - 2)) 167 FrameAlign = *ParamAlign; 168 else 169 FrameAlign = Align(getTLI()->getByValTypeAlignment(ElementTy, DL)); 170 Flags.setByValAlign(FrameAlign); 171 } 172 Flags.setOrigAlign(DL.getABITypeAlign(Arg.Ty)); 173 174 // Don't try to use the returned attribute if the argument is marked as 175 // swiftself, since it won't be passed in x0. 176 if (Flags.isSwiftSelf()) 177 Flags.setReturned(false); 178 } 179 180 template void 181 CallLowering::setArgFlags<Function>(CallLowering::ArgInfo &Arg, unsigned OpIdx, 182 const DataLayout &DL, 183 const Function &FuncInfo) const; 184 185 template void 186 CallLowering::setArgFlags<CallBase>(CallLowering::ArgInfo &Arg, unsigned OpIdx, 187 const DataLayout &DL, 188 const CallBase &FuncInfo) const; 189 190 Register CallLowering::packRegs(ArrayRef<Register> SrcRegs, Type *PackedTy, 191 MachineIRBuilder &MIRBuilder) const { 192 assert(SrcRegs.size() > 1 && "Nothing to pack"); 193 194 const DataLayout &DL = MIRBuilder.getMF().getDataLayout(); 195 MachineRegisterInfo *MRI = MIRBuilder.getMRI(); 196 197 LLT PackedLLT = getLLTForType(*PackedTy, DL); 198 199 SmallVector<LLT, 8> LLTs; 200 SmallVector<uint64_t, 8> Offsets; 201 computeValueLLTs(DL, *PackedTy, LLTs, &Offsets); 202 assert(LLTs.size() == SrcRegs.size() && "Regs / types mismatch"); 203 204 Register Dst = MRI->createGenericVirtualRegister(PackedLLT); 205 MIRBuilder.buildUndef(Dst); 206 for (unsigned i = 0; i < SrcRegs.size(); ++i) { 207 Register NewDst = MRI->createGenericVirtualRegister(PackedLLT); 208 MIRBuilder.buildInsert(NewDst, Dst, SrcRegs[i], Offsets[i]); 209 Dst = NewDst; 210 } 211 212 return Dst; 213 } 214 215 void CallLowering::unpackRegs(ArrayRef<Register> DstRegs, Register SrcReg, 216 Type *PackedTy, 217 MachineIRBuilder &MIRBuilder) const { 218 assert(DstRegs.size() > 1 && "Nothing to unpack"); 219 220 const DataLayout &DL = MIRBuilder.getDataLayout(); 221 222 SmallVector<LLT, 8> LLTs; 223 SmallVector<uint64_t, 8> Offsets; 224 computeValueLLTs(DL, *PackedTy, LLTs, &Offsets); 225 assert(LLTs.size() == DstRegs.size() && "Regs / types mismatch"); 226 227 for (unsigned i = 0; i < DstRegs.size(); ++i) 228 MIRBuilder.buildExtract(DstRegs[i], SrcReg, Offsets[i]); 229 } 230 231 bool CallLowering::handleAssignments(MachineIRBuilder &MIRBuilder, 232 SmallVectorImpl<ArgInfo> &Args, 233 ValueHandler &Handler, 234 Register ThisReturnReg) const { 235 MachineFunction &MF = MIRBuilder.getMF(); 236 const Function &F = MF.getFunction(); 237 SmallVector<CCValAssign, 16> ArgLocs; 238 CCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs, F.getContext()); 239 return handleAssignments(CCInfo, ArgLocs, MIRBuilder, Args, Handler, 240 ThisReturnReg); 241 } 242 243 bool CallLowering::handleAssignments(CCState &CCInfo, 244 SmallVectorImpl<CCValAssign> &ArgLocs, 245 MachineIRBuilder &MIRBuilder, 246 SmallVectorImpl<ArgInfo> &Args, 247 ValueHandler &Handler, 248 Register ThisReturnReg) const { 249 MachineFunction &MF = MIRBuilder.getMF(); 250 const Function &F = MF.getFunction(); 251 const DataLayout &DL = F.getParent()->getDataLayout(); 252 253 unsigned NumArgs = Args.size(); 254 for (unsigned i = 0; i != NumArgs; ++i) { 255 EVT CurVT = EVT::getEVT(Args[i].Ty); 256 if (CurVT.isSimple() && 257 !Handler.assignArg(i, CurVT.getSimpleVT(), CurVT.getSimpleVT(), 258 CCValAssign::Full, Args[i], Args[i].Flags[0], 259 CCInfo)) 260 continue; 261 262 MVT NewVT = TLI->getRegisterTypeForCallingConv( 263 F.getContext(), CCInfo.getCallingConv(), EVT(CurVT)); 264 265 // If we need to split the type over multiple regs, check it's a scenario 266 // we currently support. 267 unsigned NumParts = TLI->getNumRegistersForCallingConv( 268 F.getContext(), CCInfo.getCallingConv(), CurVT); 269 270 if (NumParts == 1) { 271 // Try to use the register type if we couldn't assign the VT. 272 if (Handler.assignArg(i, NewVT, NewVT, CCValAssign::Full, Args[i], 273 Args[i].Flags[0], CCInfo)) 274 return false; 275 continue; 276 } 277 278 assert(NumParts > 1); 279 // For now only handle exact splits. 280 if (NewVT.getSizeInBits() * NumParts != CurVT.getSizeInBits()) 281 return false; 282 283 // For incoming arguments (physregs to vregs), we could have values in 284 // physregs (or memlocs) which we want to extract and copy to vregs. 285 // During this, we might have to deal with the LLT being split across 286 // multiple regs, so we have to record this information for later. 287 // 288 // If we have outgoing args, then we have the opposite case. We have a 289 // vreg with an LLT which we want to assign to a physical location, and 290 // we might have to record that the value has to be split later. 291 if (Handler.isIncomingArgumentHandler()) { 292 // We're handling an incoming arg which is split over multiple regs. 293 // E.g. passing an s128 on AArch64. 294 ISD::ArgFlagsTy OrigFlags = Args[i].Flags[0]; 295 Args[i].OrigRegs.push_back(Args[i].Regs[0]); 296 Args[i].Regs.clear(); 297 Args[i].Flags.clear(); 298 LLT NewLLT = getLLTForMVT(NewVT); 299 // For each split register, create and assign a vreg that will store 300 // the incoming component of the larger value. These will later be 301 // merged to form the final vreg. 302 for (unsigned Part = 0; Part < NumParts; ++Part) { 303 Register Reg = 304 MIRBuilder.getMRI()->createGenericVirtualRegister(NewLLT); 305 ISD::ArgFlagsTy Flags = OrigFlags; 306 if (Part == 0) { 307 Flags.setSplit(); 308 } else { 309 Flags.setOrigAlign(Align(1)); 310 if (Part == NumParts - 1) 311 Flags.setSplitEnd(); 312 } 313 Args[i].Regs.push_back(Reg); 314 Args[i].Flags.push_back(Flags); 315 if (Handler.assignArg(i, NewVT, NewVT, CCValAssign::Full, Args[i], 316 Args[i].Flags[Part], CCInfo)) { 317 // Still couldn't assign this smaller part type for some reason. 318 return false; 319 } 320 } 321 } else { 322 // This type is passed via multiple registers in the calling convention. 323 // We need to extract the individual parts. 324 Register LargeReg = Args[i].Regs[0]; 325 LLT SmallTy = LLT::scalar(NewVT.getSizeInBits()); 326 auto Unmerge = MIRBuilder.buildUnmerge(SmallTy, LargeReg); 327 assert(Unmerge->getNumOperands() == NumParts + 1); 328 ISD::ArgFlagsTy OrigFlags = Args[i].Flags[0]; 329 // We're going to replace the regs and flags with the split ones. 330 Args[i].Regs.clear(); 331 Args[i].Flags.clear(); 332 for (unsigned PartIdx = 0; PartIdx < NumParts; ++PartIdx) { 333 ISD::ArgFlagsTy Flags = OrigFlags; 334 if (PartIdx == 0) { 335 Flags.setSplit(); 336 } else { 337 Flags.setOrigAlign(Align(1)); 338 if (PartIdx == NumParts - 1) 339 Flags.setSplitEnd(); 340 } 341 342 // TODO: Also check if there is a valid extension that preserves the 343 // bits. However currently this call lowering doesn't support non-exact 344 // split parts, so that can't be tested. 345 if (OrigFlags.isReturned() && 346 (NumParts * NewVT.getSizeInBits() != CurVT.getSizeInBits())) { 347 Flags.setReturned(false); 348 } 349 350 Args[i].Regs.push_back(Unmerge.getReg(PartIdx)); 351 Args[i].Flags.push_back(Flags); 352 if (Handler.assignArg(i, NewVT, NewVT, CCValAssign::Full, 353 Args[i], Args[i].Flags[PartIdx], CCInfo)) 354 return false; 355 } 356 } 357 } 358 359 for (unsigned i = 0, e = Args.size(), j = 0; i != e; ++i, ++j) { 360 assert(j < ArgLocs.size() && "Skipped too many arg locs"); 361 362 CCValAssign &VA = ArgLocs[j]; 363 assert(VA.getValNo() == i && "Location doesn't correspond to current arg"); 364 365 if (VA.needsCustom()) { 366 unsigned NumArgRegs = 367 Handler.assignCustomValue(Args[i], makeArrayRef(ArgLocs).slice(j)); 368 if (!NumArgRegs) 369 return false; 370 j += NumArgRegs; 371 continue; 372 } 373 374 // FIXME: Pack registers if we have more than one. 375 Register ArgReg = Args[i].Regs[0]; 376 377 EVT OrigVT = EVT::getEVT(Args[i].Ty); 378 EVT VAVT = VA.getValVT(); 379 const LLT OrigTy = getLLTForType(*Args[i].Ty, DL); 380 381 // Expected to be multiple regs for a single incoming arg. 382 // There should be Regs.size() ArgLocs per argument. 383 unsigned NumArgRegs = Args[i].Regs.size(); 384 385 assert((j + (NumArgRegs - 1)) < ArgLocs.size() && 386 "Too many regs for number of args"); 387 for (unsigned Part = 0; Part < NumArgRegs; ++Part) { 388 // There should be Regs.size() ArgLocs per argument. 389 VA = ArgLocs[j + Part]; 390 if (VA.isMemLoc()) { 391 // Don't currently support loading/storing a type that needs to be split 392 // to the stack. Should be easy, just not implemented yet. 393 if (NumArgRegs > 1) { 394 LLVM_DEBUG( 395 dbgs() 396 << "Load/store a split arg to/from the stack not implemented yet\n"); 397 return false; 398 } 399 400 // FIXME: Use correct address space for pointer size 401 EVT LocVT = VA.getValVT(); 402 unsigned MemSize = LocVT == MVT::iPTR ? DL.getPointerSize() 403 : LocVT.getStoreSize(); 404 unsigned Offset = VA.getLocMemOffset(); 405 MachinePointerInfo MPO; 406 Register StackAddr = Handler.getStackAddress(MemSize, Offset, MPO); 407 Handler.assignValueToAddress(Args[i], StackAddr, 408 MemSize, MPO, VA); 409 continue; 410 } 411 412 assert(VA.isRegLoc() && "custom loc should have been handled already"); 413 414 if (i == 0 && ThisReturnReg.isValid() && 415 Handler.isIncomingArgumentHandler() && 416 isTypeIsValidForThisReturn(VAVT)) { 417 Handler.assignValueToReg(Args[i].Regs[i], ThisReturnReg, VA); 418 continue; 419 } 420 421 // GlobalISel does not currently work for scalable vectors. 422 if (OrigVT.getFixedSizeInBits() >= VAVT.getFixedSizeInBits() || 423 !Handler.isIncomingArgumentHandler()) { 424 // This is an argument that might have been split. There should be 425 // Regs.size() ArgLocs per argument. 426 427 // Insert the argument copies. If VAVT < OrigVT, we'll insert the merge 428 // to the original register after handling all of the parts. 429 Handler.assignValueToReg(Args[i].Regs[Part], VA.getLocReg(), VA); 430 continue; 431 } 432 433 // This ArgLoc covers multiple pieces, so we need to split it. 434 const LLT VATy(VAVT.getSimpleVT()); 435 Register NewReg = 436 MIRBuilder.getMRI()->createGenericVirtualRegister(VATy); 437 Handler.assignValueToReg(NewReg, VA.getLocReg(), VA); 438 // If it's a vector type, we either need to truncate the elements 439 // or do an unmerge to get the lower block of elements. 440 if (VATy.isVector() && 441 VATy.getNumElements() > OrigVT.getVectorNumElements()) { 442 // Just handle the case where the VA type is 2 * original type. 443 if (VATy.getNumElements() != OrigVT.getVectorNumElements() * 2) { 444 LLVM_DEBUG(dbgs() 445 << "Incoming promoted vector arg has too many elts"); 446 return false; 447 } 448 auto Unmerge = MIRBuilder.buildUnmerge({OrigTy, OrigTy}, {NewReg}); 449 MIRBuilder.buildCopy(ArgReg, Unmerge.getReg(0)); 450 } else { 451 MIRBuilder.buildTrunc(ArgReg, {NewReg}).getReg(0); 452 } 453 } 454 455 // Now that all pieces have been handled, re-pack any arguments into any 456 // wider, original registers. 457 if (Handler.isIncomingArgumentHandler()) { 458 if (VAVT.getFixedSizeInBits() < OrigVT.getFixedSizeInBits()) { 459 assert(NumArgRegs >= 2); 460 461 // Merge the split registers into the expected larger result vreg 462 // of the original call. 463 MIRBuilder.buildMerge(Args[i].OrigRegs[0], Args[i].Regs); 464 } 465 } 466 467 j += NumArgRegs - 1; 468 } 469 470 return true; 471 } 472 473 void CallLowering::insertSRetLoads(MachineIRBuilder &MIRBuilder, Type *RetTy, 474 ArrayRef<Register> VRegs, Register DemoteReg, 475 int FI) const { 476 MachineFunction &MF = MIRBuilder.getMF(); 477 MachineRegisterInfo &MRI = MF.getRegInfo(); 478 const DataLayout &DL = MF.getDataLayout(); 479 480 SmallVector<EVT, 4> SplitVTs; 481 SmallVector<uint64_t, 4> Offsets; 482 ComputeValueVTs(*TLI, DL, RetTy, SplitVTs, &Offsets, 0); 483 484 assert(VRegs.size() == SplitVTs.size()); 485 486 unsigned NumValues = SplitVTs.size(); 487 Align BaseAlign = DL.getPrefTypeAlign(RetTy); 488 Type *RetPtrTy = RetTy->getPointerTo(DL.getAllocaAddrSpace()); 489 LLT OffsetLLTy = getLLTForType(*DL.getIntPtrType(RetPtrTy), DL); 490 491 MachinePointerInfo PtrInfo = MachinePointerInfo::getFixedStack(MF, FI); 492 493 for (unsigned I = 0; I < NumValues; ++I) { 494 Register Addr; 495 MIRBuilder.materializePtrAdd(Addr, DemoteReg, OffsetLLTy, Offsets[I]); 496 auto *MMO = MF.getMachineMemOperand(PtrInfo, MachineMemOperand::MOLoad, 497 MRI.getType(VRegs[I]).getSizeInBytes(), 498 commonAlignment(BaseAlign, Offsets[I])); 499 MIRBuilder.buildLoad(VRegs[I], Addr, *MMO); 500 } 501 } 502 503 void CallLowering::insertSRetStores(MachineIRBuilder &MIRBuilder, Type *RetTy, 504 ArrayRef<Register> VRegs, 505 Register DemoteReg) const { 506 MachineFunction &MF = MIRBuilder.getMF(); 507 MachineRegisterInfo &MRI = MF.getRegInfo(); 508 const DataLayout &DL = MF.getDataLayout(); 509 510 SmallVector<EVT, 4> SplitVTs; 511 SmallVector<uint64_t, 4> Offsets; 512 ComputeValueVTs(*TLI, DL, RetTy, SplitVTs, &Offsets, 0); 513 514 assert(VRegs.size() == SplitVTs.size()); 515 516 unsigned NumValues = SplitVTs.size(); 517 Align BaseAlign = DL.getPrefTypeAlign(RetTy); 518 unsigned AS = DL.getAllocaAddrSpace(); 519 LLT OffsetLLTy = 520 getLLTForType(*DL.getIntPtrType(RetTy->getPointerTo(AS)), DL); 521 522 MachinePointerInfo PtrInfo(AS); 523 524 for (unsigned I = 0; I < NumValues; ++I) { 525 Register Addr; 526 MIRBuilder.materializePtrAdd(Addr, DemoteReg, OffsetLLTy, Offsets[I]); 527 auto *MMO = MF.getMachineMemOperand(PtrInfo, MachineMemOperand::MOStore, 528 MRI.getType(VRegs[I]).getSizeInBytes(), 529 commonAlignment(BaseAlign, Offsets[I])); 530 MIRBuilder.buildStore(VRegs[I], Addr, *MMO); 531 } 532 } 533 534 void CallLowering::insertSRetIncomingArgument( 535 const Function &F, SmallVectorImpl<ArgInfo> &SplitArgs, Register &DemoteReg, 536 MachineRegisterInfo &MRI, const DataLayout &DL) const { 537 unsigned AS = DL.getAllocaAddrSpace(); 538 DemoteReg = MRI.createGenericVirtualRegister( 539 LLT::pointer(AS, DL.getPointerSizeInBits(AS))); 540 541 Type *PtrTy = PointerType::get(F.getReturnType(), AS); 542 543 SmallVector<EVT, 1> ValueVTs; 544 ComputeValueVTs(*TLI, DL, PtrTy, ValueVTs); 545 546 // NOTE: Assume that a pointer won't get split into more than one VT. 547 assert(ValueVTs.size() == 1); 548 549 ArgInfo DemoteArg(DemoteReg, ValueVTs[0].getTypeForEVT(PtrTy->getContext())); 550 setArgFlags(DemoteArg, AttributeList::ReturnIndex, DL, F); 551 DemoteArg.Flags[0].setSRet(); 552 SplitArgs.insert(SplitArgs.begin(), DemoteArg); 553 } 554 555 void CallLowering::insertSRetOutgoingArgument(MachineIRBuilder &MIRBuilder, 556 const CallBase &CB, 557 CallLoweringInfo &Info) const { 558 const DataLayout &DL = MIRBuilder.getDataLayout(); 559 Type *RetTy = CB.getType(); 560 unsigned AS = DL.getAllocaAddrSpace(); 561 LLT FramePtrTy = LLT::pointer(AS, DL.getPointerSizeInBits(AS)); 562 563 int FI = MIRBuilder.getMF().getFrameInfo().CreateStackObject( 564 DL.getTypeAllocSize(RetTy), DL.getPrefTypeAlign(RetTy), false); 565 566 Register DemoteReg = MIRBuilder.buildFrameIndex(FramePtrTy, FI).getReg(0); 567 ArgInfo DemoteArg(DemoteReg, PointerType::get(RetTy, AS)); 568 setArgFlags(DemoteArg, AttributeList::ReturnIndex, DL, CB); 569 DemoteArg.Flags[0].setSRet(); 570 571 Info.OrigArgs.insert(Info.OrigArgs.begin(), DemoteArg); 572 Info.DemoteStackIndex = FI; 573 Info.DemoteRegister = DemoteReg; 574 } 575 576 bool CallLowering::checkReturn(CCState &CCInfo, 577 SmallVectorImpl<BaseArgInfo> &Outs, 578 CCAssignFn *Fn) const { 579 for (unsigned I = 0, E = Outs.size(); I < E; ++I) { 580 MVT VT = MVT::getVT(Outs[I].Ty); 581 if (Fn(I, VT, VT, CCValAssign::Full, Outs[I].Flags[0], CCInfo)) 582 return false; 583 } 584 return true; 585 } 586 587 void CallLowering::getReturnInfo(CallingConv::ID CallConv, Type *RetTy, 588 AttributeList Attrs, 589 SmallVectorImpl<BaseArgInfo> &Outs, 590 const DataLayout &DL) const { 591 LLVMContext &Context = RetTy->getContext(); 592 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy(); 593 594 SmallVector<EVT, 4> SplitVTs; 595 ComputeValueVTs(*TLI, DL, RetTy, SplitVTs); 596 addArgFlagsFromAttributes(Flags, Attrs, AttributeList::ReturnIndex); 597 598 for (EVT VT : SplitVTs) { 599 unsigned NumParts = 600 TLI->getNumRegistersForCallingConv(Context, CallConv, VT); 601 MVT RegVT = TLI->getRegisterTypeForCallingConv(Context, CallConv, VT); 602 Type *PartTy = EVT(RegVT).getTypeForEVT(Context); 603 604 for (unsigned I = 0; I < NumParts; ++I) { 605 Outs.emplace_back(PartTy, Flags); 606 } 607 } 608 } 609 610 bool CallLowering::checkReturnTypeForCallConv(MachineFunction &MF) const { 611 const auto &F = MF.getFunction(); 612 Type *ReturnType = F.getReturnType(); 613 CallingConv::ID CallConv = F.getCallingConv(); 614 615 SmallVector<BaseArgInfo, 4> SplitArgs; 616 getReturnInfo(CallConv, ReturnType, F.getAttributes(), SplitArgs, 617 MF.getDataLayout()); 618 return canLowerReturn(MF, CallConv, SplitArgs, F.isVarArg()); 619 } 620 621 bool CallLowering::analyzeArgInfo(CCState &CCState, 622 SmallVectorImpl<ArgInfo> &Args, 623 CCAssignFn &AssignFnFixed, 624 CCAssignFn &AssignFnVarArg) const { 625 for (unsigned i = 0, e = Args.size(); i < e; ++i) { 626 MVT VT = MVT::getVT(Args[i].Ty); 627 CCAssignFn &Fn = Args[i].IsFixed ? AssignFnFixed : AssignFnVarArg; 628 if (Fn(i, VT, VT, CCValAssign::Full, Args[i].Flags[0], CCState)) { 629 // Bail out on anything we can't handle. 630 LLVM_DEBUG(dbgs() << "Cannot analyze " << EVT(VT).getEVTString() 631 << " (arg number = " << i << "\n"); 632 return false; 633 } 634 } 635 return true; 636 } 637 638 bool CallLowering::parametersInCSRMatch( 639 const MachineRegisterInfo &MRI, const uint32_t *CallerPreservedMask, 640 const SmallVectorImpl<CCValAssign> &OutLocs, 641 const SmallVectorImpl<ArgInfo> &OutArgs) const { 642 for (unsigned i = 0; i < OutLocs.size(); ++i) { 643 auto &ArgLoc = OutLocs[i]; 644 // If it's not a register, it's fine. 645 if (!ArgLoc.isRegLoc()) 646 continue; 647 648 MCRegister PhysReg = ArgLoc.getLocReg(); 649 650 // Only look at callee-saved registers. 651 if (MachineOperand::clobbersPhysReg(CallerPreservedMask, PhysReg)) 652 continue; 653 654 LLVM_DEBUG( 655 dbgs() 656 << "... Call has an argument passed in a callee-saved register.\n"); 657 658 // Check if it was copied from. 659 const ArgInfo &OutInfo = OutArgs[i]; 660 661 if (OutInfo.Regs.size() > 1) { 662 LLVM_DEBUG( 663 dbgs() << "... Cannot handle arguments in multiple registers.\n"); 664 return false; 665 } 666 667 // Check if we copy the register, walking through copies from virtual 668 // registers. Note that getDefIgnoringCopies does not ignore copies from 669 // physical registers. 670 MachineInstr *RegDef = getDefIgnoringCopies(OutInfo.Regs[0], MRI); 671 if (!RegDef || RegDef->getOpcode() != TargetOpcode::COPY) { 672 LLVM_DEBUG( 673 dbgs() 674 << "... Parameter was not copied into a VReg, cannot tail call.\n"); 675 return false; 676 } 677 678 // Got a copy. Verify that it's the same as the register we want. 679 Register CopyRHS = RegDef->getOperand(1).getReg(); 680 if (CopyRHS != PhysReg) { 681 LLVM_DEBUG(dbgs() << "... Callee-saved register was not copied into " 682 "VReg, cannot tail call.\n"); 683 return false; 684 } 685 } 686 687 return true; 688 } 689 690 bool CallLowering::resultsCompatible(CallLoweringInfo &Info, 691 MachineFunction &MF, 692 SmallVectorImpl<ArgInfo> &InArgs, 693 CCAssignFn &CalleeAssignFnFixed, 694 CCAssignFn &CalleeAssignFnVarArg, 695 CCAssignFn &CallerAssignFnFixed, 696 CCAssignFn &CallerAssignFnVarArg) const { 697 const Function &F = MF.getFunction(); 698 CallingConv::ID CalleeCC = Info.CallConv; 699 CallingConv::ID CallerCC = F.getCallingConv(); 700 701 if (CallerCC == CalleeCC) 702 return true; 703 704 SmallVector<CCValAssign, 16> ArgLocs1; 705 CCState CCInfo1(CalleeCC, false, MF, ArgLocs1, F.getContext()); 706 if (!analyzeArgInfo(CCInfo1, InArgs, CalleeAssignFnFixed, 707 CalleeAssignFnVarArg)) 708 return false; 709 710 SmallVector<CCValAssign, 16> ArgLocs2; 711 CCState CCInfo2(CallerCC, false, MF, ArgLocs2, F.getContext()); 712 if (!analyzeArgInfo(CCInfo2, InArgs, CallerAssignFnFixed, 713 CalleeAssignFnVarArg)) 714 return false; 715 716 // We need the argument locations to match up exactly. If there's more in 717 // one than the other, then we are done. 718 if (ArgLocs1.size() != ArgLocs2.size()) 719 return false; 720 721 // Make sure that each location is passed in exactly the same way. 722 for (unsigned i = 0, e = ArgLocs1.size(); i < e; ++i) { 723 const CCValAssign &Loc1 = ArgLocs1[i]; 724 const CCValAssign &Loc2 = ArgLocs2[i]; 725 726 // We need both of them to be the same. So if one is a register and one 727 // isn't, we're done. 728 if (Loc1.isRegLoc() != Loc2.isRegLoc()) 729 return false; 730 731 if (Loc1.isRegLoc()) { 732 // If they don't have the same register location, we're done. 733 if (Loc1.getLocReg() != Loc2.getLocReg()) 734 return false; 735 736 // They matched, so we can move to the next ArgLoc. 737 continue; 738 } 739 740 // Loc1 wasn't a RegLoc, so they both must be MemLocs. Check if they match. 741 if (Loc1.getLocMemOffset() != Loc2.getLocMemOffset()) 742 return false; 743 } 744 745 return true; 746 } 747 748 Register CallLowering::ValueHandler::extendRegister(Register ValReg, 749 CCValAssign &VA, 750 unsigned MaxSizeBits) { 751 LLT LocTy{VA.getLocVT()}; 752 LLT ValTy = MRI.getType(ValReg); 753 if (LocTy.getSizeInBits() == ValTy.getSizeInBits()) 754 return ValReg; 755 756 if (LocTy.isScalar() && MaxSizeBits && MaxSizeBits < LocTy.getSizeInBits()) { 757 if (MaxSizeBits <= ValTy.getSizeInBits()) 758 return ValReg; 759 LocTy = LLT::scalar(MaxSizeBits); 760 } 761 762 switch (VA.getLocInfo()) { 763 default: break; 764 case CCValAssign::Full: 765 case CCValAssign::BCvt: 766 // FIXME: bitconverting between vector types may or may not be a 767 // nop in big-endian situations. 768 return ValReg; 769 case CCValAssign::AExt: { 770 auto MIB = MIRBuilder.buildAnyExt(LocTy, ValReg); 771 return MIB.getReg(0); 772 } 773 case CCValAssign::SExt: { 774 Register NewReg = MRI.createGenericVirtualRegister(LocTy); 775 MIRBuilder.buildSExt(NewReg, ValReg); 776 return NewReg; 777 } 778 case CCValAssign::ZExt: { 779 Register NewReg = MRI.createGenericVirtualRegister(LocTy); 780 MIRBuilder.buildZExt(NewReg, ValReg); 781 return NewReg; 782 } 783 } 784 llvm_unreachable("unable to extend register"); 785 } 786 787 void CallLowering::ValueHandler::anchor() {} 788