xref: /freebsd-src/sys/x86/iommu/intel_drv.c (revision 3f0289ea7f66c82656a43edf6527055fd27d225d)
186be9f0dSKonstantin Belousov /*-
24d846d26SWarner Losh  * SPDX-License-Identifier: BSD-2-Clause
3ebf5747bSPedro F. Giffuni  *
40a110d5bSKonstantin Belousov  * Copyright (c) 2013-2015 The FreeBSD Foundation
586be9f0dSKonstantin Belousov  *
686be9f0dSKonstantin Belousov  * This software was developed by Konstantin Belousov <kib@FreeBSD.org>
786be9f0dSKonstantin Belousov  * under sponsorship from the FreeBSD Foundation.
886be9f0dSKonstantin Belousov  *
986be9f0dSKonstantin Belousov  * Redistribution and use in source and binary forms, with or without
1086be9f0dSKonstantin Belousov  * modification, are permitted provided that the following conditions
1186be9f0dSKonstantin Belousov  * are met:
1286be9f0dSKonstantin Belousov  * 1. Redistributions of source code must retain the above copyright
1386be9f0dSKonstantin Belousov  *    notice, this list of conditions and the following disclaimer.
1486be9f0dSKonstantin Belousov  * 2. Redistributions in binary form must reproduce the above copyright
1586be9f0dSKonstantin Belousov  *    notice, this list of conditions and the following disclaimer in the
1686be9f0dSKonstantin Belousov  *    documentation and/or other materials provided with the distribution.
1786be9f0dSKonstantin Belousov  *
1886be9f0dSKonstantin Belousov  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1986be9f0dSKonstantin Belousov  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2086be9f0dSKonstantin Belousov  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2186be9f0dSKonstantin Belousov  * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
2286be9f0dSKonstantin Belousov  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2386be9f0dSKonstantin Belousov  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2486be9f0dSKonstantin Belousov  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2586be9f0dSKonstantin Belousov  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2686be9f0dSKonstantin Belousov  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2786be9f0dSKonstantin Belousov  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2886be9f0dSKonstantin Belousov  * SUCH DAMAGE.
2986be9f0dSKonstantin Belousov  */
3086be9f0dSKonstantin Belousov 
3186be9f0dSKonstantin Belousov #include "opt_acpi.h"
32e7d939bdSMarcel Moolenaar #if defined(__amd64__)
3386be9f0dSKonstantin Belousov #define	DEV_APIC
3486be9f0dSKonstantin Belousov #else
3586be9f0dSKonstantin Belousov #include "opt_apic.h"
3686be9f0dSKonstantin Belousov #endif
3786be9f0dSKonstantin Belousov #include "opt_ddb.h"
3886be9f0dSKonstantin Belousov 
3986be9f0dSKonstantin Belousov #include <sys/param.h>
4086be9f0dSKonstantin Belousov #include <sys/bus.h>
41705090cbSKonstantin Belousov #include <sys/domainset.h>
4286be9f0dSKonstantin Belousov #include <sys/kernel.h>
4386be9f0dSKonstantin Belousov #include <sys/lock.h>
4486be9f0dSKonstantin Belousov #include <sys/malloc.h>
4586be9f0dSKonstantin Belousov #include <sys/memdesc.h>
4686be9f0dSKonstantin Belousov #include <sys/module.h>
47e2e050c8SConrad Meyer #include <sys/mutex.h>
4886be9f0dSKonstantin Belousov #include <sys/rman.h>
4986be9f0dSKonstantin Belousov #include <sys/rwlock.h>
5086be9f0dSKonstantin Belousov #include <sys/smp.h>
5186be9f0dSKonstantin Belousov #include <sys/taskqueue.h>
5286be9f0dSKonstantin Belousov #include <sys/tree.h>
530a110d5bSKonstantin Belousov #include <sys/vmem.h>
5486be9f0dSKonstantin Belousov #include <vm/vm.h>
5586be9f0dSKonstantin Belousov #include <vm/vm_extern.h>
5686be9f0dSKonstantin Belousov #include <vm/vm_kern.h>
5786be9f0dSKonstantin Belousov #include <vm/vm_object.h>
5886be9f0dSKonstantin Belousov #include <vm/vm_page.h>
5986be9f0dSKonstantin Belousov #include <vm/vm_pager.h>
6086be9f0dSKonstantin Belousov #include <vm/vm_map.h>
61c8597a1fSRuslan Bukin #include <contrib/dev/acpica/include/acpi.h>
62c8597a1fSRuslan Bukin #include <contrib/dev/acpica/include/accommon.h>
63c8597a1fSRuslan Bukin #include <dev/acpica/acpivar.h>
640a110d5bSKonstantin Belousov #include <dev/pci/pcireg.h>
6586be9f0dSKonstantin Belousov #include <dev/pci/pcivar.h>
66c8597a1fSRuslan Bukin #include <machine/bus.h>
67c8597a1fSRuslan Bukin #include <machine/pci_cfgreg.h>
6865b133e5SKonstantin Belousov #include <machine/md_var.h>
6965b133e5SKonstantin Belousov #include <machine/cputypes.h>
70c8597a1fSRuslan Bukin #include <x86/include/busdma_impl.h>
71c8597a1fSRuslan Bukin #include <dev/iommu/busdma_iommu.h>
72c8597a1fSRuslan Bukin #include <x86/iommu/intel_reg.h>
7340d951bcSKonstantin Belousov #include <x86/iommu/x86_iommu.h>
74685666aaSKonstantin Belousov #include <x86/iommu/intel_dmar.h>
7586be9f0dSKonstantin Belousov 
7686be9f0dSKonstantin Belousov #ifdef DEV_APIC
7786be9f0dSKonstantin Belousov #include "pcib_if.h"
78fd15fee1SKonstantin Belousov #include <machine/intr_machdep.h>
79fd15fee1SKonstantin Belousov #include <x86/apicreg.h>
80fd15fee1SKonstantin Belousov #include <x86/apicvar.h>
8186be9f0dSKonstantin Belousov #endif
8286be9f0dSKonstantin Belousov 
8368eeb96aSKonstantin Belousov #define	DMAR_FAULT_IRQ_RID	0
8468eeb96aSKonstantin Belousov #define	DMAR_QI_IRQ_RID		1
8568eeb96aSKonstantin Belousov #define	DMAR_REG_RID		2
8686be9f0dSKonstantin Belousov 
8786be9f0dSKonstantin Belousov static device_t *dmar_devs;
8886be9f0dSKonstantin Belousov static int dmar_devcnt;
8986be9f0dSKonstantin Belousov 
9086be9f0dSKonstantin Belousov typedef int (*dmar_iter_t)(ACPI_DMAR_HEADER *, void *);
9186be9f0dSKonstantin Belousov 
9286be9f0dSKonstantin Belousov static void
9386be9f0dSKonstantin Belousov dmar_iterate_tbl(dmar_iter_t iter, void *arg)
9486be9f0dSKonstantin Belousov {
9586be9f0dSKonstantin Belousov 	ACPI_TABLE_DMAR *dmartbl;
9686be9f0dSKonstantin Belousov 	ACPI_DMAR_HEADER *dmarh;
9786be9f0dSKonstantin Belousov 	char *ptr, *ptrend;
9886be9f0dSKonstantin Belousov 	ACPI_STATUS status;
9986be9f0dSKonstantin Belousov 
10086be9f0dSKonstantin Belousov 	status = AcpiGetTable(ACPI_SIG_DMAR, 1, (ACPI_TABLE_HEADER **)&dmartbl);
10186be9f0dSKonstantin Belousov 	if (ACPI_FAILURE(status))
10286be9f0dSKonstantin Belousov 		return;
10386be9f0dSKonstantin Belousov 	ptr = (char *)dmartbl + sizeof(*dmartbl);
10486be9f0dSKonstantin Belousov 	ptrend = (char *)dmartbl + dmartbl->Header.Length;
10586be9f0dSKonstantin Belousov 	for (;;) {
10686be9f0dSKonstantin Belousov 		if (ptr >= ptrend)
10786be9f0dSKonstantin Belousov 			break;
10886be9f0dSKonstantin Belousov 		dmarh = (ACPI_DMAR_HEADER *)ptr;
10986be9f0dSKonstantin Belousov 		if (dmarh->Length <= 0) {
11086be9f0dSKonstantin Belousov 			printf("dmar_identify: corrupted DMAR table, l %d\n",
11186be9f0dSKonstantin Belousov 			    dmarh->Length);
11286be9f0dSKonstantin Belousov 			break;
11386be9f0dSKonstantin Belousov 		}
11486be9f0dSKonstantin Belousov 		ptr += dmarh->Length;
11586be9f0dSKonstantin Belousov 		if (!iter(dmarh, arg))
11686be9f0dSKonstantin Belousov 			break;
11786be9f0dSKonstantin Belousov 	}
1183dd3c450SKonstantin Belousov 	AcpiPutTable((ACPI_TABLE_HEADER *)dmartbl);
11986be9f0dSKonstantin Belousov }
12086be9f0dSKonstantin Belousov 
12186be9f0dSKonstantin Belousov struct find_iter_args {
12286be9f0dSKonstantin Belousov 	int i;
12386be9f0dSKonstantin Belousov 	ACPI_DMAR_HARDWARE_UNIT *res;
12486be9f0dSKonstantin Belousov };
12586be9f0dSKonstantin Belousov 
12686be9f0dSKonstantin Belousov static int
12786be9f0dSKonstantin Belousov dmar_find_iter(ACPI_DMAR_HEADER *dmarh, void *arg)
12886be9f0dSKonstantin Belousov {
12986be9f0dSKonstantin Belousov 	struct find_iter_args *fia;
13086be9f0dSKonstantin Belousov 
13186be9f0dSKonstantin Belousov 	if (dmarh->Type != ACPI_DMAR_TYPE_HARDWARE_UNIT)
13286be9f0dSKonstantin Belousov 		return (1);
13386be9f0dSKonstantin Belousov 
13486be9f0dSKonstantin Belousov 	fia = arg;
13586be9f0dSKonstantin Belousov 	if (fia->i == 0) {
13686be9f0dSKonstantin Belousov 		fia->res = (ACPI_DMAR_HARDWARE_UNIT *)dmarh;
13786be9f0dSKonstantin Belousov 		return (0);
13886be9f0dSKonstantin Belousov 	}
13986be9f0dSKonstantin Belousov 	fia->i--;
14086be9f0dSKonstantin Belousov 	return (1);
14186be9f0dSKonstantin Belousov }
14286be9f0dSKonstantin Belousov 
14386be9f0dSKonstantin Belousov static ACPI_DMAR_HARDWARE_UNIT *
14486be9f0dSKonstantin Belousov dmar_find_by_index(int idx)
14586be9f0dSKonstantin Belousov {
14686be9f0dSKonstantin Belousov 	struct find_iter_args fia;
14786be9f0dSKonstantin Belousov 
14886be9f0dSKonstantin Belousov 	fia.i = idx;
14986be9f0dSKonstantin Belousov 	fia.res = NULL;
15086be9f0dSKonstantin Belousov 	dmar_iterate_tbl(dmar_find_iter, &fia);
15186be9f0dSKonstantin Belousov 	return (fia.res);
15286be9f0dSKonstantin Belousov }
15386be9f0dSKonstantin Belousov 
15486be9f0dSKonstantin Belousov static int
15586be9f0dSKonstantin Belousov dmar_count_iter(ACPI_DMAR_HEADER *dmarh, void *arg)
15686be9f0dSKonstantin Belousov {
15786be9f0dSKonstantin Belousov 
15886be9f0dSKonstantin Belousov 	if (dmarh->Type == ACPI_DMAR_TYPE_HARDWARE_UNIT)
15986be9f0dSKonstantin Belousov 		dmar_devcnt++;
16086be9f0dSKonstantin Belousov 	return (1);
16186be9f0dSKonstantin Belousov }
16286be9f0dSKonstantin Belousov 
163*3f0289eaSKonstantin Belousov /* Remapping Hardware Static Affinity Structure lookup */
164*3f0289eaSKonstantin Belousov struct rhsa_iter_arg {
165*3f0289eaSKonstantin Belousov 	uint64_t base;
166*3f0289eaSKonstantin Belousov 	u_int proxim_dom;
167*3f0289eaSKonstantin Belousov };
168*3f0289eaSKonstantin Belousov 
169*3f0289eaSKonstantin Belousov static int
170*3f0289eaSKonstantin Belousov dmar_rhsa_iter(ACPI_DMAR_HEADER *dmarh, void *arg)
171*3f0289eaSKonstantin Belousov {
172*3f0289eaSKonstantin Belousov 	struct rhsa_iter_arg *ria;
173*3f0289eaSKonstantin Belousov 	ACPI_DMAR_RHSA *adr;
174*3f0289eaSKonstantin Belousov 
175*3f0289eaSKonstantin Belousov 	if (dmarh->Type == ACPI_DMAR_TYPE_HARDWARE_AFFINITY) {
176*3f0289eaSKonstantin Belousov 		ria = arg;
177*3f0289eaSKonstantin Belousov 		adr = (ACPI_DMAR_RHSA *)dmarh;
178*3f0289eaSKonstantin Belousov 		if (adr->BaseAddress == ria->base)
179*3f0289eaSKonstantin Belousov 			ria->proxim_dom = adr->ProximityDomain;
180*3f0289eaSKonstantin Belousov 	}
181*3f0289eaSKonstantin Belousov 	return (1);
182*3f0289eaSKonstantin Belousov }
183*3f0289eaSKonstantin Belousov 
18424e38af6SKonstantin Belousov int dmar_rmrr_enable = 1;
18524e38af6SKonstantin Belousov 
1860875f3cdSEd Maste static int dmar_enable = 0;
18786be9f0dSKonstantin Belousov static void
18886be9f0dSKonstantin Belousov dmar_identify(driver_t *driver, device_t parent)
18986be9f0dSKonstantin Belousov {
19086be9f0dSKonstantin Belousov 	ACPI_TABLE_DMAR *dmartbl;
19186be9f0dSKonstantin Belousov 	ACPI_DMAR_HARDWARE_UNIT *dmarh;
192*3f0289eaSKonstantin Belousov 	struct rhsa_iter_arg ria;
19386be9f0dSKonstantin Belousov 	ACPI_STATUS status;
19486be9f0dSKonstantin Belousov 	int i, error;
19586be9f0dSKonstantin Belousov 
19686be9f0dSKonstantin Belousov 	if (acpi_disabled("dmar"))
19786be9f0dSKonstantin Belousov 		return;
19886be9f0dSKonstantin Belousov 	TUNABLE_INT_FETCH("hw.dmar.enable", &dmar_enable);
19986be9f0dSKonstantin Belousov 	if (!dmar_enable)
20086be9f0dSKonstantin Belousov 		return;
20124e38af6SKonstantin Belousov 	TUNABLE_INT_FETCH("hw.dmar.rmrr_enable", &dmar_rmrr_enable);
20224e38af6SKonstantin Belousov 
20386be9f0dSKonstantin Belousov 	status = AcpiGetTable(ACPI_SIG_DMAR, 1, (ACPI_TABLE_HEADER **)&dmartbl);
20486be9f0dSKonstantin Belousov 	if (ACPI_FAILURE(status))
20586be9f0dSKonstantin Belousov 		return;
20686be9f0dSKonstantin Belousov 	haw = dmartbl->Width + 1;
20786be9f0dSKonstantin Belousov 	if ((1ULL << (haw + 1)) > BUS_SPACE_MAXADDR)
20840d951bcSKonstantin Belousov 		iommu_high = BUS_SPACE_MAXADDR;
20986be9f0dSKonstantin Belousov 	else
21040d951bcSKonstantin Belousov 		iommu_high = 1ULL << (haw + 1);
21186be9f0dSKonstantin Belousov 	if (bootverbose) {
21286be9f0dSKonstantin Belousov 		printf("DMAR HAW=%d flags=<%b>\n", dmartbl->Width,
21386be9f0dSKonstantin Belousov 		    (unsigned)dmartbl->Flags,
21486be9f0dSKonstantin Belousov 		    "\020\001INTR_REMAP\002X2APIC_OPT_OUT");
21586be9f0dSKonstantin Belousov 	}
2163dd3c450SKonstantin Belousov 	AcpiPutTable((ACPI_TABLE_HEADER *)dmartbl);
21786be9f0dSKonstantin Belousov 
21886be9f0dSKonstantin Belousov 	dmar_iterate_tbl(dmar_count_iter, NULL);
21986be9f0dSKonstantin Belousov 	if (dmar_devcnt == 0)
22086be9f0dSKonstantin Belousov 		return;
22186be9f0dSKonstantin Belousov 	dmar_devs = malloc(sizeof(device_t) * dmar_devcnt, M_DEVBUF,
22286be9f0dSKonstantin Belousov 	    M_WAITOK | M_ZERO);
22386be9f0dSKonstantin Belousov 	for (i = 0; i < dmar_devcnt; i++) {
22486be9f0dSKonstantin Belousov 		dmarh = dmar_find_by_index(i);
22586be9f0dSKonstantin Belousov 		if (dmarh == NULL) {
22686be9f0dSKonstantin Belousov 			printf("dmar_identify: cannot find HWUNIT %d\n", i);
22786be9f0dSKonstantin Belousov 			continue;
22886be9f0dSKonstantin Belousov 		}
22986be9f0dSKonstantin Belousov 		dmar_devs[i] = BUS_ADD_CHILD(parent, 1, "dmar", i);
23086be9f0dSKonstantin Belousov 		if (dmar_devs[i] == NULL) {
23186be9f0dSKonstantin Belousov 			printf("dmar_identify: cannot create instance %d\n", i);
23286be9f0dSKonstantin Belousov 			continue;
23386be9f0dSKonstantin Belousov 		}
23486be9f0dSKonstantin Belousov 		error = bus_set_resource(dmar_devs[i], SYS_RES_MEMORY,
23586be9f0dSKonstantin Belousov 		    DMAR_REG_RID, dmarh->Address, PAGE_SIZE);
23686be9f0dSKonstantin Belousov 		if (error != 0) {
23786be9f0dSKonstantin Belousov 			printf(
23886be9f0dSKonstantin Belousov 	"dmar%d: unable to alloc register window at 0x%08jx: error %d\n",
23986be9f0dSKonstantin Belousov 			    i, (uintmax_t)dmarh->Address, error);
24086be9f0dSKonstantin Belousov 			device_delete_child(parent, dmar_devs[i]);
24186be9f0dSKonstantin Belousov 			dmar_devs[i] = NULL;
242*3f0289eaSKonstantin Belousov 			continue;
24386be9f0dSKonstantin Belousov 		}
244*3f0289eaSKonstantin Belousov 
245*3f0289eaSKonstantin Belousov 		ria.base = dmarh->Address;
246*3f0289eaSKonstantin Belousov 		ria.proxim_dom = -1;
247*3f0289eaSKonstantin Belousov 		dmar_iterate_tbl(dmar_rhsa_iter, &ria);
248*3f0289eaSKonstantin Belousov 		acpi_set_domain(dmar_devs[i], ria.proxim_dom == -1 ?
249*3f0289eaSKonstantin Belousov 		    ACPI_DEV_DOMAIN_UNKNOWN :
250*3f0289eaSKonstantin Belousov 		    acpi_map_pxm_to_vm_domainid(ria.proxim_dom));
25186be9f0dSKonstantin Belousov 	}
25286be9f0dSKonstantin Belousov }
25386be9f0dSKonstantin Belousov 
25486be9f0dSKonstantin Belousov static int
25586be9f0dSKonstantin Belousov dmar_probe(device_t dev)
25686be9f0dSKonstantin Belousov {
25786be9f0dSKonstantin Belousov 
25886be9f0dSKonstantin Belousov 	if (acpi_get_handle(dev) != NULL)
25986be9f0dSKonstantin Belousov 		return (ENXIO);
26086be9f0dSKonstantin Belousov 	device_set_desc(dev, "DMA remap");
2613100f7dfSKonstantin Belousov 	return (BUS_PROBE_NOWILDCARD);
26286be9f0dSKonstantin Belousov }
26386be9f0dSKonstantin Belousov 
26486be9f0dSKonstantin Belousov static void
26586be9f0dSKonstantin Belousov dmar_release_resources(device_t dev, struct dmar_unit *unit)
26686be9f0dSKonstantin Belousov {
26768eeb96aSKonstantin Belousov 	int i;
26886be9f0dSKonstantin Belousov 
26959e37c8aSRuslan Bukin 	iommu_fini_busdma(&unit->iommu);
2700a110d5bSKonstantin Belousov 	dmar_fini_irt(unit);
27168eeb96aSKonstantin Belousov 	dmar_fini_qi(unit);
27286be9f0dSKonstantin Belousov 	dmar_fini_fault_log(unit);
27368eeb96aSKonstantin Belousov 	for (i = 0; i < DMAR_INTR_TOTAL; i++)
2745967352aSKonstantin Belousov 		iommu_release_intr(DMAR2IOMMU(unit), i);
27586be9f0dSKonstantin Belousov 	if (unit->regs != NULL) {
27686be9f0dSKonstantin Belousov 		bus_deactivate_resource(dev, SYS_RES_MEMORY, unit->reg_rid,
27786be9f0dSKonstantin Belousov 		    unit->regs);
27886be9f0dSKonstantin Belousov 		bus_release_resource(dev, SYS_RES_MEMORY, unit->reg_rid,
27986be9f0dSKonstantin Belousov 		    unit->regs);
28086be9f0dSKonstantin Belousov 		unit->regs = NULL;
28186be9f0dSKonstantin Belousov 	}
28286be9f0dSKonstantin Belousov 	if (unit->domids != NULL) {
28386be9f0dSKonstantin Belousov 		delete_unrhdr(unit->domids);
28486be9f0dSKonstantin Belousov 		unit->domids = NULL;
28586be9f0dSKonstantin Belousov 	}
28686be9f0dSKonstantin Belousov 	if (unit->ctx_obj != NULL) {
28786be9f0dSKonstantin Belousov 		vm_object_deallocate(unit->ctx_obj);
28886be9f0dSKonstantin Belousov 		unit->ctx_obj = NULL;
28986be9f0dSKonstantin Belousov 	}
290d50403a6SKonstantin Belousov 	sysctl_ctx_free(&unit->iommu.sysctl_ctx);
29186be9f0dSKonstantin Belousov }
29286be9f0dSKonstantin Belousov 
29386be9f0dSKonstantin Belousov #ifdef DEV_APIC
29486be9f0dSKonstantin Belousov static int
29586be9f0dSKonstantin Belousov dmar_remap_intr(device_t dev, device_t child, u_int irq)
29686be9f0dSKonstantin Belousov {
29786be9f0dSKonstantin Belousov 	struct dmar_unit *unit;
2985967352aSKonstantin Belousov 	struct iommu_msi_data *dmd;
29986be9f0dSKonstantin Belousov 	uint64_t msi_addr;
30086be9f0dSKonstantin Belousov 	uint32_t msi_data;
30168eeb96aSKonstantin Belousov 	int i, error;
30286be9f0dSKonstantin Belousov 
30386be9f0dSKonstantin Belousov 	unit = device_get_softc(dev);
30468eeb96aSKonstantin Belousov 	for (i = 0; i < DMAR_INTR_TOTAL; i++) {
3055967352aSKonstantin Belousov 		dmd = &unit->x86c.intrs[i];
30668eeb96aSKonstantin Belousov 		if (irq == dmd->irq) {
30768eeb96aSKonstantin Belousov 			error = PCIB_MAP_MSI(device_get_parent(
30868eeb96aSKonstantin Belousov 			    device_get_parent(dev)),
30968eeb96aSKonstantin Belousov 			    dev, irq, &msi_addr, &msi_data);
31086be9f0dSKonstantin Belousov 			if (error != 0)
31186be9f0dSKonstantin Belousov 				return (error);
31268eeb96aSKonstantin Belousov 			DMAR_LOCK(unit);
3135967352aSKonstantin Belousov 			dmd->msi_data = msi_data;
3145967352aSKonstantin Belousov 			dmd->msi_addr = msi_addr;
3155967352aSKonstantin Belousov 			(dmd->disable_intr)(DMAR2IOMMU(unit));
3165967352aSKonstantin Belousov 			dmar_write4(unit, dmd->msi_data_reg, dmd->msi_data);
3175967352aSKonstantin Belousov 			dmar_write4(unit, dmd->msi_addr_reg, dmd->msi_addr);
3185967352aSKonstantin Belousov 			dmar_write4(unit, dmd->msi_uaddr_reg,
3195967352aSKonstantin Belousov 			    dmd->msi_addr >> 32);
3205967352aSKonstantin Belousov 			(dmd->enable_intr)(DMAR2IOMMU(unit));
32168eeb96aSKonstantin Belousov 			DMAR_UNLOCK(unit);
32286be9f0dSKonstantin Belousov 			return (0);
32386be9f0dSKonstantin Belousov 		}
32468eeb96aSKonstantin Belousov 	}
32568eeb96aSKonstantin Belousov 	return (ENOENT);
32668eeb96aSKonstantin Belousov }
32786be9f0dSKonstantin Belousov #endif
32886be9f0dSKonstantin Belousov 
32986be9f0dSKonstantin Belousov static void
33086be9f0dSKonstantin Belousov dmar_print_caps(device_t dev, struct dmar_unit *unit,
33186be9f0dSKonstantin Belousov     ACPI_DMAR_HARDWARE_UNIT *dmaru)
33286be9f0dSKonstantin Belousov {
33386be9f0dSKonstantin Belousov 	uint32_t caphi, ecaphi;
33486be9f0dSKonstantin Belousov 
33586be9f0dSKonstantin Belousov 	device_printf(dev, "regs@0x%08jx, ver=%d.%d, seg=%d, flags=<%b>\n",
33686be9f0dSKonstantin Belousov 	    (uintmax_t)dmaru->Address, DMAR_MAJOR_VER(unit->hw_ver),
33786be9f0dSKonstantin Belousov 	    DMAR_MINOR_VER(unit->hw_ver), dmaru->Segment,
33886be9f0dSKonstantin Belousov 	    dmaru->Flags, "\020\001INCLUDE_ALL_PCI");
33986be9f0dSKonstantin Belousov 	caphi = unit->hw_cap >> 32;
34086be9f0dSKonstantin Belousov 	device_printf(dev, "cap=%b,", (u_int)unit->hw_cap,
34186be9f0dSKonstantin Belousov 	    "\020\004AFL\005WBF\006PLMR\007PHMR\010CM\027ZLR\030ISOCH");
342e17c0a1eSKonstantin Belousov 	printf("%b, ", caphi, "\020\010PSI\027DWD\030DRD\031FL1GP\034PSI");
34386be9f0dSKonstantin Belousov 	printf("ndoms=%d, sagaw=%d, mgaw=%d, fro=%d, nfr=%d, superp=%d",
34486be9f0dSKonstantin Belousov 	    DMAR_CAP_ND(unit->hw_cap), DMAR_CAP_SAGAW(unit->hw_cap),
34586be9f0dSKonstantin Belousov 	    DMAR_CAP_MGAW(unit->hw_cap), DMAR_CAP_FRO(unit->hw_cap),
34686be9f0dSKonstantin Belousov 	    DMAR_CAP_NFR(unit->hw_cap), DMAR_CAP_SPS(unit->hw_cap));
34786be9f0dSKonstantin Belousov 	if ((unit->hw_cap & DMAR_CAP_PSI) != 0)
34886be9f0dSKonstantin Belousov 		printf(", mamv=%d", DMAR_CAP_MAMV(unit->hw_cap));
34986be9f0dSKonstantin Belousov 	printf("\n");
35086be9f0dSKonstantin Belousov 	ecaphi = unit->hw_ecap >> 32;
35186be9f0dSKonstantin Belousov 	device_printf(dev, "ecap=%b,", (u_int)unit->hw_ecap,
352e17c0a1eSKonstantin Belousov 	    "\020\001C\002QI\003DI\004IR\005EIM\007PT\010SC\031ECS\032MTS"
353e17c0a1eSKonstantin Belousov 	    "\033NEST\034DIS\035PASID\036PRS\037ERS\040SRS");
354e17c0a1eSKonstantin Belousov 	printf("%b, ", ecaphi, "\020\002NWFS\003EAFS");
35586be9f0dSKonstantin Belousov 	printf("mhmw=%d, iro=%d\n", DMAR_ECAP_MHMV(unit->hw_ecap),
35686be9f0dSKonstantin Belousov 	    DMAR_ECAP_IRO(unit->hw_ecap));
35786be9f0dSKonstantin Belousov }
35886be9f0dSKonstantin Belousov 
35986be9f0dSKonstantin Belousov static int
36086be9f0dSKonstantin Belousov dmar_attach(device_t dev)
36186be9f0dSKonstantin Belousov {
36286be9f0dSKonstantin Belousov 	struct dmar_unit *unit;
36386be9f0dSKonstantin Belousov 	ACPI_DMAR_HARDWARE_UNIT *dmaru;
3645967352aSKonstantin Belousov 	struct iommu_msi_data *dmd;
365476358b3SKonstantin Belousov 	uint64_t timeout;
36606f659c3SKornel Duleba 	int disable_pmr;
36768eeb96aSKonstantin Belousov 	int i, error;
36886be9f0dSKonstantin Belousov 
36986be9f0dSKonstantin Belousov 	unit = device_get_softc(dev);
37059e37c8aSRuslan Bukin 	unit->iommu.unit = device_get_unit(dev);
371f5931169SRuslan Bukin 	unit->iommu.dev = dev;
372d50403a6SKonstantin Belousov 	sysctl_ctx_init(&unit->iommu.sysctl_ctx);
37359e37c8aSRuslan Bukin 	dmaru = dmar_find_by_index(unit->iommu.unit);
37486be9f0dSKonstantin Belousov 	if (dmaru == NULL)
37586be9f0dSKonstantin Belousov 		return (EINVAL);
37686be9f0dSKonstantin Belousov 	unit->segment = dmaru->Segment;
37786be9f0dSKonstantin Belousov 	unit->base = dmaru->Address;
37886be9f0dSKonstantin Belousov 	unit->reg_rid = DMAR_REG_RID;
37986be9f0dSKonstantin Belousov 	unit->regs = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
38086be9f0dSKonstantin Belousov 	    &unit->reg_rid, RF_ACTIVE);
38186be9f0dSKonstantin Belousov 	if (unit->regs == NULL) {
38286be9f0dSKonstantin Belousov 		device_printf(dev, "cannot allocate register window\n");
38345543d34SKonstantin Belousov 		dmar_devs[unit->iommu.unit] = NULL;
38486be9f0dSKonstantin Belousov 		return (ENOMEM);
38586be9f0dSKonstantin Belousov 	}
38686be9f0dSKonstantin Belousov 	unit->hw_ver = dmar_read4(unit, DMAR_VER_REG);
38786be9f0dSKonstantin Belousov 	unit->hw_cap = dmar_read8(unit, DMAR_CAP_REG);
38886be9f0dSKonstantin Belousov 	unit->hw_ecap = dmar_read8(unit, DMAR_ECAP_REG);
38986be9f0dSKonstantin Belousov 	if (bootverbose)
39086be9f0dSKonstantin Belousov 		dmar_print_caps(dev, unit, dmaru);
39186be9f0dSKonstantin Belousov 	dmar_quirks_post_ident(unit);
392*3f0289eaSKonstantin Belousov 	unit->memdomain = acpi_get_domain(dev);
393476358b3SKonstantin Belousov 	timeout = dmar_get_timeout();
39412cce599SZhenlei Huang 	TUNABLE_UINT64_FETCH("hw.iommu.dmar.timeout", &timeout);
395476358b3SKonstantin Belousov 	dmar_update_timeout(timeout);
396476358b3SKonstantin Belousov 
39768eeb96aSKonstantin Belousov 	for (i = 0; i < DMAR_INTR_TOTAL; i++)
3985967352aSKonstantin Belousov 		unit->x86c.intrs[i].irq = -1;
39968eeb96aSKonstantin Belousov 
4005967352aSKonstantin Belousov 	dmd = &unit->x86c.intrs[DMAR_INTR_FAULT];
4015967352aSKonstantin Belousov 	dmd->name = "fault";
4025967352aSKonstantin Belousov 	dmd->irq_rid = DMAR_FAULT_IRQ_RID;
4035967352aSKonstantin Belousov 	dmd->handler = dmar_fault_intr;
4045967352aSKonstantin Belousov 	dmd->msi_data_reg = DMAR_FEDATA_REG;
4055967352aSKonstantin Belousov 	dmd->msi_addr_reg = DMAR_FEADDR_REG;
4065967352aSKonstantin Belousov 	dmd->msi_uaddr_reg = DMAR_FEUADDR_REG;
4075967352aSKonstantin Belousov 	dmd->enable_intr = dmar_enable_fault_intr;
4085967352aSKonstantin Belousov 	dmd->disable_intr = dmar_disable_fault_intr;
4095967352aSKonstantin Belousov 	error = iommu_alloc_irq(DMAR2IOMMU(unit), DMAR_INTR_FAULT);
41086be9f0dSKonstantin Belousov 	if (error != 0) {
41186be9f0dSKonstantin Belousov 		dmar_release_resources(dev, unit);
41245543d34SKonstantin Belousov 		dmar_devs[unit->iommu.unit] = NULL;
41386be9f0dSKonstantin Belousov 		return (error);
41486be9f0dSKonstantin Belousov 	}
4155967352aSKonstantin Belousov 	dmar_write4(unit, dmd->msi_data_reg, dmd->msi_data);
4165967352aSKonstantin Belousov 	dmar_write4(unit, dmd->msi_addr_reg, dmd->msi_addr);
4175967352aSKonstantin Belousov 	dmar_write4(unit, dmd->msi_uaddr_reg, dmd->msi_addr >> 32);
4185967352aSKonstantin Belousov 
41968eeb96aSKonstantin Belousov 	if (DMAR_HAS_QI(unit)) {
4205967352aSKonstantin Belousov 		dmd = &unit->x86c.intrs[DMAR_INTR_QI];
4215967352aSKonstantin Belousov 		dmd->name = "qi";
4225967352aSKonstantin Belousov 		dmd->irq_rid = DMAR_QI_IRQ_RID;
4235967352aSKonstantin Belousov 		dmd->handler = dmar_qi_intr;
4245967352aSKonstantin Belousov 		dmd->msi_data_reg = DMAR_IEDATA_REG;
4255967352aSKonstantin Belousov 		dmd->msi_addr_reg = DMAR_IEADDR_REG;
4265967352aSKonstantin Belousov 		dmd->msi_uaddr_reg = DMAR_IEUADDR_REG;
4275967352aSKonstantin Belousov 		dmd->enable_intr = dmar_enable_qi_intr;
4285967352aSKonstantin Belousov 		dmd->disable_intr = dmar_disable_qi_intr;
4295967352aSKonstantin Belousov 		error = iommu_alloc_irq(DMAR2IOMMU(unit), DMAR_INTR_QI);
43068eeb96aSKonstantin Belousov 		if (error != 0) {
43168eeb96aSKonstantin Belousov 			dmar_release_resources(dev, unit);
43245543d34SKonstantin Belousov 			dmar_devs[unit->iommu.unit] = NULL;
43368eeb96aSKonstantin Belousov 			return (error);
43468eeb96aSKonstantin Belousov 		}
4355967352aSKonstantin Belousov 
4365967352aSKonstantin Belousov 		dmar_write4(unit, dmd->msi_data_reg, dmd->msi_data);
4375967352aSKonstantin Belousov 		dmar_write4(unit, dmd->msi_addr_reg, dmd->msi_addr);
4385967352aSKonstantin Belousov 		dmar_write4(unit, dmd->msi_uaddr_reg, dmd->msi_addr >> 32);
43968eeb96aSKonstantin Belousov 	}
44068eeb96aSKonstantin Belousov 
44159e37c8aSRuslan Bukin 	mtx_init(&unit->iommu.lock, "dmarhw", NULL, MTX_DEF);
44286be9f0dSKonstantin Belousov 	unit->domids = new_unrhdr(0, dmar_nd2mask(DMAR_CAP_ND(unit->hw_cap)),
44359e37c8aSRuslan Bukin 	    &unit->iommu.lock);
4441abfd355SKonstantin Belousov 	LIST_INIT(&unit->domains);
44586be9f0dSKonstantin Belousov 
44686be9f0dSKonstantin Belousov 	/*
44786be9f0dSKonstantin Belousov 	 * 9.2 "Context Entry":
44886be9f0dSKonstantin Belousov 	 * When Caching Mode (CM) field is reported as Set, the
44986be9f0dSKonstantin Belousov 	 * domain-id value of zero is architecturally reserved.
45086be9f0dSKonstantin Belousov 	 * Software must not use domain-id value of zero
45186be9f0dSKonstantin Belousov 	 * when CM is Set.
45286be9f0dSKonstantin Belousov 	 */
45386be9f0dSKonstantin Belousov 	if ((unit->hw_cap & DMAR_CAP_CM) != 0)
45486be9f0dSKonstantin Belousov 		alloc_unr_specific(unit->domids, 0);
45586be9f0dSKonstantin Belousov 
45686be9f0dSKonstantin Belousov 	unit->ctx_obj = vm_pager_allocate(OBJT_PHYS, NULL, IDX_TO_OFF(1 +
45786be9f0dSKonstantin Belousov 	    DMAR_CTX_CNT), 0, 0, NULL);
458705090cbSKonstantin Belousov 	if (unit->memdomain != -1) {
459705090cbSKonstantin Belousov 		unit->ctx_obj->domain.dr_policy = DOMAINSET_PREF(
460705090cbSKonstantin Belousov 		    unit->memdomain);
461705090cbSKonstantin Belousov 	}
46286be9f0dSKonstantin Belousov 
46386be9f0dSKonstantin Belousov 	/*
46486be9f0dSKonstantin Belousov 	 * Allocate and load the root entry table pointer.  Enable the
46586be9f0dSKonstantin Belousov 	 * address translation after the required invalidations are
46686be9f0dSKonstantin Belousov 	 * done.
46786be9f0dSKonstantin Belousov 	 */
46840d951bcSKonstantin Belousov 	iommu_pgalloc(unit->ctx_obj, 0, IOMMU_PGF_WAITOK | IOMMU_PGF_ZERO);
46986be9f0dSKonstantin Belousov 	DMAR_LOCK(unit);
47086be9f0dSKonstantin Belousov 	error = dmar_load_root_entry_ptr(unit);
47186be9f0dSKonstantin Belousov 	if (error != 0) {
47286be9f0dSKonstantin Belousov 		DMAR_UNLOCK(unit);
47386be9f0dSKonstantin Belousov 		dmar_release_resources(dev, unit);
47445543d34SKonstantin Belousov 		dmar_devs[unit->iommu.unit] = NULL;
47586be9f0dSKonstantin Belousov 		return (error);
47686be9f0dSKonstantin Belousov 	}
47786be9f0dSKonstantin Belousov 	error = dmar_inv_ctx_glob(unit);
47886be9f0dSKonstantin Belousov 	if (error != 0) {
47986be9f0dSKonstantin Belousov 		DMAR_UNLOCK(unit);
48086be9f0dSKonstantin Belousov 		dmar_release_resources(dev, unit);
48145543d34SKonstantin Belousov 		dmar_devs[unit->iommu.unit] = NULL;
48286be9f0dSKonstantin Belousov 		return (error);
48386be9f0dSKonstantin Belousov 	}
48486be9f0dSKonstantin Belousov 	if ((unit->hw_ecap & DMAR_ECAP_DI) != 0) {
48586be9f0dSKonstantin Belousov 		error = dmar_inv_iotlb_glob(unit);
48686be9f0dSKonstantin Belousov 		if (error != 0) {
48786be9f0dSKonstantin Belousov 			DMAR_UNLOCK(unit);
48886be9f0dSKonstantin Belousov 			dmar_release_resources(dev, unit);
48945543d34SKonstantin Belousov 			dmar_devs[unit->iommu.unit] = NULL;
49086be9f0dSKonstantin Belousov 			return (error);
49186be9f0dSKonstantin Belousov 		}
49286be9f0dSKonstantin Belousov 	}
49386be9f0dSKonstantin Belousov 
49486be9f0dSKonstantin Belousov 	DMAR_UNLOCK(unit);
49586be9f0dSKonstantin Belousov 	error = dmar_init_fault_log(unit);
49686be9f0dSKonstantin Belousov 	if (error != 0) {
49786be9f0dSKonstantin Belousov 		dmar_release_resources(dev, unit);
49845543d34SKonstantin Belousov 		dmar_devs[unit->iommu.unit] = NULL;
49986be9f0dSKonstantin Belousov 		return (error);
50086be9f0dSKonstantin Belousov 	}
50168eeb96aSKonstantin Belousov 	error = dmar_init_qi(unit);
50268eeb96aSKonstantin Belousov 	if (error != 0) {
50368eeb96aSKonstantin Belousov 		dmar_release_resources(dev, unit);
50445543d34SKonstantin Belousov 		dmar_devs[unit->iommu.unit] = NULL;
50568eeb96aSKonstantin Belousov 		return (error);
50668eeb96aSKonstantin Belousov 	}
5070a110d5bSKonstantin Belousov 	error = dmar_init_irt(unit);
5080a110d5bSKonstantin Belousov 	if (error != 0) {
5090a110d5bSKonstantin Belousov 		dmar_release_resources(dev, unit);
51045543d34SKonstantin Belousov 		dmar_devs[unit->iommu.unit] = NULL;
5110a110d5bSKonstantin Belousov 		return (error);
5120a110d5bSKonstantin Belousov 	}
51306f659c3SKornel Duleba 
51406f659c3SKornel Duleba 	disable_pmr = 0;
51506f659c3SKornel Duleba 	TUNABLE_INT_FETCH("hw.dmar.pmr.disable", &disable_pmr);
51606f659c3SKornel Duleba 	if (disable_pmr) {
51706f659c3SKornel Duleba 		error = dmar_disable_protected_regions(unit);
51806f659c3SKornel Duleba 		if (error != 0)
51906f659c3SKornel Duleba 			device_printf(dev,
52006f659c3SKornel Duleba 			    "Failed to disable protected regions\n");
52106f659c3SKornel Duleba 	}
52206f659c3SKornel Duleba 
52359e37c8aSRuslan Bukin 	error = iommu_init_busdma(&unit->iommu);
52486be9f0dSKonstantin Belousov 	if (error != 0) {
52586be9f0dSKonstantin Belousov 		dmar_release_resources(dev, unit);
52645543d34SKonstantin Belousov 		dmar_devs[unit->iommu.unit] = NULL;
52786be9f0dSKonstantin Belousov 		return (error);
52886be9f0dSKonstantin Belousov 	}
52986be9f0dSKonstantin Belousov 
53086be9f0dSKonstantin Belousov #ifdef NOTYET
53186be9f0dSKonstantin Belousov 	DMAR_LOCK(unit);
53286be9f0dSKonstantin Belousov 	error = dmar_enable_translation(unit);
53386be9f0dSKonstantin Belousov 	if (error != 0) {
53486be9f0dSKonstantin Belousov 		DMAR_UNLOCK(unit);
53586be9f0dSKonstantin Belousov 		dmar_release_resources(dev, unit);
53645543d34SKonstantin Belousov 		dmar_devs[unit->iommu.unit] = NULL;
53786be9f0dSKonstantin Belousov 		return (error);
53886be9f0dSKonstantin Belousov 	}
53986be9f0dSKonstantin Belousov 	DMAR_UNLOCK(unit);
54086be9f0dSKonstantin Belousov #endif
54186be9f0dSKonstantin Belousov 
54286be9f0dSKonstantin Belousov 	return (0);
54386be9f0dSKonstantin Belousov }
54486be9f0dSKonstantin Belousov 
54586be9f0dSKonstantin Belousov static int
54686be9f0dSKonstantin Belousov dmar_detach(device_t dev)
54786be9f0dSKonstantin Belousov {
54886be9f0dSKonstantin Belousov 
54986be9f0dSKonstantin Belousov 	return (EBUSY);
55086be9f0dSKonstantin Belousov }
55186be9f0dSKonstantin Belousov 
55286be9f0dSKonstantin Belousov static int
55386be9f0dSKonstantin Belousov dmar_suspend(device_t dev)
55486be9f0dSKonstantin Belousov {
55586be9f0dSKonstantin Belousov 
55686be9f0dSKonstantin Belousov 	return (0);
55786be9f0dSKonstantin Belousov }
55886be9f0dSKonstantin Belousov 
55986be9f0dSKonstantin Belousov static int
56086be9f0dSKonstantin Belousov dmar_resume(device_t dev)
56186be9f0dSKonstantin Belousov {
56286be9f0dSKonstantin Belousov 
56386be9f0dSKonstantin Belousov 	/* XXXKIB */
56486be9f0dSKonstantin Belousov 	return (0);
56586be9f0dSKonstantin Belousov }
56686be9f0dSKonstantin Belousov 
56786be9f0dSKonstantin Belousov static device_method_t dmar_methods[] = {
56886be9f0dSKonstantin Belousov 	DEVMETHOD(device_identify, dmar_identify),
56986be9f0dSKonstantin Belousov 	DEVMETHOD(device_probe, dmar_probe),
57086be9f0dSKonstantin Belousov 	DEVMETHOD(device_attach, dmar_attach),
57186be9f0dSKonstantin Belousov 	DEVMETHOD(device_detach, dmar_detach),
57286be9f0dSKonstantin Belousov 	DEVMETHOD(device_suspend, dmar_suspend),
57386be9f0dSKonstantin Belousov 	DEVMETHOD(device_resume, dmar_resume),
57486be9f0dSKonstantin Belousov #ifdef DEV_APIC
57586be9f0dSKonstantin Belousov 	DEVMETHOD(bus_remap_intr, dmar_remap_intr),
57686be9f0dSKonstantin Belousov #endif
57786be9f0dSKonstantin Belousov 	DEVMETHOD_END
57886be9f0dSKonstantin Belousov };
57986be9f0dSKonstantin Belousov 
58086be9f0dSKonstantin Belousov static driver_t	dmar_driver = {
58186be9f0dSKonstantin Belousov 	"dmar",
58286be9f0dSKonstantin Belousov 	dmar_methods,
58386be9f0dSKonstantin Belousov 	sizeof(struct dmar_unit),
58486be9f0dSKonstantin Belousov };
58586be9f0dSKonstantin Belousov 
58680d2b3deSJohn Baldwin DRIVER_MODULE(dmar, acpi, dmar_driver, 0, 0);
58786be9f0dSKonstantin Belousov MODULE_DEPEND(dmar, acpi, 1, 1, 1);
58886be9f0dSKonstantin Belousov 
58986be9f0dSKonstantin Belousov static void
590f9feb091SKonstantin Belousov dmar_print_path(int busno, int depth, const ACPI_DMAR_PCI_PATH *path)
59186be9f0dSKonstantin Belousov {
59286be9f0dSKonstantin Belousov 	int i;
59386be9f0dSKonstantin Belousov 
594f9feb091SKonstantin Belousov 	printf("[%d, ", busno);
59586be9f0dSKonstantin Belousov 	for (i = 0; i < depth; i++) {
59686be9f0dSKonstantin Belousov 		if (i != 0)
59786be9f0dSKonstantin Belousov 			printf(", ");
59886be9f0dSKonstantin Belousov 		printf("(%d, %d)", path[i].Device, path[i].Function);
59986be9f0dSKonstantin Belousov 	}
600f9feb091SKonstantin Belousov 	printf("]");
60186be9f0dSKonstantin Belousov }
60286be9f0dSKonstantin Belousov 
603f9feb091SKonstantin Belousov int
60486be9f0dSKonstantin Belousov dmar_dev_depth(device_t child)
60586be9f0dSKonstantin Belousov {
60686be9f0dSKonstantin Belousov 	devclass_t pci_class;
60786be9f0dSKonstantin Belousov 	device_t bus, pcib;
60886be9f0dSKonstantin Belousov 	int depth;
60986be9f0dSKonstantin Belousov 
61086be9f0dSKonstantin Belousov 	pci_class = devclass_find("pci");
61186be9f0dSKonstantin Belousov 	for (depth = 1; ; depth++) {
61286be9f0dSKonstantin Belousov 		bus = device_get_parent(child);
61386be9f0dSKonstantin Belousov 		pcib = device_get_parent(bus);
61486be9f0dSKonstantin Belousov 		if (device_get_devclass(device_get_parent(pcib)) !=
61586be9f0dSKonstantin Belousov 		    pci_class)
61686be9f0dSKonstantin Belousov 			return (depth);
61786be9f0dSKonstantin Belousov 		child = pcib;
61886be9f0dSKonstantin Belousov 	}
61986be9f0dSKonstantin Belousov }
62086be9f0dSKonstantin Belousov 
621f9feb091SKonstantin Belousov void
622f9feb091SKonstantin Belousov dmar_dev_path(device_t child, int *busno, void *path1, int depth)
62386be9f0dSKonstantin Belousov {
62486be9f0dSKonstantin Belousov 	devclass_t pci_class;
62586be9f0dSKonstantin Belousov 	device_t bus, pcib;
626f9feb091SKonstantin Belousov 	ACPI_DMAR_PCI_PATH *path;
62786be9f0dSKonstantin Belousov 
62886be9f0dSKonstantin Belousov 	pci_class = devclass_find("pci");
629f9feb091SKonstantin Belousov 	path = path1;
63086be9f0dSKonstantin Belousov 	for (depth--; depth != -1; depth--) {
63186be9f0dSKonstantin Belousov 		path[depth].Device = pci_get_slot(child);
63286be9f0dSKonstantin Belousov 		path[depth].Function = pci_get_function(child);
63386be9f0dSKonstantin Belousov 		bus = device_get_parent(child);
63486be9f0dSKonstantin Belousov 		pcib = device_get_parent(bus);
63586be9f0dSKonstantin Belousov 		if (device_get_devclass(device_get_parent(pcib)) !=
63686be9f0dSKonstantin Belousov 		    pci_class) {
63786be9f0dSKonstantin Belousov 			/* reached a host bridge */
63886be9f0dSKonstantin Belousov 			*busno = pcib_get_bus(bus);
63986be9f0dSKonstantin Belousov 			return;
64086be9f0dSKonstantin Belousov 		}
64186be9f0dSKonstantin Belousov 		child = pcib;
64286be9f0dSKonstantin Belousov 	}
64386be9f0dSKonstantin Belousov 	panic("wrong depth");
64486be9f0dSKonstantin Belousov }
64586be9f0dSKonstantin Belousov 
64686be9f0dSKonstantin Belousov static int
64786be9f0dSKonstantin Belousov dmar_match_pathes(int busno1, const ACPI_DMAR_PCI_PATH *path1, int depth1,
64886be9f0dSKonstantin Belousov     int busno2, const ACPI_DMAR_PCI_PATH *path2, int depth2,
64986be9f0dSKonstantin Belousov     enum AcpiDmarScopeType scope_type)
65086be9f0dSKonstantin Belousov {
65186be9f0dSKonstantin Belousov 	int i, depth;
65286be9f0dSKonstantin Belousov 
65386be9f0dSKonstantin Belousov 	if (busno1 != busno2)
65486be9f0dSKonstantin Belousov 		return (0);
65586be9f0dSKonstantin Belousov 	if (scope_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT && depth1 != depth2)
65686be9f0dSKonstantin Belousov 		return (0);
65786be9f0dSKonstantin Belousov 	depth = depth1;
65886be9f0dSKonstantin Belousov 	if (depth2 < depth)
65986be9f0dSKonstantin Belousov 		depth = depth2;
66086be9f0dSKonstantin Belousov 	for (i = 0; i < depth; i++) {
66186be9f0dSKonstantin Belousov 		if (path1[i].Device != path2[i].Device ||
66286be9f0dSKonstantin Belousov 		    path1[i].Function != path2[i].Function)
66386be9f0dSKonstantin Belousov 			return (0);
66486be9f0dSKonstantin Belousov 	}
66586be9f0dSKonstantin Belousov 	return (1);
66686be9f0dSKonstantin Belousov }
66786be9f0dSKonstantin Belousov 
66886be9f0dSKonstantin Belousov static int
669f9feb091SKonstantin Belousov dmar_match_devscope(ACPI_DMAR_DEVICE_SCOPE *devscope, int dev_busno,
670f9feb091SKonstantin Belousov     const ACPI_DMAR_PCI_PATH *dev_path, int dev_path_len)
67186be9f0dSKonstantin Belousov {
67286be9f0dSKonstantin Belousov 	ACPI_DMAR_PCI_PATH *path;
67386be9f0dSKonstantin Belousov 	int path_len;
67486be9f0dSKonstantin Belousov 
67586be9f0dSKonstantin Belousov 	if (devscope->Length < sizeof(*devscope)) {
676f9feb091SKonstantin Belousov 		printf("dmar_match_devscope: corrupted DMAR table, dl %d\n",
67786be9f0dSKonstantin Belousov 		    devscope->Length);
67886be9f0dSKonstantin Belousov 		return (-1);
67986be9f0dSKonstantin Belousov 	}
68086be9f0dSKonstantin Belousov 	if (devscope->EntryType != ACPI_DMAR_SCOPE_TYPE_ENDPOINT &&
68186be9f0dSKonstantin Belousov 	    devscope->EntryType != ACPI_DMAR_SCOPE_TYPE_BRIDGE)
68286be9f0dSKonstantin Belousov 		return (0);
68386be9f0dSKonstantin Belousov 	path_len = devscope->Length - sizeof(*devscope);
68486be9f0dSKonstantin Belousov 	if (path_len % 2 != 0) {
685f9feb091SKonstantin Belousov 		printf("dmar_match_devscope: corrupted DMAR table, dl %d\n",
68686be9f0dSKonstantin Belousov 		    devscope->Length);
68786be9f0dSKonstantin Belousov 		return (-1);
68886be9f0dSKonstantin Belousov 	}
68986be9f0dSKonstantin Belousov 	path_len /= 2;
69086be9f0dSKonstantin Belousov 	path = (ACPI_DMAR_PCI_PATH *)(devscope + 1);
69186be9f0dSKonstantin Belousov 	if (path_len == 0) {
692f9feb091SKonstantin Belousov 		printf("dmar_match_devscope: corrupted DMAR table, dl %d\n",
69386be9f0dSKonstantin Belousov 		    devscope->Length);
69486be9f0dSKonstantin Belousov 		return (-1);
69586be9f0dSKonstantin Belousov 	}
69686be9f0dSKonstantin Belousov 
69786be9f0dSKonstantin Belousov 	return (dmar_match_pathes(devscope->Bus, path, path_len, dev_busno,
69886be9f0dSKonstantin Belousov 	    dev_path, dev_path_len, devscope->EntryType));
69986be9f0dSKonstantin Belousov }
70086be9f0dSKonstantin Belousov 
701f9feb091SKonstantin Belousov static bool
702f9feb091SKonstantin Belousov dmar_match_by_path(struct dmar_unit *unit, int dev_domain, int dev_busno,
703f9feb091SKonstantin Belousov     const ACPI_DMAR_PCI_PATH *dev_path, int dev_path_len, const char **banner)
70486be9f0dSKonstantin Belousov {
70586be9f0dSKonstantin Belousov 	ACPI_DMAR_HARDWARE_UNIT *dmarh;
70686be9f0dSKonstantin Belousov 	ACPI_DMAR_DEVICE_SCOPE *devscope;
70786be9f0dSKonstantin Belousov 	char *ptr, *ptrend;
708f9feb091SKonstantin Belousov 	int match;
709f9feb091SKonstantin Belousov 
71059e37c8aSRuslan Bukin 	dmarh = dmar_find_by_index(unit->iommu.unit);
711f9feb091SKonstantin Belousov 	if (dmarh == NULL)
712f9feb091SKonstantin Belousov 		return (false);
713f9feb091SKonstantin Belousov 	if (dmarh->Segment != dev_domain)
714f9feb091SKonstantin Belousov 		return (false);
715f9feb091SKonstantin Belousov 	if ((dmarh->Flags & ACPI_DMAR_INCLUDE_ALL) != 0) {
716f9feb091SKonstantin Belousov 		if (banner != NULL)
717f9feb091SKonstantin Belousov 			*banner = "INCLUDE_ALL";
718f9feb091SKonstantin Belousov 		return (true);
719f9feb091SKonstantin Belousov 	}
720f9feb091SKonstantin Belousov 	ptr = (char *)dmarh + sizeof(*dmarh);
721f9feb091SKonstantin Belousov 	ptrend = (char *)dmarh + dmarh->Header.Length;
722f9feb091SKonstantin Belousov 	while (ptr < ptrend) {
723f9feb091SKonstantin Belousov 		devscope = (ACPI_DMAR_DEVICE_SCOPE *)ptr;
724f9feb091SKonstantin Belousov 		ptr += devscope->Length;
725f9feb091SKonstantin Belousov 		match = dmar_match_devscope(devscope, dev_busno, dev_path,
726f9feb091SKonstantin Belousov 		    dev_path_len);
727f9feb091SKonstantin Belousov 		if (match == -1)
728f9feb091SKonstantin Belousov 			return (false);
729f9feb091SKonstantin Belousov 		if (match == 1) {
730f9feb091SKonstantin Belousov 			if (banner != NULL)
731f9feb091SKonstantin Belousov 				*banner = "specific match";
732f9feb091SKonstantin Belousov 			return (true);
733f9feb091SKonstantin Belousov 		}
734f9feb091SKonstantin Belousov 	}
735f9feb091SKonstantin Belousov 	return (false);
736f9feb091SKonstantin Belousov }
737f9feb091SKonstantin Belousov 
738f9feb091SKonstantin Belousov static struct dmar_unit *
739f9feb091SKonstantin Belousov dmar_find_by_scope(int dev_domain, int dev_busno,
740f9feb091SKonstantin Belousov     const ACPI_DMAR_PCI_PATH *dev_path, int dev_path_len)
741f9feb091SKonstantin Belousov {
742f9feb091SKonstantin Belousov 	struct dmar_unit *unit;
743f9feb091SKonstantin Belousov 	int i;
744f9feb091SKonstantin Belousov 
745f9feb091SKonstantin Belousov 	for (i = 0; i < dmar_devcnt; i++) {
746f9feb091SKonstantin Belousov 		if (dmar_devs[i] == NULL)
747f9feb091SKonstantin Belousov 			continue;
748f9feb091SKonstantin Belousov 		unit = device_get_softc(dmar_devs[i]);
749f9feb091SKonstantin Belousov 		if (dmar_match_by_path(unit, dev_domain, dev_busno, dev_path,
750f9feb091SKonstantin Belousov 		    dev_path_len, NULL))
751f9feb091SKonstantin Belousov 			return (unit);
752f9feb091SKonstantin Belousov 	}
753f9feb091SKonstantin Belousov 	return (NULL);
754f9feb091SKonstantin Belousov }
755f9feb091SKonstantin Belousov 
756f9feb091SKonstantin Belousov struct dmar_unit *
757f9feb091SKonstantin Belousov dmar_find(device_t dev, bool verbose)
758f9feb091SKonstantin Belousov {
759f9feb091SKonstantin Belousov 	struct dmar_unit *unit;
760f9feb091SKonstantin Belousov 	const char *banner;
761f9feb091SKonstantin Belousov 	int i, dev_domain, dev_busno, dev_path_len;
76286be9f0dSKonstantin Belousov 
763b7b6b7a9SKonstantin Belousov 	/*
764b7b6b7a9SKonstantin Belousov 	 * This function can only handle PCI(e) devices.
765b7b6b7a9SKonstantin Belousov 	 */
766b7b6b7a9SKonstantin Belousov 	if (device_get_devclass(device_get_parent(dev)) !=
767b7b6b7a9SKonstantin Belousov 	    devclass_find("pci"))
768b7b6b7a9SKonstantin Belousov 		return (NULL);
769b7b6b7a9SKonstantin Belousov 
77086be9f0dSKonstantin Belousov 	dev_domain = pci_get_domain(dev);
77186be9f0dSKonstantin Belousov 	dev_path_len = dmar_dev_depth(dev);
77286be9f0dSKonstantin Belousov 	ACPI_DMAR_PCI_PATH dev_path[dev_path_len];
77386be9f0dSKonstantin Belousov 	dmar_dev_path(dev, &dev_busno, dev_path, dev_path_len);
774f9feb091SKonstantin Belousov 	banner = "";
77586be9f0dSKonstantin Belousov 
77686be9f0dSKonstantin Belousov 	for (i = 0; i < dmar_devcnt; i++) {
77786be9f0dSKonstantin Belousov 		if (dmar_devs[i] == NULL)
77886be9f0dSKonstantin Belousov 			continue;
779f9feb091SKonstantin Belousov 		unit = device_get_softc(dmar_devs[i]);
780f9feb091SKonstantin Belousov 		if (dmar_match_by_path(unit, dev_domain, dev_busno,
781f9feb091SKonstantin Belousov 		    dev_path, dev_path_len, &banner))
78286be9f0dSKonstantin Belousov 			break;
78386be9f0dSKonstantin Belousov 	}
784f9feb091SKonstantin Belousov 	if (i == dmar_devcnt)
78586be9f0dSKonstantin Belousov 		return (NULL);
786f9feb091SKonstantin Belousov 
787f9feb091SKonstantin Belousov 	if (verbose) {
788f9feb091SKonstantin Belousov 		device_printf(dev, "pci%d:%d:%d:%d matched dmar%d by %s",
789f9feb091SKonstantin Belousov 		    dev_domain, pci_get_bus(dev), pci_get_slot(dev),
79059e37c8aSRuslan Bukin 		    pci_get_function(dev), unit->iommu.unit, banner);
791f9feb091SKonstantin Belousov 		printf(" scope path ");
792f9feb091SKonstantin Belousov 		dmar_print_path(dev_busno, dev_path_len, dev_path);
793f9feb091SKonstantin Belousov 		printf("\n");
79486be9f0dSKonstantin Belousov 	}
795b08d332dSKonstantin Belousov 	iommu_device_set_iommu_prop(dev, unit->iommu.dev);
796f9feb091SKonstantin Belousov 	return (unit);
79786be9f0dSKonstantin Belousov }
79886be9f0dSKonstantin Belousov 
7990a110d5bSKonstantin Belousov static struct dmar_unit *
8000a110d5bSKonstantin Belousov dmar_find_nonpci(u_int id, u_int entry_type, uint16_t *rid)
8010a110d5bSKonstantin Belousov {
8020a110d5bSKonstantin Belousov 	device_t dmar_dev;
8030a110d5bSKonstantin Belousov 	struct dmar_unit *unit;
8040a110d5bSKonstantin Belousov 	ACPI_DMAR_HARDWARE_UNIT *dmarh;
8050a110d5bSKonstantin Belousov 	ACPI_DMAR_DEVICE_SCOPE *devscope;
8060a110d5bSKonstantin Belousov 	ACPI_DMAR_PCI_PATH *path;
8070a110d5bSKonstantin Belousov 	char *ptr, *ptrend;
808fd15fee1SKonstantin Belousov #ifdef DEV_APIC
809fd15fee1SKonstantin Belousov 	int error;
810fd15fee1SKonstantin Belousov #endif
8110a110d5bSKonstantin Belousov 	int i;
8120a110d5bSKonstantin Belousov 
8130a110d5bSKonstantin Belousov 	for (i = 0; i < dmar_devcnt; i++) {
8140a110d5bSKonstantin Belousov 		dmar_dev = dmar_devs[i];
8150a110d5bSKonstantin Belousov 		if (dmar_dev == NULL)
8160a110d5bSKonstantin Belousov 			continue;
8170a110d5bSKonstantin Belousov 		unit = (struct dmar_unit *)device_get_softc(dmar_dev);
8180a110d5bSKonstantin Belousov 		dmarh = dmar_find_by_index(i);
8190a110d5bSKonstantin Belousov 		if (dmarh == NULL)
8200a110d5bSKonstantin Belousov 			continue;
8210a110d5bSKonstantin Belousov 		ptr = (char *)dmarh + sizeof(*dmarh);
8220a110d5bSKonstantin Belousov 		ptrend = (char *)dmarh + dmarh->Header.Length;
8230a110d5bSKonstantin Belousov 		for (;;) {
8240a110d5bSKonstantin Belousov 			if (ptr >= ptrend)
8250a110d5bSKonstantin Belousov 				break;
8260a110d5bSKonstantin Belousov 			devscope = (ACPI_DMAR_DEVICE_SCOPE *)ptr;
8270a110d5bSKonstantin Belousov 			ptr += devscope->Length;
8280a110d5bSKonstantin Belousov 			if (devscope->EntryType != entry_type)
8290a110d5bSKonstantin Belousov 				continue;
8300a110d5bSKonstantin Belousov 			if (devscope->EnumerationId != id)
8310a110d5bSKonstantin Belousov 				continue;
832fd15fee1SKonstantin Belousov #ifdef DEV_APIC
833fd15fee1SKonstantin Belousov 			if (entry_type == ACPI_DMAR_SCOPE_TYPE_IOAPIC) {
834fd15fee1SKonstantin Belousov 				error = ioapic_get_rid(id, rid);
835fd15fee1SKonstantin Belousov 				/*
836fd15fee1SKonstantin Belousov 				 * If our IOAPIC has PCI bindings then
837fd15fee1SKonstantin Belousov 				 * use the PCI device rid.
838fd15fee1SKonstantin Belousov 				 */
839fd15fee1SKonstantin Belousov 				if (error == 0)
840fd15fee1SKonstantin Belousov 					return (unit);
841fd15fee1SKonstantin Belousov 			}
842fd15fee1SKonstantin Belousov #endif
8430a110d5bSKonstantin Belousov 			if (devscope->Length - sizeof(ACPI_DMAR_DEVICE_SCOPE)
8440a110d5bSKonstantin Belousov 			    == 2) {
8450a110d5bSKonstantin Belousov 				if (rid != NULL) {
8460a110d5bSKonstantin Belousov 					path = (ACPI_DMAR_PCI_PATH *)
8470a110d5bSKonstantin Belousov 					    (devscope + 1);
8480a110d5bSKonstantin Belousov 					*rid = PCI_RID(devscope->Bus,
8490a110d5bSKonstantin Belousov 					    path->Device, path->Function);
8500a110d5bSKonstantin Belousov 				}
8510a110d5bSKonstantin Belousov 				return (unit);
852fd15fee1SKonstantin Belousov 			}
8530a110d5bSKonstantin Belousov 			printf(
8540a110d5bSKonstantin Belousov 		           "dmar_find_nonpci: id %d type %d path length != 2\n",
8550a110d5bSKonstantin Belousov 			    id, entry_type);
856fd15fee1SKonstantin Belousov 			break;
8570a110d5bSKonstantin Belousov 		}
8580a110d5bSKonstantin Belousov 	}
8590a110d5bSKonstantin Belousov 	return (NULL);
8600a110d5bSKonstantin Belousov }
8610a110d5bSKonstantin Belousov 
8620a110d5bSKonstantin Belousov struct dmar_unit *
8630a110d5bSKonstantin Belousov dmar_find_hpet(device_t dev, uint16_t *rid)
8640a110d5bSKonstantin Belousov {
865b08d332dSKonstantin Belousov 	struct dmar_unit *unit;
8660a110d5bSKonstantin Belousov 
867b08d332dSKonstantin Belousov 	unit = dmar_find_nonpci(hpet_get_uid(dev), ACPI_DMAR_SCOPE_TYPE_HPET,
868b08d332dSKonstantin Belousov 	    rid);
869b08d332dSKonstantin Belousov 	if (unit != NULL)
870b08d332dSKonstantin Belousov 		iommu_device_set_iommu_prop(dev, unit->iommu.dev);
871b08d332dSKonstantin Belousov 	return (unit);
8720a110d5bSKonstantin Belousov }
8730a110d5bSKonstantin Belousov 
8740a110d5bSKonstantin Belousov struct dmar_unit *
8750a110d5bSKonstantin Belousov dmar_find_ioapic(u_int apic_id, uint16_t *rid)
8760a110d5bSKonstantin Belousov {
877b08d332dSKonstantin Belousov 	struct dmar_unit *unit;
878b08d332dSKonstantin Belousov 	device_t apic_dev;
8790a110d5bSKonstantin Belousov 
880b08d332dSKonstantin Belousov 	unit = dmar_find_nonpci(apic_id, ACPI_DMAR_SCOPE_TYPE_IOAPIC, rid);
881b08d332dSKonstantin Belousov 	if (unit != NULL) {
882b08d332dSKonstantin Belousov 		apic_dev = ioapic_get_dev(apic_id);
883b08d332dSKonstantin Belousov 		if (apic_dev != NULL)
884b08d332dSKonstantin Belousov 			iommu_device_set_iommu_prop(apic_dev, unit->iommu.dev);
885b08d332dSKonstantin Belousov 	}
886b08d332dSKonstantin Belousov 	return (unit);
8870a110d5bSKonstantin Belousov }
8880a110d5bSKonstantin Belousov 
88986be9f0dSKonstantin Belousov struct rmrr_iter_args {
8901abfd355SKonstantin Belousov 	struct dmar_domain *domain;
89186be9f0dSKonstantin Belousov 	int dev_domain;
89286be9f0dSKonstantin Belousov 	int dev_busno;
893f9feb091SKonstantin Belousov 	const ACPI_DMAR_PCI_PATH *dev_path;
89486be9f0dSKonstantin Belousov 	int dev_path_len;
89559e37c8aSRuslan Bukin 	struct iommu_map_entries_tailq *rmrr_entries;
89686be9f0dSKonstantin Belousov };
89786be9f0dSKonstantin Belousov 
89886be9f0dSKonstantin Belousov static int
89986be9f0dSKonstantin Belousov dmar_rmrr_iter(ACPI_DMAR_HEADER *dmarh, void *arg)
90086be9f0dSKonstantin Belousov {
90186be9f0dSKonstantin Belousov 	struct rmrr_iter_args *ria;
90286be9f0dSKonstantin Belousov 	ACPI_DMAR_RESERVED_MEMORY *resmem;
90386be9f0dSKonstantin Belousov 	ACPI_DMAR_DEVICE_SCOPE *devscope;
90459e37c8aSRuslan Bukin 	struct iommu_map_entry *entry;
90586be9f0dSKonstantin Belousov 	char *ptr, *ptrend;
90686be9f0dSKonstantin Belousov 	int match;
90786be9f0dSKonstantin Belousov 
90824e38af6SKonstantin Belousov 	if (!dmar_rmrr_enable)
90924e38af6SKonstantin Belousov 		return (1);
91024e38af6SKonstantin Belousov 
91186be9f0dSKonstantin Belousov 	if (dmarh->Type != ACPI_DMAR_TYPE_RESERVED_MEMORY)
91286be9f0dSKonstantin Belousov 		return (1);
91386be9f0dSKonstantin Belousov 
91486be9f0dSKonstantin Belousov 	ria = arg;
91586be9f0dSKonstantin Belousov 	resmem = (ACPI_DMAR_RESERVED_MEMORY *)dmarh;
91686be9f0dSKonstantin Belousov 	if (resmem->Segment != ria->dev_domain)
91786be9f0dSKonstantin Belousov 		return (1);
91886be9f0dSKonstantin Belousov 
91986be9f0dSKonstantin Belousov 	ptr = (char *)resmem + sizeof(*resmem);
92086be9f0dSKonstantin Belousov 	ptrend = (char *)resmem + resmem->Header.Length;
92186be9f0dSKonstantin Belousov 	for (;;) {
92286be9f0dSKonstantin Belousov 		if (ptr >= ptrend)
92386be9f0dSKonstantin Belousov 			break;
92486be9f0dSKonstantin Belousov 		devscope = (ACPI_DMAR_DEVICE_SCOPE *)ptr;
92586be9f0dSKonstantin Belousov 		ptr += devscope->Length;
926f9feb091SKonstantin Belousov 		match = dmar_match_devscope(devscope, ria->dev_busno,
92786be9f0dSKonstantin Belousov 		    ria->dev_path, ria->dev_path_len);
92886be9f0dSKonstantin Belousov 		if (match == 1) {
92978b51754SRuslan Bukin 			entry = iommu_gas_alloc_entry(DOM2IODOM(ria->domain),
93015f6baf4SRuslan Bukin 			    IOMMU_PGF_WAITOK);
93186be9f0dSKonstantin Belousov 			entry->start = resmem->BaseAddress;
93286be9f0dSKonstantin Belousov 			/* The RMRR entry end address is inclusive. */
93386be9f0dSKonstantin Belousov 			entry->end = resmem->EndAddress;
93486be9f0dSKonstantin Belousov 			TAILQ_INSERT_TAIL(ria->rmrr_entries, entry,
935db0110a5SAlan Cox 			    dmamap_link);
93686be9f0dSKonstantin Belousov 		}
93786be9f0dSKonstantin Belousov 	}
93886be9f0dSKonstantin Belousov 
93986be9f0dSKonstantin Belousov 	return (1);
94086be9f0dSKonstantin Belousov }
94186be9f0dSKonstantin Belousov 
94286be9f0dSKonstantin Belousov void
943f9feb091SKonstantin Belousov dmar_dev_parse_rmrr(struct dmar_domain *domain, int dev_domain, int dev_busno,
944f9feb091SKonstantin Belousov     const void *dev_path, int dev_path_len,
94559e37c8aSRuslan Bukin     struct iommu_map_entries_tailq *rmrr_entries)
94686be9f0dSKonstantin Belousov {
94786be9f0dSKonstantin Belousov 	struct rmrr_iter_args ria;
94886be9f0dSKonstantin Belousov 
9491abfd355SKonstantin Belousov 	ria.domain = domain;
950f9feb091SKonstantin Belousov 	ria.dev_domain = dev_domain;
951f9feb091SKonstantin Belousov 	ria.dev_busno = dev_busno;
952f9feb091SKonstantin Belousov 	ria.dev_path = (const ACPI_DMAR_PCI_PATH *)dev_path;
953f9feb091SKonstantin Belousov 	ria.dev_path_len = dev_path_len;
95486be9f0dSKonstantin Belousov 	ria.rmrr_entries = rmrr_entries;
95586be9f0dSKonstantin Belousov 	dmar_iterate_tbl(dmar_rmrr_iter, &ria);
95686be9f0dSKonstantin Belousov }
95786be9f0dSKonstantin Belousov 
95886be9f0dSKonstantin Belousov struct inst_rmrr_iter_args {
95986be9f0dSKonstantin Belousov 	struct dmar_unit *dmar;
96086be9f0dSKonstantin Belousov };
96186be9f0dSKonstantin Belousov 
96286be9f0dSKonstantin Belousov static device_t
96386be9f0dSKonstantin Belousov dmar_path_dev(int segment, int path_len, int busno,
964f9feb091SKonstantin Belousov     const ACPI_DMAR_PCI_PATH *path, uint16_t *rid)
96586be9f0dSKonstantin Belousov {
966f9feb091SKonstantin Belousov 	device_t dev;
96786be9f0dSKonstantin Belousov 	int i;
96886be9f0dSKonstantin Belousov 
96986be9f0dSKonstantin Belousov 	dev = NULL;
970f9feb091SKonstantin Belousov 	for (i = 0; i < path_len; i++) {
97186be9f0dSKonstantin Belousov 		dev = pci_find_dbsf(segment, busno, path->Device,
97286be9f0dSKonstantin Belousov 		    path->Function);
97386be9f0dSKonstantin Belousov 		if (i != path_len - 1) {
9741587a9dbSJohn Baldwin 			busno = pci_cfgregread(segment, busno, path->Device,
975f9feb091SKonstantin Belousov 			    path->Function, PCIR_SECBUS_1, 1);
976f9feb091SKonstantin Belousov 			path++;
97786be9f0dSKonstantin Belousov 		}
97886be9f0dSKonstantin Belousov 	}
979f9feb091SKonstantin Belousov 	*rid = PCI_RID(busno, path->Device, path->Function);
98086be9f0dSKonstantin Belousov 	return (dev);
98186be9f0dSKonstantin Belousov }
98286be9f0dSKonstantin Belousov 
98386be9f0dSKonstantin Belousov static int
98486be9f0dSKonstantin Belousov dmar_inst_rmrr_iter(ACPI_DMAR_HEADER *dmarh, void *arg)
98586be9f0dSKonstantin Belousov {
98686be9f0dSKonstantin Belousov 	const ACPI_DMAR_RESERVED_MEMORY *resmem;
98786be9f0dSKonstantin Belousov 	const ACPI_DMAR_DEVICE_SCOPE *devscope;
98886be9f0dSKonstantin Belousov 	struct inst_rmrr_iter_args *iria;
98986be9f0dSKonstantin Belousov 	const char *ptr, *ptrend;
99086be9f0dSKonstantin Belousov 	device_t dev;
991f9feb091SKonstantin Belousov 	struct dmar_unit *unit;
992f9feb091SKonstantin Belousov 	int dev_path_len;
993f9feb091SKonstantin Belousov 	uint16_t rid;
994f9feb091SKonstantin Belousov 
995f9feb091SKonstantin Belousov 	iria = arg;
99686be9f0dSKonstantin Belousov 
99724e38af6SKonstantin Belousov 	if (!dmar_rmrr_enable)
99824e38af6SKonstantin Belousov 		return (1);
99924e38af6SKonstantin Belousov 
100086be9f0dSKonstantin Belousov 	if (dmarh->Type != ACPI_DMAR_TYPE_RESERVED_MEMORY)
100186be9f0dSKonstantin Belousov 		return (1);
100286be9f0dSKonstantin Belousov 
100386be9f0dSKonstantin Belousov 	resmem = (ACPI_DMAR_RESERVED_MEMORY *)dmarh;
100486be9f0dSKonstantin Belousov 	if (resmem->Segment != iria->dmar->segment)
100586be9f0dSKonstantin Belousov 		return (1);
100686be9f0dSKonstantin Belousov 
100733552193SDimitry Andric 	ptr = (const char *)resmem + sizeof(*resmem);
100833552193SDimitry Andric 	ptrend = (const char *)resmem + resmem->Header.Length;
100986be9f0dSKonstantin Belousov 	for (;;) {
101086be9f0dSKonstantin Belousov 		if (ptr >= ptrend)
101186be9f0dSKonstantin Belousov 			break;
101233552193SDimitry Andric 		devscope = (const ACPI_DMAR_DEVICE_SCOPE *)ptr;
101386be9f0dSKonstantin Belousov 		ptr += devscope->Length;
101486be9f0dSKonstantin Belousov 		/* XXXKIB bridge */
101586be9f0dSKonstantin Belousov 		if (devscope->EntryType != ACPI_DMAR_SCOPE_TYPE_ENDPOINT)
101686be9f0dSKonstantin Belousov 			continue;
1017f9feb091SKonstantin Belousov 		rid = 0;
1018f9feb091SKonstantin Belousov 		dev_path_len = (devscope->Length -
1019f9feb091SKonstantin Belousov 		    sizeof(ACPI_DMAR_DEVICE_SCOPE)) / 2;
1020f9feb091SKonstantin Belousov 		dev = dmar_path_dev(resmem->Segment, dev_path_len,
1021f9feb091SKonstantin Belousov 		    devscope->Bus,
1022f9feb091SKonstantin Belousov 		    (const ACPI_DMAR_PCI_PATH *)(devscope + 1), &rid);
102386be9f0dSKonstantin Belousov 		if (dev == NULL) {
1024f9feb091SKonstantin Belousov 			if (bootverbose) {
1025f9feb091SKonstantin Belousov 				printf("dmar%d no dev found for RMRR "
1026f9feb091SKonstantin Belousov 				    "[%#jx, %#jx] rid %#x scope path ",
102759e37c8aSRuslan Bukin 				    iria->dmar->iommu.unit,
10282d8bfbdcSKonstantin Belousov 				    (uintmax_t)resmem->BaseAddress,
10292d8bfbdcSKonstantin Belousov 				    (uintmax_t)resmem->EndAddress,
1030f9feb091SKonstantin Belousov 				    rid);
1031f9feb091SKonstantin Belousov 				dmar_print_path(devscope->Bus, dev_path_len,
1032f9feb091SKonstantin Belousov 				    (const ACPI_DMAR_PCI_PATH *)(devscope + 1));
1033f9feb091SKonstantin Belousov 				printf("\n");
1034f9feb091SKonstantin Belousov 			}
1035f9feb091SKonstantin Belousov 			unit = dmar_find_by_scope(resmem->Segment,
1036f9feb091SKonstantin Belousov 			    devscope->Bus,
1037f9feb091SKonstantin Belousov 			    (const ACPI_DMAR_PCI_PATH *)(devscope + 1),
1038f9feb091SKonstantin Belousov 			    dev_path_len);
1039f9feb091SKonstantin Belousov 			if (iria->dmar != unit)
104086be9f0dSKonstantin Belousov 				continue;
1041f9feb091SKonstantin Belousov 			dmar_get_ctx_for_devpath(iria->dmar, rid,
1042f9feb091SKonstantin Belousov 			    resmem->Segment, devscope->Bus,
1043f9feb091SKonstantin Belousov 			    (const ACPI_DMAR_PCI_PATH *)(devscope + 1),
1044f9feb091SKonstantin Belousov 			    dev_path_len, false, true);
1045f9feb091SKonstantin Belousov 		} else {
1046f9feb091SKonstantin Belousov 			unit = dmar_find(dev, false);
1047f9feb091SKonstantin Belousov 			if (iria->dmar != unit)
104886be9f0dSKonstantin Belousov 				continue;
104959e37c8aSRuslan Bukin 			iommu_instantiate_ctx(&(iria)->dmar->iommu,
105059e37c8aSRuslan Bukin 			    dev, true);
105186be9f0dSKonstantin Belousov 		}
1052f9feb091SKonstantin Belousov 	}
105386be9f0dSKonstantin Belousov 
105486be9f0dSKonstantin Belousov 	return (1);
105586be9f0dSKonstantin Belousov 
105686be9f0dSKonstantin Belousov }
105786be9f0dSKonstantin Belousov 
105886be9f0dSKonstantin Belousov /*
105986be9f0dSKonstantin Belousov  * Pre-create all contexts for the DMAR which have RMRR entries.
106086be9f0dSKonstantin Belousov  */
106186be9f0dSKonstantin Belousov int
106259e37c8aSRuslan Bukin dmar_instantiate_rmrr_ctxs(struct iommu_unit *unit)
106386be9f0dSKonstantin Belousov {
106459e37c8aSRuslan Bukin 	struct dmar_unit *dmar;
106586be9f0dSKonstantin Belousov 	struct inst_rmrr_iter_args iria;
106686be9f0dSKonstantin Belousov 	int error;
106786be9f0dSKonstantin Belousov 
106878b51754SRuslan Bukin 	dmar = IOMMU2DMAR(unit);
106959e37c8aSRuslan Bukin 
107086be9f0dSKonstantin Belousov 	if (!dmar_barrier_enter(dmar, DMAR_BARRIER_RMRR))
107186be9f0dSKonstantin Belousov 		return (0);
107286be9f0dSKonstantin Belousov 
107386be9f0dSKonstantin Belousov 	error = 0;
107486be9f0dSKonstantin Belousov 	iria.dmar = dmar;
107586be9f0dSKonstantin Belousov 	dmar_iterate_tbl(dmar_inst_rmrr_iter, &iria);
107686be9f0dSKonstantin Belousov 	DMAR_LOCK(dmar);
10771abfd355SKonstantin Belousov 	if (!LIST_EMPTY(&dmar->domains)) {
107886be9f0dSKonstantin Belousov 		KASSERT((dmar->hw_gcmd & DMAR_GCMD_TE) == 0,
107986be9f0dSKonstantin Belousov 	    ("dmar%d: RMRR not handled but translation is already enabled",
108059e37c8aSRuslan Bukin 		    dmar->iommu.unit));
108106e6ca6dSKornel Duleba 		error = dmar_disable_protected_regions(dmar);
108206e6ca6dSKornel Duleba 		if (error != 0)
108306e6ca6dSKornel Duleba 			printf("dmar%d: Failed to disable protected regions\n",
108406e6ca6dSKornel Duleba 			    dmar->iommu.unit);
108586be9f0dSKonstantin Belousov 		error = dmar_enable_translation(dmar);
1086f9feb091SKonstantin Belousov 		if (bootverbose) {
1087f9feb091SKonstantin Belousov 			if (error == 0) {
1088f9feb091SKonstantin Belousov 				printf("dmar%d: enabled translation\n",
108959e37c8aSRuslan Bukin 				    dmar->iommu.unit);
1090f9feb091SKonstantin Belousov 			} else {
1091f9feb091SKonstantin Belousov 				printf("dmar%d: enabling translation failed, "
109259e37c8aSRuslan Bukin 				    "error %d\n", dmar->iommu.unit, error);
1093f9feb091SKonstantin Belousov 			}
1094f9feb091SKonstantin Belousov 		}
109586be9f0dSKonstantin Belousov 	}
109686be9f0dSKonstantin Belousov 	dmar_barrier_exit(dmar, DMAR_BARRIER_RMRR);
109786be9f0dSKonstantin Belousov 	return (error);
109886be9f0dSKonstantin Belousov }
109986be9f0dSKonstantin Belousov 
110086be9f0dSKonstantin Belousov #ifdef DDB
110186be9f0dSKonstantin Belousov #include <ddb/ddb.h>
110286be9f0dSKonstantin Belousov #include <ddb/db_lex.h>
110386be9f0dSKonstantin Belousov 
110486be9f0dSKonstantin Belousov static void
11051abfd355SKonstantin Belousov dmar_print_domain(struct dmar_domain *domain, bool show_mappings)
11061abfd355SKonstantin Belousov {
110762ad310cSRuslan Bukin 	struct iommu_domain *iodom;
11081abfd355SKonstantin Belousov 
110978b51754SRuslan Bukin 	iodom = DOM2IODOM(domain);
111062ad310cSRuslan Bukin 
11111abfd355SKonstantin Belousov 	db_printf(
11121abfd355SKonstantin Belousov 	    "  @%p dom %d mgaw %d agaw %d pglvl %d end %jx refs %d\n"
11131abfd355SKonstantin Belousov 	    "   ctx_cnt %d flags %x pgobj %p map_ents %u\n",
11141abfd355SKonstantin Belousov 	    domain, domain->domain, domain->mgaw, domain->agaw, domain->pglvl,
111562ad310cSRuslan Bukin 	    (uintmax_t)domain->iodom.end, domain->refs, domain->ctx_cnt,
111662ad310cSRuslan Bukin 	    domain->iodom.flags, domain->pgtbl_obj, domain->iodom.entries_cnt);
1117c9e22c74SKonstantin Belousov 
1118c9e22c74SKonstantin Belousov 	iommu_db_domain_print_contexts(iodom);
1119c9e22c74SKonstantin Belousov 
1120c9e22c74SKonstantin Belousov 	if (show_mappings)
1121c9e22c74SKonstantin Belousov 		iommu_db_domain_print_mappings(iodom);
112286be9f0dSKonstantin Belousov }
112386be9f0dSKonstantin Belousov 
1124258958b3SMitchell Horne DB_SHOW_COMMAND_FLAGS(dmar_domain, db_dmar_print_domain, CS_OWN)
112586be9f0dSKonstantin Belousov {
112686be9f0dSKonstantin Belousov 	struct dmar_unit *unit;
11271abfd355SKonstantin Belousov 	struct dmar_domain *domain;
1128e9d948cfSKonstantin Belousov 	struct iommu_ctx *ctx;
112986be9f0dSKonstantin Belousov 	bool show_mappings, valid;
11301abfd355SKonstantin Belousov 	int pci_domain, bus, device, function, i, t;
113186be9f0dSKonstantin Belousov 	db_expr_t radix;
113286be9f0dSKonstantin Belousov 
113386be9f0dSKonstantin Belousov 	valid = false;
113486be9f0dSKonstantin Belousov 	radix = db_radix;
113586be9f0dSKonstantin Belousov 	db_radix = 10;
113686be9f0dSKonstantin Belousov 	t = db_read_token();
113786be9f0dSKonstantin Belousov 	if (t == tSLASH) {
113886be9f0dSKonstantin Belousov 		t = db_read_token();
113986be9f0dSKonstantin Belousov 		if (t != tIDENT) {
114086be9f0dSKonstantin Belousov 			db_printf("Bad modifier\n");
114186be9f0dSKonstantin Belousov 			db_radix = radix;
114286be9f0dSKonstantin Belousov 			db_skip_to_eol();
114386be9f0dSKonstantin Belousov 			return;
114486be9f0dSKonstantin Belousov 		}
114586be9f0dSKonstantin Belousov 		show_mappings = strchr(db_tok_string, 'm') != NULL;
114686be9f0dSKonstantin Belousov 		t = db_read_token();
1147f7f5706fSDimitry Andric 	} else {
1148f7f5706fSDimitry Andric 		show_mappings = false;
114986be9f0dSKonstantin Belousov 	}
115086be9f0dSKonstantin Belousov 	if (t == tNUMBER) {
11511abfd355SKonstantin Belousov 		pci_domain = db_tok_number;
115286be9f0dSKonstantin Belousov 		t = db_read_token();
115386be9f0dSKonstantin Belousov 		if (t == tNUMBER) {
115486be9f0dSKonstantin Belousov 			bus = db_tok_number;
115586be9f0dSKonstantin Belousov 			t = db_read_token();
115686be9f0dSKonstantin Belousov 			if (t == tNUMBER) {
115786be9f0dSKonstantin Belousov 				device = db_tok_number;
115886be9f0dSKonstantin Belousov 				t = db_read_token();
115986be9f0dSKonstantin Belousov 				if (t == tNUMBER) {
116086be9f0dSKonstantin Belousov 					function = db_tok_number;
116186be9f0dSKonstantin Belousov 					valid = true;
116286be9f0dSKonstantin Belousov 				}
116386be9f0dSKonstantin Belousov 			}
116486be9f0dSKonstantin Belousov 		}
116586be9f0dSKonstantin Belousov 	}
116686be9f0dSKonstantin Belousov 			db_radix = radix;
116786be9f0dSKonstantin Belousov 	db_skip_to_eol();
116886be9f0dSKonstantin Belousov 	if (!valid) {
11691abfd355SKonstantin Belousov 		db_printf("usage: show dmar_domain [/m] "
117086be9f0dSKonstantin Belousov 		    "<domain> <bus> <device> <func>\n");
117186be9f0dSKonstantin Belousov 		return;
117286be9f0dSKonstantin Belousov 	}
117386be9f0dSKonstantin Belousov 	for (i = 0; i < dmar_devcnt; i++) {
117486be9f0dSKonstantin Belousov 		unit = device_get_softc(dmar_devs[i]);
11751abfd355SKonstantin Belousov 		LIST_FOREACH(domain, &unit->domains, link) {
1176e9d948cfSKonstantin Belousov 			LIST_FOREACH(ctx, &domain->iodom.contexts, link) {
11771abfd355SKonstantin Belousov 				if (pci_domain == unit->segment &&
1178e9d948cfSKonstantin Belousov 				    bus == pci_get_bus(ctx->tag->owner) &&
1179e9d948cfSKonstantin Belousov 				    device == pci_get_slot(ctx->tag->owner) &&
1180e9d948cfSKonstantin Belousov 				    function == pci_get_function(ctx->tag->
1181e9d948cfSKonstantin Belousov 				    owner)) {
11821abfd355SKonstantin Belousov 					dmar_print_domain(domain,
11831abfd355SKonstantin Belousov 					    show_mappings);
118486be9f0dSKonstantin Belousov 					goto out;
118586be9f0dSKonstantin Belousov 				}
118686be9f0dSKonstantin Belousov 			}
118786be9f0dSKonstantin Belousov 		}
11881abfd355SKonstantin Belousov 	}
118986be9f0dSKonstantin Belousov out:;
119086be9f0dSKonstantin Belousov }
119186be9f0dSKonstantin Belousov 
119286be9f0dSKonstantin Belousov static void
11931abfd355SKonstantin Belousov dmar_print_one(int idx, bool show_domains, bool show_mappings)
119486be9f0dSKonstantin Belousov {
119586be9f0dSKonstantin Belousov 	struct dmar_unit *unit;
11961abfd355SKonstantin Belousov 	struct dmar_domain *domain;
119786be9f0dSKonstantin Belousov 	int i, frir;
119886be9f0dSKonstantin Belousov 
119986be9f0dSKonstantin Belousov 	unit = device_get_softc(dmar_devs[idx]);
120059e37c8aSRuslan Bukin 	db_printf("dmar%d at %p, root at 0x%jx, ver 0x%x\n", unit->iommu.unit,
120159e37c8aSRuslan Bukin 	    unit, dmar_read8(unit, DMAR_RTADDR_REG),
120259e37c8aSRuslan Bukin 	    dmar_read4(unit, DMAR_VER_REG));
120386be9f0dSKonstantin Belousov 	db_printf("cap 0x%jx ecap 0x%jx gsts 0x%x fsts 0x%x fectl 0x%x\n",
120486be9f0dSKonstantin Belousov 	    (uintmax_t)dmar_read8(unit, DMAR_CAP_REG),
120586be9f0dSKonstantin Belousov 	    (uintmax_t)dmar_read8(unit, DMAR_ECAP_REG),
120686be9f0dSKonstantin Belousov 	    dmar_read4(unit, DMAR_GSTS_REG),
120786be9f0dSKonstantin Belousov 	    dmar_read4(unit, DMAR_FSTS_REG),
120886be9f0dSKonstantin Belousov 	    dmar_read4(unit, DMAR_FECTL_REG));
12091abfd355SKonstantin Belousov 	if (unit->ir_enabled) {
12101abfd355SKonstantin Belousov 		db_printf("ir is enabled; IRT @%p phys 0x%jx maxcnt %d\n",
12111abfd355SKonstantin Belousov 		    unit->irt, (uintmax_t)unit->irt_phys, unit->irte_cnt);
12121abfd355SKonstantin Belousov 	}
121386be9f0dSKonstantin Belousov 	db_printf("fed 0x%x fea 0x%x feua 0x%x\n",
121486be9f0dSKonstantin Belousov 	    dmar_read4(unit, DMAR_FEDATA_REG),
121586be9f0dSKonstantin Belousov 	    dmar_read4(unit, DMAR_FEADDR_REG),
121686be9f0dSKonstantin Belousov 	    dmar_read4(unit, DMAR_FEUADDR_REG));
121786be9f0dSKonstantin Belousov 	db_printf("primary fault log:\n");
121886be9f0dSKonstantin Belousov 	for (i = 0; i < DMAR_CAP_NFR(unit->hw_cap); i++) {
121986be9f0dSKonstantin Belousov 		frir = (DMAR_CAP_FRO(unit->hw_cap) + i) * 16;
122086be9f0dSKonstantin Belousov 		db_printf("  %d at 0x%x: %jx %jx\n", i, frir,
122186be9f0dSKonstantin Belousov 		    (uintmax_t)dmar_read8(unit, frir),
122286be9f0dSKonstantin Belousov 		    (uintmax_t)dmar_read8(unit, frir + 8));
122386be9f0dSKonstantin Belousov 	}
122468eeb96aSKonstantin Belousov 	if (DMAR_HAS_QI(unit)) {
122568eeb96aSKonstantin Belousov 		db_printf("ied 0x%x iea 0x%x ieua 0x%x\n",
122668eeb96aSKonstantin Belousov 		    dmar_read4(unit, DMAR_IEDATA_REG),
122768eeb96aSKonstantin Belousov 		    dmar_read4(unit, DMAR_IEADDR_REG),
122868eeb96aSKonstantin Belousov 		    dmar_read4(unit, DMAR_IEUADDR_REG));
122968eeb96aSKonstantin Belousov 		if (unit->qi_enabled) {
123068eeb96aSKonstantin Belousov 			db_printf("qi is enabled: queue @0x%jx (IQA 0x%jx) "
123168eeb96aSKonstantin Belousov 			    "size 0x%jx\n"
123268eeb96aSKonstantin Belousov 		    "  head 0x%x tail 0x%x avail 0x%x status 0x%x ctrl 0x%x\n"
1233fc8da73bSKonstantin Belousov 		    "  hw compl 0x%jx@%p/phys@%jx next seq 0x%x gen 0x%x\n",
1234ad794e6dSKonstantin Belousov 			    (uintmax_t)unit->x86c.inv_queue,
123568eeb96aSKonstantin Belousov 			    (uintmax_t)dmar_read8(unit, DMAR_IQA_REG),
1236ad794e6dSKonstantin Belousov 			    (uintmax_t)unit->x86c.inv_queue_size,
123768eeb96aSKonstantin Belousov 			    dmar_read4(unit, DMAR_IQH_REG),
123868eeb96aSKonstantin Belousov 			    dmar_read4(unit, DMAR_IQT_REG),
1239ad794e6dSKonstantin Belousov 			    unit->x86c.inv_queue_avail,
124068eeb96aSKonstantin Belousov 			    dmar_read4(unit, DMAR_ICS_REG),
124168eeb96aSKonstantin Belousov 			    dmar_read4(unit, DMAR_IECTL_REG),
1242fc8da73bSKonstantin Belousov 			    (uintmax_t)unit->x86c.inv_waitd_seq_hw,
1243ad794e6dSKonstantin Belousov 			    &unit->x86c.inv_waitd_seq_hw,
1244ad794e6dSKonstantin Belousov 			    (uintmax_t)unit->x86c.inv_waitd_seq_hw_phys,
1245ad794e6dSKonstantin Belousov 			    unit->x86c.inv_waitd_seq,
1246ad794e6dSKonstantin Belousov 			    unit->x86c.inv_waitd_gen);
124768eeb96aSKonstantin Belousov 		} else {
124868eeb96aSKonstantin Belousov 			db_printf("qi is disabled\n");
124968eeb96aSKonstantin Belousov 		}
125068eeb96aSKonstantin Belousov 	}
12511abfd355SKonstantin Belousov 	if (show_domains) {
12521abfd355SKonstantin Belousov 		db_printf("domains:\n");
12531abfd355SKonstantin Belousov 		LIST_FOREACH(domain, &unit->domains, link) {
12541abfd355SKonstantin Belousov 			dmar_print_domain(domain, show_mappings);
125586be9f0dSKonstantin Belousov 			if (db_pager_quit)
125686be9f0dSKonstantin Belousov 				break;
125786be9f0dSKonstantin Belousov 		}
125886be9f0dSKonstantin Belousov 	}
125986be9f0dSKonstantin Belousov }
126086be9f0dSKonstantin Belousov 
126186be9f0dSKonstantin Belousov DB_SHOW_COMMAND(dmar, db_dmar_print)
126286be9f0dSKonstantin Belousov {
12631abfd355SKonstantin Belousov 	bool show_domains, show_mappings;
126486be9f0dSKonstantin Belousov 
12651abfd355SKonstantin Belousov 	show_domains = strchr(modif, 'd') != NULL;
126686be9f0dSKonstantin Belousov 	show_mappings = strchr(modif, 'm') != NULL;
126786be9f0dSKonstantin Belousov 	if (!have_addr) {
12681abfd355SKonstantin Belousov 		db_printf("usage: show dmar [/d] [/m] index\n");
126986be9f0dSKonstantin Belousov 		return;
127086be9f0dSKonstantin Belousov 	}
12711abfd355SKonstantin Belousov 	dmar_print_one((int)addr, show_domains, show_mappings);
127286be9f0dSKonstantin Belousov }
127386be9f0dSKonstantin Belousov 
127486be9f0dSKonstantin Belousov DB_SHOW_ALL_COMMAND(dmars, db_show_all_dmars)
127586be9f0dSKonstantin Belousov {
127686be9f0dSKonstantin Belousov 	int i;
12771abfd355SKonstantin Belousov 	bool show_domains, show_mappings;
127886be9f0dSKonstantin Belousov 
12791abfd355SKonstantin Belousov 	show_domains = strchr(modif, 'd') != NULL;
128086be9f0dSKonstantin Belousov 	show_mappings = strchr(modif, 'm') != NULL;
128186be9f0dSKonstantin Belousov 
128286be9f0dSKonstantin Belousov 	for (i = 0; i < dmar_devcnt; i++) {
12831abfd355SKonstantin Belousov 		dmar_print_one(i, show_domains, show_mappings);
128486be9f0dSKonstantin Belousov 		if (db_pager_quit)
128586be9f0dSKonstantin Belousov 			break;
128686be9f0dSKonstantin Belousov 	}
128786be9f0dSKonstantin Belousov }
128886be9f0dSKonstantin Belousov #endif
128959e37c8aSRuslan Bukin 
129065b133e5SKonstantin Belousov static struct iommu_unit *
129165b133e5SKonstantin Belousov dmar_find_method(device_t dev, bool verbose)
129259e37c8aSRuslan Bukin {
129359e37c8aSRuslan Bukin 	struct dmar_unit *dmar;
129459e37c8aSRuslan Bukin 
129559e37c8aSRuslan Bukin 	dmar = dmar_find(dev, verbose);
129659e37c8aSRuslan Bukin 	return (&dmar->iommu);
129759e37c8aSRuslan Bukin }
129865b133e5SKonstantin Belousov 
1299ad794e6dSKonstantin Belousov static struct x86_unit_common *
1300ad794e6dSKonstantin Belousov dmar_get_x86_common(struct iommu_unit *unit)
1301ad794e6dSKonstantin Belousov {
1302ad794e6dSKonstantin Belousov 	struct dmar_unit *dmar;
1303ad794e6dSKonstantin Belousov 
1304ad794e6dSKonstantin Belousov 	dmar = IOMMU2DMAR(unit);
1305ad794e6dSKonstantin Belousov 	return (&dmar->x86c);
1306ad794e6dSKonstantin Belousov }
1307ad794e6dSKonstantin Belousov 
1308ba33e74cSKonstantin Belousov static void
1309ba33e74cSKonstantin Belousov dmar_unit_pre_instantiate_ctx(struct iommu_unit *unit)
1310ba33e74cSKonstantin Belousov {
1311ba33e74cSKonstantin Belousov 	dmar_quirks_pre_use(unit);
1312ba33e74cSKonstantin Belousov 	dmar_instantiate_rmrr_ctxs(unit);
1313ba33e74cSKonstantin Belousov }
1314ba33e74cSKonstantin Belousov 
131565b133e5SKonstantin Belousov static struct x86_iommu dmar_x86_iommu = {
1316ad794e6dSKonstantin Belousov 	.get_x86_common = dmar_get_x86_common,
1317ba33e74cSKonstantin Belousov 	.unit_pre_instantiate_ctx = dmar_unit_pre_instantiate_ctx,
131865b133e5SKonstantin Belousov 	.domain_unload_entry = dmar_domain_unload_entry,
131965b133e5SKonstantin Belousov 	.domain_unload = dmar_domain_unload,
132065b133e5SKonstantin Belousov 	.get_ctx = dmar_get_ctx,
132165b133e5SKonstantin Belousov 	.free_ctx_locked = dmar_free_ctx_locked_method,
132265b133e5SKonstantin Belousov 	.find = dmar_find_method,
132365b133e5SKonstantin Belousov 	.alloc_msi_intr = dmar_alloc_msi_intr,
132465b133e5SKonstantin Belousov 	.map_msi_intr = dmar_map_msi_intr,
132565b133e5SKonstantin Belousov 	.unmap_msi_intr = dmar_unmap_msi_intr,
132665b133e5SKonstantin Belousov 	.map_ioapic_intr = dmar_map_ioapic_intr,
132765b133e5SKonstantin Belousov 	.unmap_ioapic_intr = dmar_unmap_ioapic_intr,
132865b133e5SKonstantin Belousov };
132965b133e5SKonstantin Belousov 
133065b133e5SKonstantin Belousov static void
133165b133e5SKonstantin Belousov x86_iommu_set_intel(void *arg __unused)
133265b133e5SKonstantin Belousov {
133365b133e5SKonstantin Belousov 	if (cpu_vendor_id == CPU_VENDOR_INTEL)
133465b133e5SKonstantin Belousov 		set_x86_iommu(&dmar_x86_iommu);
133565b133e5SKonstantin Belousov }
133665b133e5SKonstantin Belousov 
133765b133e5SKonstantin Belousov SYSINIT(x86_iommu, SI_SUB_TUNABLES, SI_ORDER_ANY, x86_iommu_set_intel, NULL);
1338