xref: /freebsd-src/sys/dev/mlx5/mlx5io.h (revision 95ee2897e98f5d444f26ed2334cc7c439f9c16c6)
1e808190aSHans Petter Selasky /*-
2e808190aSHans Petter Selasky  * Copyright (c) 2018, Mellanox Technologies, Ltd.  All rights reserved.
3e808190aSHans Petter Selasky  *
4e808190aSHans Petter Selasky  * Redistribution and use in source and binary forms, with or without
5e808190aSHans Petter Selasky  * modification, are permitted provided that the following conditions
6e808190aSHans Petter Selasky  * are met:
7e808190aSHans Petter Selasky  * 1. Redistributions of source code must retain the above copyright
8e808190aSHans Petter Selasky  *    notice, this list of conditions and the following disclaimer.
9e808190aSHans Petter Selasky  * 2. Redistributions in binary form must reproduce the above copyright
10e808190aSHans Petter Selasky  *    notice, this list of conditions and the following disclaimer in the
11e808190aSHans Petter Selasky  *    documentation and/or other materials provided with the distribution.
12e808190aSHans Petter Selasky  *
13e808190aSHans Petter Selasky  * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND
14e808190aSHans Petter Selasky  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
15e808190aSHans Petter Selasky  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
16e808190aSHans Petter Selasky  * ARE DISCLAIMED.  IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
17e808190aSHans Petter Selasky  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
18e808190aSHans Petter Selasky  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
19e808190aSHans Petter Selasky  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
20e808190aSHans Petter Selasky  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
21e808190aSHans Petter Selasky  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
22e808190aSHans Petter Selasky  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
23e808190aSHans Petter Selasky  * SUCH DAMAGE.
24e808190aSHans Petter Selasky  */
25e808190aSHans Petter Selasky 
26e808190aSHans Petter Selasky #ifndef _DEV_MLX5_MLX5IO_H_
27e808190aSHans Petter Selasky #define _DEV_MLX5_MLX5IO_H_
28e808190aSHans Petter Selasky 
29e808190aSHans Petter Selasky #include <sys/ioccom.h>
30e808190aSHans Petter Selasky 
31e808190aSHans Petter Selasky struct mlx5_fwdump_reg {
32e808190aSHans Petter Selasky 	uint32_t addr;
33e808190aSHans Petter Selasky 	uint32_t val;
34e808190aSHans Petter Selasky };
35e808190aSHans Petter Selasky 
36b255ca09SHans Petter Selasky struct mlx5_tool_addr {
37e808190aSHans Petter Selasky 	uint32_t domain;
38e808190aSHans Petter Selasky 	uint8_t bus;
39e808190aSHans Petter Selasky 	uint8_t slot;
40e808190aSHans Petter Selasky 	uint8_t func;
41e808190aSHans Petter Selasky };
42e808190aSHans Petter Selasky 
43e808190aSHans Petter Selasky struct mlx5_fwdump_get {
44b255ca09SHans Petter Selasky 	struct mlx5_tool_addr devaddr;
45e808190aSHans Petter Selasky 	struct mlx5_fwdump_reg *buf;
46e808190aSHans Petter Selasky 	size_t reg_cnt;
47e808190aSHans Petter Selasky 	size_t reg_filled; /* out */
48e808190aSHans Petter Selasky };
49e808190aSHans Petter Selasky 
50ea78f07bSHans Petter Selasky struct mlx5_fw_update {
51ea78f07bSHans Petter Selasky 	struct mlx5_tool_addr devaddr;
52ea78f07bSHans Petter Selasky 	void *img_fw_data;
53ea78f07bSHans Petter Selasky 	size_t img_fw_data_len;
54ea78f07bSHans Petter Selasky };
55ea78f07bSHans Petter Selasky 
56*048ddb58SHans Petter Selasky struct mlx5_eeprom_get {
57*048ddb58SHans Petter Selasky 	struct mlx5_tool_addr devaddr;
58*048ddb58SHans Petter Selasky 	uint32_t *eeprom_info_buf;
59*048ddb58SHans Petter Selasky 	uint8_t eeprom_info_page_valid;
60*048ddb58SHans Petter Selasky 	size_t eeprom_info_out_len;
61*048ddb58SHans Petter Selasky };
62*048ddb58SHans Petter Selasky 
63e808190aSHans Petter Selasky #define	MLX5_FWDUMP_GET		_IOWR('m', 1, struct mlx5_fwdump_get)
64b255ca09SHans Petter Selasky #define	MLX5_FWDUMP_RESET	_IOW('m', 2, struct mlx5_tool_addr)
65b255ca09SHans Petter Selasky #define	MLX5_FWDUMP_FORCE	_IOW('m', 3, struct mlx5_tool_addr)
66ea78f07bSHans Petter Selasky #define	MLX5_FW_UPDATE		_IOW('m', 4, struct mlx5_fw_update)
67998c9a2bSHans Petter Selasky #define	MLX5_FW_RESET		_IOW('m', 5, struct mlx5_tool_addr)
68*048ddb58SHans Petter Selasky #define	MLX5_EEPROM_GET		_IOWR('m', 6, struct mlx5_eeprom_get)
69e808190aSHans Petter Selasky 
70e808190aSHans Petter Selasky #ifndef _KERNEL
71e808190aSHans Petter Selasky #define	MLX5_DEV_PATH	_PATH_DEV"mlx5ctl"
72e808190aSHans Petter Selasky #endif
73e808190aSHans Petter Selasky 
74e9dcd831SSlava Shwartsman enum mlx5_fpga_id {
75e9dcd831SSlava Shwartsman 	MLX5_FPGA_NEWTON = 0,
76e9dcd831SSlava Shwartsman 	MLX5_FPGA_EDISON = 1,
77e9dcd831SSlava Shwartsman 	MLX5_FPGA_MORSE = 2,
78b5f57512SSlava Shwartsman 	MLX5_FPGA_MORSEQ = 3,
79e9dcd831SSlava Shwartsman };
80e9dcd831SSlava Shwartsman 
81e9dcd831SSlava Shwartsman enum mlx5_fpga_image {
82e9dcd831SSlava Shwartsman 	MLX5_FPGA_IMAGE_USER = 0,
83e9dcd831SSlava Shwartsman 	MLX5_FPGA_IMAGE_FACTORY = 1,
84e9dcd831SSlava Shwartsman 	MLX5_FPGA_IMAGE_FACTORY_FAILOVER = 2,
85c322dbafSHans Petter Selasky 	MLX5_FPGA_IMAGE_RESET = 17,
86c322dbafSHans Petter Selasky 	MLX5_FPGA_IMAGE_RELOAD = 18,
87e9dcd831SSlava Shwartsman };
88e9dcd831SSlava Shwartsman 
89e9dcd831SSlava Shwartsman enum mlx5_fpga_status {
90e9dcd831SSlava Shwartsman 	MLX5_FPGA_STATUS_SUCCESS = 0,
91e9dcd831SSlava Shwartsman 	MLX5_FPGA_STATUS_FAILURE = 1,
92e9dcd831SSlava Shwartsman 	MLX5_FPGA_STATUS_IN_PROGRESS = 2,
93e9dcd831SSlava Shwartsman 	MLX5_FPGA_STATUS_DISCONNECTED = 3,
94e9dcd831SSlava Shwartsman };
95e9dcd831SSlava Shwartsman 
96e9dcd831SSlava Shwartsman struct mlx5_fpga_query {
97e9dcd831SSlava Shwartsman 	enum mlx5_fpga_image admin_image;
98e9dcd831SSlava Shwartsman 	enum mlx5_fpga_image oper_image;
99e9dcd831SSlava Shwartsman 	enum mlx5_fpga_status image_status;
100e9dcd831SSlava Shwartsman };
101e9dcd831SSlava Shwartsman 
102085b35bbSSlava Shwartsman enum mlx5_fpga_tee {
103085b35bbSSlava Shwartsman 	MLX5_FPGA_TEE_DISABLE = 0,
104085b35bbSSlava Shwartsman 	MLX5_FPGA_TEE_GENERATE_EVENT = 1,
105085b35bbSSlava Shwartsman 	MLX5_FPGA_TEE_GENERATE_SINGLE_EVENT = 2,
106085b35bbSSlava Shwartsman };
107085b35bbSSlava Shwartsman 
108d82f1c13SSlava Shwartsman enum mlx5_fpga_connect {
109d82f1c13SSlava Shwartsman 	MLX5_FPGA_CONNECT_QUERY = 0,
110d82f1c13SSlava Shwartsman 	MLX5_FPGA_CONNECT_DISCONNECT = 0x9,
111d82f1c13SSlava Shwartsman 	MLX5_FPGA_CONNECT_CONNECT = 0xA,
112d82f1c13SSlava Shwartsman };
113d82f1c13SSlava Shwartsman 
114e9dcd831SSlava Shwartsman /**
115e9dcd831SSlava Shwartsman  * enum mlx5_fpga_access_type - Enumerated the different methods possible for
116e9dcd831SSlava Shwartsman  * accessing the device memory address space
117e9dcd831SSlava Shwartsman  */
118e9dcd831SSlava Shwartsman enum mlx5_fpga_access_type {
119e9dcd831SSlava Shwartsman 	/** Use the slow CX-FPGA I2C bus*/
120e9dcd831SSlava Shwartsman 	MLX5_FPGA_ACCESS_TYPE_I2C = 0x0,
121e9dcd831SSlava Shwartsman 	/** Use the fast 'shell QP' */
122e9dcd831SSlava Shwartsman 	MLX5_FPGA_ACCESS_TYPE_RDMA,
123e9dcd831SSlava Shwartsman 	/** Use the fastest available method */
124e9dcd831SSlava Shwartsman 	MLX5_FPGA_ACCESS_TYPE_DONTCARE,
125e9dcd831SSlava Shwartsman 	MLX5_FPGA_ACCESS_TYPE_MAX = MLX5_FPGA_ACCESS_TYPE_DONTCARE,
126e9dcd831SSlava Shwartsman };
127e9dcd831SSlava Shwartsman 
128085b35bbSSlava Shwartsman #define MLX5_FPGA_INTERNAL_SENSORS_LOW 63
129085b35bbSSlava Shwartsman #define MLX5_FPGA_INTERNAL_SENSORS_HIGH 63
130085b35bbSSlava Shwartsman 
131085b35bbSSlava Shwartsman struct mlx5_fpga_temperature {
132085b35bbSSlava Shwartsman 	uint32_t temperature;
133085b35bbSSlava Shwartsman 	uint32_t index;
134085b35bbSSlava Shwartsman 	uint32_t tee;
135085b35bbSSlava Shwartsman 	uint32_t max_temperature;
136085b35bbSSlava Shwartsman 	uint32_t temperature_threshold_hi;
137085b35bbSSlava Shwartsman 	uint32_t temperature_threshold_lo;
138085b35bbSSlava Shwartsman 	uint32_t mte;
139085b35bbSSlava Shwartsman 	uint32_t mtr;
140085b35bbSSlava Shwartsman 	char sensor_name[16];
141085b35bbSSlava Shwartsman };
142085b35bbSSlava Shwartsman 
143d50c55f1SSlava Shwartsman #define	MLX5_FPGA_CAP_ARR_SZ 0x40
144d50c55f1SSlava Shwartsman 
145d50c55f1SSlava Shwartsman #define	MLX5_FPGA_ACCESS_TYPE	_IOWINT('m', 0x80)
146d50c55f1SSlava Shwartsman #define	MLX5_FPGA_LOAD		_IOWINT('m', 0x81)
147d50c55f1SSlava Shwartsman #define	MLX5_FPGA_RESET		_IO('m', 0x82)
148d50c55f1SSlava Shwartsman #define	MLX5_FPGA_IMAGE_SEL	_IOWINT('m', 0x83)
149d50c55f1SSlava Shwartsman #define	MLX5_FPGA_QUERY		_IOR('m', 0x84, struct mlx5_fpga_query)
1505fc3b4acSSean Bruno #define	MLX5_FPGA_CAP		_IOR('m', 0x85, uint32_t[MLX5_FPGA_CAP_ARR_SZ])
151085b35bbSSlava Shwartsman #define	MLX5_FPGA_TEMPERATURE	_IOWR('m', 0x86, struct mlx5_fpga_temperature)
152d82f1c13SSlava Shwartsman #define	MLX5_FPGA_CONNECT	_IOWR('m', 0x87, enum mlx5_fpga_connect)
153c322dbafSHans Petter Selasky #define	MLX5_FPGA_RELOAD	_IO('m', 0x88)
154d50c55f1SSlava Shwartsman 
155d50c55f1SSlava Shwartsman #define	MLX5_FPGA_TOOLS_NAME_SUFFIX	"_mlx5_fpga_tools"
156d50c55f1SSlava Shwartsman 
157e808190aSHans Petter Selasky #endif
158