1dc7e38acSHans Petter Selasky /*- 204f1690bSHans Petter Selasky * Copyright (c) 2013-2019, Mellanox Technologies, Ltd. All rights reserved. 3dc7e38acSHans Petter Selasky * 4dc7e38acSHans Petter Selasky * Redistribution and use in source and binary forms, with or without 5dc7e38acSHans Petter Selasky * modification, are permitted provided that the following conditions 6dc7e38acSHans Petter Selasky * are met: 7dc7e38acSHans Petter Selasky * 1. Redistributions of source code must retain the above copyright 8dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer. 9dc7e38acSHans Petter Selasky * 2. Redistributions in binary form must reproduce the above copyright 10dc7e38acSHans Petter Selasky * notice, this list of conditions and the following disclaimer in the 11dc7e38acSHans Petter Selasky * documentation and/or other materials provided with the distribution. 12dc7e38acSHans Petter Selasky * 13dc7e38acSHans Petter Selasky * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND 14dc7e38acSHans Petter Selasky * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 15dc7e38acSHans Petter Selasky * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 16dc7e38acSHans Petter Selasky * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE 17dc7e38acSHans Petter Selasky * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 18dc7e38acSHans Petter Selasky * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 19dc7e38acSHans Petter Selasky * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 20dc7e38acSHans Petter Selasky * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 21dc7e38acSHans Petter Selasky * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 22dc7e38acSHans Petter Selasky * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 23dc7e38acSHans Petter Selasky * SUCH DAMAGE. 24dc7e38acSHans Petter Selasky */ 25dc7e38acSHans Petter Selasky 26dc7e38acSHans Petter Selasky #ifndef MLX5_DEVICE_H 27dc7e38acSHans Petter Selasky #define MLX5_DEVICE_H 28dc7e38acSHans Petter Selasky 29dc7e38acSHans Petter Selasky #include <linux/types.h> 30dc7e38acSHans Petter Selasky #include <rdma/ib_verbs.h> 31dc7e38acSHans Petter Selasky #include <dev/mlx5/mlx5_ifc.h> 32dc7e38acSHans Petter Selasky 33dc7e38acSHans Petter Selasky #define FW_INIT_TIMEOUT_MILI 2000 34dc7e38acSHans Petter Selasky #define FW_INIT_WAIT_MS 2 3559efbf79SHans Petter Selasky #define FW_PRE_INIT_TIMEOUT_MILI 120000 3659efbf79SHans Petter Selasky #define FW_INIT_WARN_MESSAGE_INTERVAL 20000 37dc7e38acSHans Petter Selasky 38dc7e38acSHans Petter Selasky #if defined(__LITTLE_ENDIAN) 39dc7e38acSHans Petter Selasky #define MLX5_SET_HOST_ENDIANNESS 0 40dc7e38acSHans Petter Selasky #elif defined(__BIG_ENDIAN) 41dc7e38acSHans Petter Selasky #define MLX5_SET_HOST_ENDIANNESS 0x80 42dc7e38acSHans Petter Selasky #else 43dc7e38acSHans Petter Selasky #error Host endianness not defined 44dc7e38acSHans Petter Selasky #endif 45dc7e38acSHans Petter Selasky 46dc7e38acSHans Petter Selasky /* helper macros */ 47dc7e38acSHans Petter Selasky #define __mlx5_nullp(typ) ((struct mlx5_ifc_##typ##_bits *)0) 48dc7e38acSHans Petter Selasky #define __mlx5_bit_sz(typ, fld) sizeof(__mlx5_nullp(typ)->fld) 49dc7e38acSHans Petter Selasky #define __mlx5_bit_off(typ, fld) __offsetof(struct mlx5_ifc_##typ##_bits, fld) 50ed0cee0bSHans Petter Selasky #define __mlx5_16_off(typ, fld) (__mlx5_bit_off(typ, fld) / 16) 51dc7e38acSHans Petter Selasky #define __mlx5_dw_off(typ, fld) (__mlx5_bit_off(typ, fld) / 32) 52dc7e38acSHans Petter Selasky #define __mlx5_64_off(typ, fld) (__mlx5_bit_off(typ, fld) / 64) 53ed0cee0bSHans Petter Selasky #define __mlx5_16_bit_off(typ, fld) (16 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0xf)) 54dc7e38acSHans Petter Selasky #define __mlx5_dw_bit_off(typ, fld) (32 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0x1f)) 55dc7e38acSHans Petter Selasky #define __mlx5_mask(typ, fld) ((u32)((1ull << __mlx5_bit_sz(typ, fld)) - 1)) 56dc7e38acSHans Petter Selasky #define __mlx5_dw_mask(typ, fld) (__mlx5_mask(typ, fld) << __mlx5_dw_bit_off(typ, fld)) 57ed0cee0bSHans Petter Selasky #define __mlx5_mask16(typ, fld) ((u16)((1ull << __mlx5_bit_sz(typ, fld)) - 1)) 58ed0cee0bSHans Petter Selasky #define __mlx5_16_mask(typ, fld) (__mlx5_mask16(typ, fld) << __mlx5_16_bit_off(typ, fld)) 59dc7e38acSHans Petter Selasky #define __mlx5_st_sz_bits(typ) sizeof(struct mlx5_ifc_##typ##_bits) 60dc7e38acSHans Petter Selasky 61dc7e38acSHans Petter Selasky #define MLX5_FLD_SZ_BYTES(typ, fld) (__mlx5_bit_sz(typ, fld) / 8) 62dc7e38acSHans Petter Selasky #define MLX5_ST_SZ_BYTES(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 8) 63dc7e38acSHans Petter Selasky #define MLX5_ST_SZ_DW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 32) 64cb4e4a6eSHans Petter Selasky #define MLX5_ST_SZ_QW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 64) 65dc7e38acSHans Petter Selasky #define MLX5_UN_SZ_BYTES(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 8) 66dc7e38acSHans Petter Selasky #define MLX5_UN_SZ_DW(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 32) 67dc7e38acSHans Petter Selasky #define MLX5_BYTE_OFF(typ, fld) (__mlx5_bit_off(typ, fld) / 8) 68dc7e38acSHans Petter Selasky #define MLX5_ADDR_OF(typ, p, fld) ((char *)(p) + MLX5_BYTE_OFF(typ, fld)) 69dc7e38acSHans Petter Selasky 70dc7e38acSHans Petter Selasky /* insert a value to a struct */ 71dc7e38acSHans Petter Selasky #define MLX5_SET(typ, p, fld, v) do { \ 72dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \ 73dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) > 32); \ 74dc7e38acSHans Petter Selasky *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \ 75dc7e38acSHans Petter Selasky cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \ 76dc7e38acSHans Petter Selasky (~__mlx5_dw_mask(typ, fld))) | (((v) & __mlx5_mask(typ, fld)) \ 77dc7e38acSHans Petter Selasky << __mlx5_dw_bit_off(typ, fld))); \ 78dc7e38acSHans Petter Selasky } while (0) 79dc7e38acSHans Petter Selasky 80dc7e38acSHans Petter Selasky #define MLX5_SET_TO_ONES(typ, p, fld) do { \ 81dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \ 82dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) > 32); \ 83dc7e38acSHans Petter Selasky *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \ 84dc7e38acSHans Petter Selasky cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \ 85dc7e38acSHans Petter Selasky (~__mlx5_dw_mask(typ, fld))) | ((__mlx5_mask(typ, fld)) \ 86dc7e38acSHans Petter Selasky << __mlx5_dw_bit_off(typ, fld))); \ 87dc7e38acSHans Petter Selasky } while (0) 88dc7e38acSHans Petter Selasky 89dc7e38acSHans Petter Selasky #define MLX5_GET(typ, p, fld) ((be32_to_cpu(*((__be32 *)(p) +\ 90dc7e38acSHans Petter Selasky __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \ 91dc7e38acSHans Petter Selasky __mlx5_mask(typ, fld)) 92dc7e38acSHans Petter Selasky 93dc7e38acSHans Petter Selasky #define MLX5_GET_PR(typ, p, fld) ({ \ 94dc7e38acSHans Petter Selasky u32 ___t = MLX5_GET(typ, p, fld); \ 95dc7e38acSHans Petter Selasky pr_debug(#fld " = 0x%x\n", ___t); \ 96dc7e38acSHans Petter Selasky ___t; \ 97dc7e38acSHans Petter Selasky }) 98dc7e38acSHans Petter Selasky 99788333d9SHans Petter Selasky #define __MLX5_SET64(typ, p, fld, v) do { \ 100dc7e38acSHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) != 64); \ 101dc7e38acSHans Petter Selasky *((__be64 *)(p) + __mlx5_64_off(typ, fld)) = cpu_to_be64(v); \ 102dc7e38acSHans Petter Selasky } while (0) 103dc7e38acSHans Petter Selasky 104788333d9SHans Petter Selasky #define MLX5_SET64(typ, p, fld, v) do { \ 105788333d9SHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \ 106788333d9SHans Petter Selasky __MLX5_SET64(typ, p, fld, v); \ 107788333d9SHans Petter Selasky } while (0) 108788333d9SHans Petter Selasky 109788333d9SHans Petter Selasky #define MLX5_ARRAY_SET64(typ, p, fld, idx, v) do { \ 110788333d9SHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \ 111788333d9SHans Petter Selasky __MLX5_SET64(typ, p, fld[idx], v); \ 112788333d9SHans Petter Selasky } while (0) 113788333d9SHans Petter Selasky 114dc7e38acSHans Petter Selasky #define MLX5_GET64(typ, p, fld) be64_to_cpu(*((__be64 *)(p) + __mlx5_64_off(typ, fld))) 115dc7e38acSHans Petter Selasky 116ed0cee0bSHans Petter Selasky #define MLX5_GET16(typ, p, fld) ((be16_to_cpu(*((__be16 *)(p) +\ 117ed0cee0bSHans Petter Selasky __mlx5_16_off(typ, fld))) >> __mlx5_16_bit_off(typ, fld)) & \ 118ed0cee0bSHans Petter Selasky __mlx5_mask16(typ, fld)) 119ed0cee0bSHans Petter Selasky 120ed0cee0bSHans Petter Selasky #define MLX5_SET16(typ, p, fld, v) do { \ 121ed0cee0bSHans Petter Selasky u16 _v = v; \ 122ed0cee0bSHans Petter Selasky BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 16); \ 123ed0cee0bSHans Petter Selasky *((__be16 *)(p) + __mlx5_16_off(typ, fld)) = \ 124ed0cee0bSHans Petter Selasky cpu_to_be16((be16_to_cpu(*((__be16 *)(p) + __mlx5_16_off(typ, fld))) & \ 125ed0cee0bSHans Petter Selasky (~__mlx5_16_mask(typ, fld))) | (((_v) & __mlx5_mask16(typ, fld)) \ 126ed0cee0bSHans Petter Selasky << __mlx5_16_bit_off(typ, fld))); \ 127ed0cee0bSHans Petter Selasky } while (0) 128ed0cee0bSHans Petter Selasky 1294b109912SHans Petter Selasky #define MLX5_GET64_BE(typ, p, fld) (*((__be64 *)(p) +\ 1304b109912SHans Petter Selasky __mlx5_64_off(typ, fld))) 1314b109912SHans Petter Selasky 1324b109912SHans Petter Selasky #define MLX5_GET_BE(type_t, typ, p, fld) ({ \ 1334b109912SHans Petter Selasky type_t tmp; \ 1344b109912SHans Petter Selasky switch (sizeof(tmp)) { \ 1354b109912SHans Petter Selasky case sizeof(u8): \ 1364b109912SHans Petter Selasky tmp = (__force type_t)MLX5_GET(typ, p, fld); \ 1374b109912SHans Petter Selasky break; \ 1384b109912SHans Petter Selasky case sizeof(u16): \ 1394b109912SHans Petter Selasky tmp = (__force type_t)cpu_to_be16(MLX5_GET(typ, p, fld)); \ 1404b109912SHans Petter Selasky break; \ 1414b109912SHans Petter Selasky case sizeof(u32): \ 1424b109912SHans Petter Selasky tmp = (__force type_t)cpu_to_be32(MLX5_GET(typ, p, fld)); \ 1434b109912SHans Petter Selasky break; \ 1444b109912SHans Petter Selasky case sizeof(u64): \ 1454b109912SHans Petter Selasky tmp = (__force type_t)MLX5_GET64_BE(typ, p, fld); \ 1464b109912SHans Petter Selasky break; \ 1474b109912SHans Petter Selasky } \ 1484b109912SHans Petter Selasky tmp; \ 1494b109912SHans Petter Selasky }) 1504b109912SHans Petter Selasky 151*e23731dbSKonstantin Belousov #define MLX5_RDMA_RX_NUM_COUNTERS_PRIOS 2 152*e23731dbSKonstantin Belousov #define MLX5_RDMA_TX_NUM_COUNTERS_PRIOS 1 153*e23731dbSKonstantin Belousov #define MLX5_BY_PASS_NUM_REGULAR_PRIOS 16 154*e23731dbSKonstantin Belousov #define MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS 16 1554b109912SHans Petter Selasky #define MLX5_BY_PASS_NUM_MULTICAST_PRIOS 1 1564b109912SHans Petter Selasky #define MLX5_BY_PASS_NUM_PRIOS (MLX5_BY_PASS_NUM_REGULAR_PRIOS +\ 1574b109912SHans Petter Selasky MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS +\ 1584b109912SHans Petter Selasky MLX5_BY_PASS_NUM_MULTICAST_PRIOS) 1594b109912SHans Petter Selasky 1604b95c665SHans Petter Selasky /* insert a value to a struct */ 1614b95c665SHans Petter Selasky #define MLX5_VSC_SET(typ, p, fld, v) do { \ 1624b95c665SHans Petter Selasky BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \ 1634b95c665SHans Petter Selasky BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) > 32); \ 1644b95c665SHans Petter Selasky *((__le32 *)(p) + __mlx5_dw_off(typ, fld)) = \ 1654b95c665SHans Petter Selasky cpu_to_le32((le32_to_cpu(*((__le32 *)(p) + __mlx5_dw_off(typ, fld))) & \ 1664b95c665SHans Petter Selasky (~__mlx5_dw_mask(typ, fld))) | (((v) & __mlx5_mask(typ, fld)) \ 1674b95c665SHans Petter Selasky << __mlx5_dw_bit_off(typ, fld))); \ 1684b95c665SHans Petter Selasky } while (0) 1694b95c665SHans Petter Selasky 1704b95c665SHans Petter Selasky #define MLX5_VSC_GET(typ, p, fld) ((le32_to_cpu(*((__le32 *)(p) +\ 1714b95c665SHans Petter Selasky __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \ 1724b95c665SHans Petter Selasky __mlx5_mask(typ, fld)) 1734b95c665SHans Petter Selasky 1744b95c665SHans Petter Selasky #define MLX5_VSC_GET_PR(typ, p, fld) ({ \ 1754b95c665SHans Petter Selasky u32 ___t = MLX5_VSC_GET(typ, p, fld); \ 1764b95c665SHans Petter Selasky pr_debug(#fld " = 0x%x\n", ___t); \ 1774b95c665SHans Petter Selasky ___t; \ 1784b95c665SHans Petter Selasky }) 1794b95c665SHans Petter Selasky 180dc7e38acSHans Petter Selasky enum { 181dc7e38acSHans Petter Selasky MLX5_MAX_COMMANDS = 32, 182dc7e38acSHans Petter Selasky MLX5_CMD_DATA_BLOCK_SIZE = 512, 1831c807f67SHans Petter Selasky MLX5_CMD_MBOX_SIZE = 1024, 184dc7e38acSHans Petter Selasky MLX5_PCI_CMD_XPORT = 7, 185dc7e38acSHans Petter Selasky MLX5_MKEY_BSF_OCTO_SIZE = 4, 186dc7e38acSHans Petter Selasky MLX5_MAX_PSVS = 4, 187dc7e38acSHans Petter Selasky }; 188dc7e38acSHans Petter Selasky 189dc7e38acSHans Petter Selasky enum { 190dc7e38acSHans Petter Selasky MLX5_EXTENDED_UD_AV = 0x80000000, 191dc7e38acSHans Petter Selasky }; 192dc7e38acSHans Petter Selasky 193dc7e38acSHans Petter Selasky enum { 194cb4e4a6eSHans Petter Selasky MLX5_CQ_FLAGS_OI = 2, 195cb4e4a6eSHans Petter Selasky }; 196cb4e4a6eSHans Petter Selasky 197cb4e4a6eSHans Petter Selasky enum { 198dc7e38acSHans Petter Selasky MLX5_STAT_RATE_OFFSET = 5, 199dc7e38acSHans Petter Selasky }; 200dc7e38acSHans Petter Selasky 201dc7e38acSHans Petter Selasky enum { 202dc7e38acSHans Petter Selasky MLX5_INLINE_SEG = 0x80000000, 203dc7e38acSHans Petter Selasky }; 204dc7e38acSHans Petter Selasky 205dc7e38acSHans Petter Selasky enum { 206dc7e38acSHans Petter Selasky MLX5_HW_START_PADDING = MLX5_INLINE_SEG, 207dc7e38acSHans Petter Selasky }; 208dc7e38acSHans Petter Selasky 209dc7e38acSHans Petter Selasky enum { 210dc7e38acSHans Petter Selasky MLX5_MIN_PKEY_TABLE_SIZE = 128, 211dc7e38acSHans Petter Selasky MLX5_MAX_LOG_PKEY_TABLE = 5, 212dc7e38acSHans Petter Selasky }; 213dc7e38acSHans Petter Selasky 214dc7e38acSHans Petter Selasky enum { 21502ca39cfSEitan Adler MLX5_MKEY_INBOX_PG_ACCESS = 1U << 31 216cb4e4a6eSHans Petter Selasky }; 217cb4e4a6eSHans Petter Selasky 218cb4e4a6eSHans Petter Selasky enum { 219dc7e38acSHans Petter Selasky MLX5_PERM_LOCAL_READ = 1 << 2, 220dc7e38acSHans Petter Selasky MLX5_PERM_LOCAL_WRITE = 1 << 3, 221dc7e38acSHans Petter Selasky MLX5_PERM_REMOTE_READ = 1 << 4, 222dc7e38acSHans Petter Selasky MLX5_PERM_REMOTE_WRITE = 1 << 5, 223dc7e38acSHans Petter Selasky MLX5_PERM_ATOMIC = 1 << 6, 224dc7e38acSHans Petter Selasky MLX5_PERM_UMR_EN = 1 << 7, 225dc7e38acSHans Petter Selasky }; 226dc7e38acSHans Petter Selasky 227dc7e38acSHans Petter Selasky enum { 228dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_SMALL_FENCE = 1 << 0, 229dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_RELAXED_ORDERING = 1 << 2, 230dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_NO_SNOOP = 1 << 3, 231dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_TLP_PROCE_EN = 1 << 6, 232dc7e38acSHans Petter Selasky MLX5_PCIE_CTRL_TPH_MASK = 3 << 4, 233dc7e38acSHans Petter Selasky }; 234dc7e38acSHans Petter Selasky 235dc7e38acSHans Petter Selasky enum { 236dc7e38acSHans Petter Selasky MLX5_MKEY_REMOTE_INVAL = 1 << 24, 237dc7e38acSHans Petter Selasky MLX5_MKEY_FLAG_SYNC_UMR = 1 << 29, 238dc7e38acSHans Petter Selasky MLX5_MKEY_BSF_EN = 1 << 30, 23902ca39cfSEitan Adler MLX5_MKEY_LEN64 = 1U << 31, 240dc7e38acSHans Petter Selasky }; 241dc7e38acSHans Petter Selasky 242dc7e38acSHans Petter Selasky enum { 243dc7e38acSHans Petter Selasky MLX5_EN_RD = (u64)1, 244dc7e38acSHans Petter Selasky MLX5_EN_WR = (u64)2 245dc7e38acSHans Petter Selasky }; 246dc7e38acSHans Petter Selasky 247dc7e38acSHans Petter Selasky enum { 248f8f5b459SHans Petter Selasky MLX5_ADAPTER_PAGE_SHIFT = 12, 249f8f5b459SHans Petter Selasky MLX5_ADAPTER_PAGE_SIZE = 1 << MLX5_ADAPTER_PAGE_SHIFT, 250f8f5b459SHans Petter Selasky }; 251f8f5b459SHans Petter Selasky 252f8f5b459SHans Petter Selasky enum { 253f8f5b459SHans Petter Selasky MLX5_BFREGS_PER_UAR = 4, 254f8f5b459SHans Petter Selasky MLX5_MAX_UARS = 1 << 8, 255f8f5b459SHans Petter Selasky MLX5_NON_FP_BFREGS_PER_UAR = 2, 256f8f5b459SHans Petter Selasky MLX5_FP_BFREGS_PER_UAR = MLX5_BFREGS_PER_UAR - 257f8f5b459SHans Petter Selasky MLX5_NON_FP_BFREGS_PER_UAR, 258f8f5b459SHans Petter Selasky MLX5_MAX_BFREGS = MLX5_MAX_UARS * 259f8f5b459SHans Petter Selasky MLX5_NON_FP_BFREGS_PER_UAR, 260f8f5b459SHans Petter Selasky MLX5_UARS_IN_PAGE = PAGE_SIZE / MLX5_ADAPTER_PAGE_SIZE, 261f8f5b459SHans Petter Selasky MLX5_NON_FP_BFREGS_IN_PAGE = MLX5_NON_FP_BFREGS_PER_UAR * MLX5_UARS_IN_PAGE, 262f8f5b459SHans Petter Selasky MLX5_MIN_DYN_BFREGS = 512, 263f8f5b459SHans Petter Selasky MLX5_MAX_DYN_BFREGS = 1024, 264dc7e38acSHans Petter Selasky }; 265dc7e38acSHans Petter Selasky 266dc7e38acSHans Petter Selasky enum { 267dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_LEN = 1ull << 0, 268dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_PAGE_SIZE = 1ull << 1, 269dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_START_ADDR = 1ull << 6, 270dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_PD = 1ull << 7, 271dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_EN_RINVAL = 1ull << 8, 272dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_EN_SIGERR = 1ull << 9, 273dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_BSF_EN = 1ull << 12, 274dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_KEY = 1ull << 13, 275dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_QPN = 1ull << 14, 276dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_LR = 1ull << 17, 277dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_LW = 1ull << 18, 278dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_RR = 1ull << 19, 279dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_RW = 1ull << 20, 280dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_A = 1ull << 21, 281dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_SMALL_FENCE = 1ull << 23, 282dc7e38acSHans Petter Selasky MLX5_MKEY_MASK_FREE = 1ull << 29, 283dc7e38acSHans Petter Selasky }; 284dc7e38acSHans Petter Selasky 285dc7e38acSHans Petter Selasky enum { 286cb4e4a6eSHans Petter Selasky MLX5_UMR_TRANSLATION_OFFSET_EN = (1 << 4), 287cb4e4a6eSHans Petter Selasky 288cb4e4a6eSHans Petter Selasky MLX5_UMR_CHECK_NOT_FREE = (1 << 5), 289cb4e4a6eSHans Petter Selasky MLX5_UMR_CHECK_FREE = (2 << 5), 290cb4e4a6eSHans Petter Selasky 291cb4e4a6eSHans Petter Selasky MLX5_UMR_INLINE = (1 << 7), 292cb4e4a6eSHans Petter Selasky }; 293cb4e4a6eSHans Petter Selasky 294cb4e4a6eSHans Petter Selasky #define MLX5_UMR_MTT_ALIGNMENT 0x40 295cb4e4a6eSHans Petter Selasky #define MLX5_UMR_MTT_MASK (MLX5_UMR_MTT_ALIGNMENT - 1) 296cb4e4a6eSHans Petter Selasky #define MLX5_UMR_MTT_MIN_CHUNK_SIZE MLX5_UMR_MTT_ALIGNMENT 297cb4e4a6eSHans Petter Selasky 298cb4e4a6eSHans Petter Selasky enum { 299cb4e4a6eSHans Petter Selasky MLX5_EVENT_QUEUE_TYPE_QP = 0, 300cb4e4a6eSHans Petter Selasky MLX5_EVENT_QUEUE_TYPE_RQ = 1, 301cb4e4a6eSHans Petter Selasky MLX5_EVENT_QUEUE_TYPE_SQ = 2, 302b633e08cSHans Petter Selasky MLX5_EVENT_QUEUE_TYPE_DCT = 6, 303cb4e4a6eSHans Petter Selasky }; 304cb4e4a6eSHans Petter Selasky 305cb4e4a6eSHans Petter Selasky enum { 306dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_DOWN = 1, 307dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_ACTIVE = 4, 308dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED = 5, 309dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_LID = 6, 310dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_PKEY = 7, 311dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_GUID = 8, 312dc7e38acSHans Petter Selasky MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG = 9, 313dc7e38acSHans Petter Selasky }; 314dc7e38acSHans Petter Selasky 315dc7e38acSHans Petter Selasky enum { 316cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_ERROR_STATE_DCBX = 1, 317cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_REMOTE_CONFIG_CHANGE, 318cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_LOCAL_OPER_CHANGE, 319cb4e4a6eSHans Petter Selasky MLX5_DCBX_EVENT_SUBTYPE_REMOTE_CONFIG_APP_PRIORITY_CHANGE, 320cb4e4a6eSHans Petter Selasky MLX5_MAX_INLINE_RECEIVE_SIZE = 64 321cb4e4a6eSHans Petter Selasky }; 322cb4e4a6eSHans Petter Selasky 323cb4e4a6eSHans Petter Selasky enum { 324dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_XRC = 1LL << 3, 325dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8, 326dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9, 327dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_APM = 1LL << 17, 328dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_SCQE_BRK_MOD = 1LL << 21, 329dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_BLOCK_MCAST = 1LL << 23, 330dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_CQ_MODER = 1LL << 29, 331dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_RESIZE_CQ = 1LL << 30, 332cb4e4a6eSHans Petter Selasky MLX5_DEV_CAP_FLAG_ATOMIC = 1LL << 33, 333dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_ROCE = 1LL << 34, 334dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_DCT = 1LL << 37, 335dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_SIG_HAND_OVER = 1LL << 40, 336dc7e38acSHans Petter Selasky MLX5_DEV_CAP_FLAG_CMDIF_CSUM = 3LL << 46, 337cb4e4a6eSHans Petter Selasky MLX5_DEV_CAP_FLAG_DRAIN_SIGERR = 1LL << 48, 338dc7e38acSHans Petter Selasky }; 339dc7e38acSHans Petter Selasky 340dc7e38acSHans Petter Selasky enum { 341dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1 = 0, 342dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1_5 = 1, 343dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_2 = 2, 344dc7e38acSHans Petter Selasky }; 345dc7e38acSHans Petter Selasky 346dc7e38acSHans Petter Selasky enum { 347dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1_CAP = 1 << MLX5_ROCE_VERSION_1, 348dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_1_5_CAP = 1 << MLX5_ROCE_VERSION_1_5, 349dc7e38acSHans Petter Selasky MLX5_ROCE_VERSION_2_CAP = 1 << MLX5_ROCE_VERSION_2, 350dc7e38acSHans Petter Selasky }; 351dc7e38acSHans Petter Selasky 352dc7e38acSHans Petter Selasky enum { 353dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV4 = 0, 354dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV6 = 1, 355dc7e38acSHans Petter Selasky }; 356dc7e38acSHans Petter Selasky 357dc7e38acSHans Petter Selasky enum { 358dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV4_CAP = 1 << 1, 359dc7e38acSHans Petter Selasky MLX5_ROCE_L3_TYPE_IPV6_CAP = 1 << 2, 360dc7e38acSHans Petter Selasky }; 361dc7e38acSHans Petter Selasky 362dc7e38acSHans Petter Selasky enum { 363dc7e38acSHans Petter Selasky MLX5_OPCODE_NOP = 0x00, 364dc7e38acSHans Petter Selasky MLX5_OPCODE_SEND_INVAL = 0x01, 365dc7e38acSHans Petter Selasky MLX5_OPCODE_RDMA_WRITE = 0x08, 366dc7e38acSHans Petter Selasky MLX5_OPCODE_RDMA_WRITE_IMM = 0x09, 367dc7e38acSHans Petter Selasky MLX5_OPCODE_SEND = 0x0a, 368dc7e38acSHans Petter Selasky MLX5_OPCODE_SEND_IMM = 0x0b, 369dc7e38acSHans Petter Selasky MLX5_OPCODE_LSO = 0x0e, 370dc7e38acSHans Petter Selasky MLX5_OPCODE_RDMA_READ = 0x10, 371dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_CS = 0x11, 372dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_FA = 0x12, 373dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_MASKED_CS = 0x14, 374dc7e38acSHans Petter Selasky MLX5_OPCODE_ATOMIC_MASKED_FA = 0x15, 375dc7e38acSHans Petter Selasky MLX5_OPCODE_BIND_MW = 0x18, 376dc7e38acSHans Petter Selasky MLX5_OPCODE_CONFIG_CMD = 0x1f, 3777272f9cdSHans Petter Selasky MLX5_OPCODE_DUMP = 0x23, 378dc7e38acSHans Petter Selasky 379dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_RDMA_WRITE_IMM = 0x00, 380dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_SEND = 0x01, 381dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_SEND_IMM = 0x02, 382dc7e38acSHans Petter Selasky MLX5_RECV_OPCODE_SEND_INVAL = 0x03, 383dc7e38acSHans Petter Selasky 384dc7e38acSHans Petter Selasky MLX5_CQE_OPCODE_ERROR = 0x1e, 385dc7e38acSHans Petter Selasky MLX5_CQE_OPCODE_RESIZE = 0x16, 386dc7e38acSHans Petter Selasky 387dc7e38acSHans Petter Selasky MLX5_OPCODE_SET_PSV = 0x20, 388dc7e38acSHans Petter Selasky MLX5_OPCODE_GET_PSV = 0x21, 389dc7e38acSHans Petter Selasky MLX5_OPCODE_CHECK_PSV = 0x22, 390dc7e38acSHans Petter Selasky MLX5_OPCODE_RGET_PSV = 0x26, 391dc7e38acSHans Petter Selasky MLX5_OPCODE_RCHECK_PSV = 0x27, 392dc7e38acSHans Petter Selasky 393dc7e38acSHans Petter Selasky MLX5_OPCODE_UMR = 0x25, 394266c81aaSHans Petter Selasky MLX5_OPCODE_QOS_REMAP = 0x2a, 395dc7e38acSHans Petter Selasky 396*e23731dbSKonstantin Belousov MLX5_OPCODE_ACCESS_ASO = 0x2d, 397*e23731dbSKonstantin Belousov 398cb4e4a6eSHans Petter Selasky MLX5_OPCODE_SIGNATURE_CANCELED = (1 << 15), 399dc7e38acSHans Petter Selasky }; 400dc7e38acSHans Petter Selasky 401dc7e38acSHans Petter Selasky enum { 40204f1690bSHans Petter Selasky MLX5_OPCODE_MOD_UMR_UMR = 0x0, 40304f1690bSHans Petter Selasky MLX5_OPCODE_MOD_UMR_TLS_TIS_STATIC_PARAMS = 0x1, 40404f1690bSHans Petter Selasky MLX5_OPCODE_MOD_UMR_TLS_TIR_STATIC_PARAMS = 0x2, 40504f1690bSHans Petter Selasky }; 40604f1690bSHans Petter Selasky 40704f1690bSHans Petter Selasky enum { 40804f1690bSHans Petter Selasky MLX5_OPCODE_MOD_PSV_PSV = 0x0, 40904f1690bSHans Petter Selasky MLX5_OPCODE_MOD_PSV_TLS_TIS_PROGRESS_PARAMS = 0x1, 41004f1690bSHans Petter Selasky MLX5_OPCODE_MOD_PSV_TLS_TIR_PROGRESS_PARAMS = 0x2, 41104f1690bSHans Petter Selasky }; 41204f1690bSHans Petter Selasky 41384d7b8e7SHans Petter Selasky struct mlx5_wqe_tls_static_params_seg { 41484d7b8e7SHans Petter Selasky u8 ctx[MLX5_ST_SZ_BYTES(tls_static_params)]; 41584d7b8e7SHans Petter Selasky }; 41684d7b8e7SHans Petter Selasky 41784d7b8e7SHans Petter Selasky struct mlx5_wqe_tls_progress_params_seg { 41884d7b8e7SHans Petter Selasky u8 ctx[MLX5_ST_SZ_BYTES(tls_progress_params)]; 41984d7b8e7SHans Petter Selasky } __aligned(64); 42084d7b8e7SHans Petter Selasky 42104f1690bSHans Petter Selasky enum { 422dc7e38acSHans Petter Selasky MLX5_SET_PORT_RESET_QKEY = 0, 423dc7e38acSHans Petter Selasky MLX5_SET_PORT_GUID0 = 16, 424dc7e38acSHans Petter Selasky MLX5_SET_PORT_NODE_GUID = 17, 425dc7e38acSHans Petter Selasky MLX5_SET_PORT_SYS_GUID = 18, 426dc7e38acSHans Petter Selasky MLX5_SET_PORT_GID_TABLE = 19, 427dc7e38acSHans Petter Selasky MLX5_SET_PORT_PKEY_TABLE = 20, 428dc7e38acSHans Petter Selasky }; 429dc7e38acSHans Petter Selasky 430dc7e38acSHans Petter Selasky enum { 431dc7e38acSHans Petter Selasky MLX5_MAX_PAGE_SHIFT = 31 432dc7e38acSHans Petter Selasky }; 433dc7e38acSHans Petter Selasky 434dc7e38acSHans Petter Selasky enum { 435dc7e38acSHans Petter Selasky MLX5_CAP_OFF_CMDIF_CSUM = 46, 436dc7e38acSHans Petter Selasky }; 437dc7e38acSHans Petter Selasky 4384b109912SHans Petter Selasky enum { 4394b109912SHans Petter Selasky /* 4404b109912SHans Petter Selasky * Max wqe size for rdma read is 512 bytes, so this 4414b109912SHans Petter Selasky * limits our max_sge_rd as the wqe needs to fit: 4424b109912SHans Petter Selasky * - ctrl segment (16 bytes) 4434b109912SHans Petter Selasky * - rdma segment (16 bytes) 4444b109912SHans Petter Selasky * - scatter elements (16 bytes each) 4454b109912SHans Petter Selasky */ 4464b109912SHans Petter Selasky MLX5_MAX_SGE_RD = (512 - 16 - 16) / 16 4474b109912SHans Petter Selasky }; 4484b109912SHans Petter Selasky 449dc7e38acSHans Petter Selasky struct mlx5_cmd_layout { 450dc7e38acSHans Petter Selasky u8 type; 451dc7e38acSHans Petter Selasky u8 rsvd0[3]; 452dc7e38acSHans Petter Selasky __be32 inlen; 453dc7e38acSHans Petter Selasky __be64 in_ptr; 454dc7e38acSHans Petter Selasky __be32 in[4]; 455dc7e38acSHans Petter Selasky __be32 out[4]; 456dc7e38acSHans Petter Selasky __be64 out_ptr; 457dc7e38acSHans Petter Selasky __be32 outlen; 458dc7e38acSHans Petter Selasky u8 token; 459dc7e38acSHans Petter Selasky u8 sig; 460dc7e38acSHans Petter Selasky u8 rsvd1; 461dc7e38acSHans Petter Selasky u8 status_own; 462dc7e38acSHans Petter Selasky }; 463dc7e38acSHans Petter Selasky 464fe242ba7SHans Petter Selasky enum mlx5_fatal_assert_bit_offsets { 465fe242ba7SHans Petter Selasky MLX5_RFR_OFFSET = 31, 466fe242ba7SHans Petter Selasky }; 467fe242ba7SHans Petter Selasky 468dc7e38acSHans Petter Selasky struct mlx5_health_buffer { 469dc7e38acSHans Petter Selasky __be32 assert_var[5]; 470dc7e38acSHans Petter Selasky __be32 rsvd0[3]; 471dc7e38acSHans Petter Selasky __be32 assert_exit_ptr; 472dc7e38acSHans Petter Selasky __be32 assert_callra; 473dc7e38acSHans Petter Selasky __be32 rsvd1[2]; 474dc7e38acSHans Petter Selasky __be32 fw_ver; 475dc7e38acSHans Petter Selasky __be32 hw_id; 476fe242ba7SHans Petter Selasky __be32 rfr; 477dc7e38acSHans Petter Selasky u8 irisc_index; 478dc7e38acSHans Petter Selasky u8 synd; 479a2485fe5SHans Petter Selasky __be16 ext_synd; 480dc7e38acSHans Petter Selasky }; 481dc7e38acSHans Petter Selasky 482fe242ba7SHans Petter Selasky enum mlx5_initializing_bit_offsets { 483fe242ba7SHans Petter Selasky MLX5_FW_RESET_SUPPORTED_OFFSET = 30, 484fe242ba7SHans Petter Selasky }; 485fe242ba7SHans Petter Selasky 486fe242ba7SHans Petter Selasky enum mlx5_cmd_addr_l_sz_offset { 487fe242ba7SHans Petter Selasky MLX5_NIC_IFC_OFFSET = 8, 488fe242ba7SHans Petter Selasky }; 489fe242ba7SHans Petter Selasky 490dc7e38acSHans Petter Selasky struct mlx5_init_seg { 491dc7e38acSHans Petter Selasky __be32 fw_rev; 492dc7e38acSHans Petter Selasky __be32 cmdif_rev_fw_sub; 493dc7e38acSHans Petter Selasky __be32 rsvd0[2]; 494dc7e38acSHans Petter Selasky __be32 cmdq_addr_h; 495dc7e38acSHans Petter Selasky __be32 cmdq_addr_l_sz; 496dc7e38acSHans Petter Selasky __be32 cmd_dbell; 497dc7e38acSHans Petter Selasky __be32 rsvd1[120]; 498dc7e38acSHans Petter Selasky __be32 initializing; 499dc7e38acSHans Petter Selasky struct mlx5_health_buffer health; 500cb4e4a6eSHans Petter Selasky __be32 rsvd2[880]; 501cb4e4a6eSHans Petter Selasky __be32 internal_timer_h; 502cb4e4a6eSHans Petter Selasky __be32 internal_timer_l; 503cb4e4a6eSHans Petter Selasky __be32 rsvd3[2]; 504dc7e38acSHans Petter Selasky __be32 health_counter; 505cb4e4a6eSHans Petter Selasky __be32 rsvd4[1019]; 506dc7e38acSHans Petter Selasky __be64 ieee1588_clk; 507dc7e38acSHans Petter Selasky __be32 ieee1588_clk_type; 508dc7e38acSHans Petter Selasky __be32 clr_intx; 509dc7e38acSHans Petter Selasky }; 510dc7e38acSHans Petter Selasky 511dc7e38acSHans Petter Selasky struct mlx5_eqe_comp { 512dc7e38acSHans Petter Selasky __be32 reserved[6]; 513dc7e38acSHans Petter Selasky __be32 cqn; 514dc7e38acSHans Petter Selasky }; 515dc7e38acSHans Petter Selasky 516dc7e38acSHans Petter Selasky struct mlx5_eqe_qp_srq { 517b633e08cSHans Petter Selasky __be32 reserved1[5]; 518b633e08cSHans Petter Selasky u8 type; 519b633e08cSHans Petter Selasky u8 reserved2[3]; 520dc7e38acSHans Petter Selasky __be32 qp_srq_n; 521dc7e38acSHans Petter Selasky }; 522dc7e38acSHans Petter Selasky 523dc7e38acSHans Petter Selasky struct mlx5_eqe_cq_err { 524dc7e38acSHans Petter Selasky __be32 cqn; 525dc7e38acSHans Petter Selasky u8 reserved1[7]; 526dc7e38acSHans Petter Selasky u8 syndrome; 527dc7e38acSHans Petter Selasky }; 528dc7e38acSHans Petter Selasky 529b633e08cSHans Petter Selasky struct mlx5_eqe_xrq_err { 530b633e08cSHans Petter Selasky __be32 reserved1[5]; 531b633e08cSHans Petter Selasky __be32 type_xrqn; 532b633e08cSHans Petter Selasky __be32 reserved2; 533b633e08cSHans Petter Selasky }; 534b633e08cSHans Petter Selasky 535dc7e38acSHans Petter Selasky struct mlx5_eqe_port_state { 536dc7e38acSHans Petter Selasky u8 reserved0[8]; 537dc7e38acSHans Petter Selasky u8 port; 538dc7e38acSHans Petter Selasky }; 539dc7e38acSHans Petter Selasky 540dc7e38acSHans Petter Selasky struct mlx5_eqe_gpio { 541dc7e38acSHans Petter Selasky __be32 reserved0[2]; 542dc7e38acSHans Petter Selasky __be64 gpio_event; 543dc7e38acSHans Petter Selasky }; 544dc7e38acSHans Petter Selasky 545dc7e38acSHans Petter Selasky struct mlx5_eqe_congestion { 546dc7e38acSHans Petter Selasky u8 type; 547dc7e38acSHans Petter Selasky u8 rsvd0; 548dc7e38acSHans Petter Selasky u8 congestion_level; 549dc7e38acSHans Petter Selasky }; 550dc7e38acSHans Petter Selasky 551dc7e38acSHans Petter Selasky struct mlx5_eqe_stall_vl { 552dc7e38acSHans Petter Selasky u8 rsvd0[3]; 553dc7e38acSHans Petter Selasky u8 port_vl; 554dc7e38acSHans Petter Selasky }; 555dc7e38acSHans Petter Selasky 556dc7e38acSHans Petter Selasky struct mlx5_eqe_cmd { 557dc7e38acSHans Petter Selasky __be32 vector; 558dc7e38acSHans Petter Selasky __be32 rsvd[6]; 559dc7e38acSHans Petter Selasky }; 560dc7e38acSHans Petter Selasky 561dc7e38acSHans Petter Selasky struct mlx5_eqe_page_req { 562dc7e38acSHans Petter Selasky u8 rsvd0[2]; 563dc7e38acSHans Petter Selasky __be16 func_id; 564dc7e38acSHans Petter Selasky __be32 num_pages; 565dc7e38acSHans Petter Selasky __be32 rsvd1[5]; 566dc7e38acSHans Petter Selasky }; 567dc7e38acSHans Petter Selasky 568dc7e38acSHans Petter Selasky struct mlx5_eqe_vport_change { 569dc7e38acSHans Petter Selasky u8 rsvd0[2]; 570dc7e38acSHans Petter Selasky __be16 vport_num; 571dc7e38acSHans Petter Selasky __be32 rsvd1[6]; 572dc7e38acSHans Petter Selasky }; 573dc7e38acSHans Petter Selasky 574*e23731dbSKonstantin Belousov struct mlx5_eqe_obj_change { 575*e23731dbSKonstantin Belousov u8 rsvd0[2]; 576*e23731dbSKonstantin Belousov __be16 obj_type; 577*e23731dbSKonstantin Belousov __be32 obj_id; 578*e23731dbSKonstantin Belousov }; 579dc7e38acSHans Petter Selasky 580dc7e38acSHans Petter Selasky #define PORT_MODULE_EVENT_MODULE_STATUS_MASK 0xF 581dc7e38acSHans Petter Selasky #define PORT_MODULE_EVENT_ERROR_TYPE_MASK 0xF 582dc7e38acSHans Petter Selasky 583dc7e38acSHans Petter Selasky enum { 584ecb4fcc4SHans Petter Selasky MLX5_MODULE_STATUS_PLUGGED_ENABLED = 0x1, 585dc7e38acSHans Petter Selasky MLX5_MODULE_STATUS_UNPLUGGED = 0x2, 586dc7e38acSHans Petter Selasky MLX5_MODULE_STATUS_ERROR = 0x3, 587111b57c3SHans Petter Selasky MLX5_MODULE_STATUS_NUM , 588dc7e38acSHans Petter Selasky }; 589dc7e38acSHans Petter Selasky 590dc7e38acSHans Petter Selasky enum { 591dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED = 0x0, 592dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE = 0x1, 593dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_BUS_STUCK = 0x2, 594dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT = 0x3, 595dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST = 0x4, 596ecb4fcc4SHans Petter Selasky MLX5_MODULE_EVENT_ERROR_UNSUPPORTED_CABLE = 0x5, 597dc7e38acSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE = 0x6, 598cb4e4a6eSHans Petter Selasky MLX5_MODULE_EVENT_ERROR_CABLE_IS_SHORTED = 0x7, 5996418350cSKonstantin Belousov MLX5_MODULE_EVENT_ERROR_PMD_TYPE_NOT_ENABLED = 0x8, 600d0a40683SKonstantin Belousov MLX5_MODULE_EVENT_ERROR_LASTER_TEC_FAILURE = 0x9, 601d0a40683SKonstantin Belousov MLX5_MODULE_EVENT_ERROR_HIGH_CURRENT = 0xa, 602d0a40683SKonstantin Belousov MLX5_MODULE_EVENT_ERROR_HIGH_VOLTAGE = 0xb, 603d0a40683SKonstantin Belousov MLX5_MODULE_EVENT_ERROR_PCIE_SYS_POWER_SLOT_EXCEEDED = 0xc, 604d0a40683SKonstantin Belousov MLX5_MODULE_EVENT_ERROR_HIGH_POWER = 0xd, 605d0a40683SKonstantin Belousov MLX5_MODULE_EVENT_ERROR_MODULE_STATE_MACHINE_FAULT = 0xe, 606111b57c3SHans Petter Selasky MLX5_MODULE_EVENT_ERROR_NUM , 607dc7e38acSHans Petter Selasky }; 608dc7e38acSHans Petter Selasky 609dc7e38acSHans Petter Selasky struct mlx5_eqe_port_module_event { 610dc7e38acSHans Petter Selasky u8 rsvd0; 611dc7e38acSHans Petter Selasky u8 module; 612dc7e38acSHans Petter Selasky u8 rsvd1; 613dc7e38acSHans Petter Selasky u8 module_status; 614dc7e38acSHans Petter Selasky u8 rsvd2[2]; 615dc7e38acSHans Petter Selasky u8 error_type; 616dc7e38acSHans Petter Selasky }; 617dc7e38acSHans Petter Selasky 6186c7057f7SHans Petter Selasky struct mlx5_eqe_general_notification_event { 6196c7057f7SHans Petter Selasky u32 rq_user_index_delay_drop; 6206c7057f7SHans Petter Selasky u32 rsvd0[6]; 6216c7057f7SHans Petter Selasky }; 6226c7057f7SHans Petter Selasky 623b633e08cSHans Petter Selasky struct mlx5_eqe_dct { 624b633e08cSHans Petter Selasky __be32 reserved[6]; 625b633e08cSHans Petter Selasky __be32 dctn; 626b633e08cSHans Petter Selasky }; 627b633e08cSHans Petter Selasky 628983026eaSHans Petter Selasky struct mlx5_eqe_temp_warning { 629983026eaSHans Petter Selasky __be64 sensor_warning_msb; 630983026eaSHans Petter Selasky __be64 sensor_warning_lsb; 631983026eaSHans Petter Selasky } __packed; 632983026eaSHans Petter Selasky 633dc7e38acSHans Petter Selasky union ev_data { 634dc7e38acSHans Petter Selasky __be32 raw[7]; 635dc7e38acSHans Petter Selasky struct mlx5_eqe_cmd cmd; 636dc7e38acSHans Petter Selasky struct mlx5_eqe_comp comp; 637dc7e38acSHans Petter Selasky struct mlx5_eqe_qp_srq qp_srq; 638dc7e38acSHans Petter Selasky struct mlx5_eqe_cq_err cq_err; 639dc7e38acSHans Petter Selasky struct mlx5_eqe_port_state port; 640dc7e38acSHans Petter Selasky struct mlx5_eqe_gpio gpio; 641dc7e38acSHans Petter Selasky struct mlx5_eqe_congestion cong; 642dc7e38acSHans Petter Selasky struct mlx5_eqe_stall_vl stall_vl; 643dc7e38acSHans Petter Selasky struct mlx5_eqe_page_req req_pages; 644dc7e38acSHans Petter Selasky struct mlx5_eqe_port_module_event port_module_event; 645dc7e38acSHans Petter Selasky struct mlx5_eqe_vport_change vport_change; 6466c7057f7SHans Petter Selasky struct mlx5_eqe_general_notification_event general_notifications; 647b633e08cSHans Petter Selasky struct mlx5_eqe_dct dct; 648983026eaSHans Petter Selasky struct mlx5_eqe_temp_warning temp_warning; 649b633e08cSHans Petter Selasky struct mlx5_eqe_xrq_err xrq_err; 650*e23731dbSKonstantin Belousov struct mlx5_eqe_obj_change obj_change; 651dc7e38acSHans Petter Selasky } __packed; 652dc7e38acSHans Petter Selasky 653dc7e38acSHans Petter Selasky struct mlx5_eqe { 654dc7e38acSHans Petter Selasky u8 rsvd0; 655dc7e38acSHans Petter Selasky u8 type; 656dc7e38acSHans Petter Selasky u8 rsvd1; 657dc7e38acSHans Petter Selasky u8 sub_type; 658dc7e38acSHans Petter Selasky __be32 rsvd2[7]; 659dc7e38acSHans Petter Selasky union ev_data data; 660dc7e38acSHans Petter Selasky __be16 rsvd3; 661dc7e38acSHans Petter Selasky u8 signature; 662dc7e38acSHans Petter Selasky u8 owner; 663dc7e38acSHans Petter Selasky } __packed; 664dc7e38acSHans Petter Selasky 665dc7e38acSHans Petter Selasky struct mlx5_cmd_prot_block { 666dc7e38acSHans Petter Selasky u8 data[MLX5_CMD_DATA_BLOCK_SIZE]; 667dc7e38acSHans Petter Selasky u8 rsvd0[48]; 668dc7e38acSHans Petter Selasky __be64 next; 669dc7e38acSHans Petter Selasky __be32 block_num; 670dc7e38acSHans Petter Selasky u8 rsvd1; 671dc7e38acSHans Petter Selasky u8 token; 672dc7e38acSHans Petter Selasky u8 ctrl_sig; 673dc7e38acSHans Petter Selasky u8 sig; 674dc7e38acSHans Petter Selasky }; 675dc7e38acSHans Petter Selasky 6761c807f67SHans Petter Selasky #define MLX5_NUM_CMDS_IN_ADAPTER_PAGE \ 6771c807f67SHans Petter Selasky (MLX5_ADAPTER_PAGE_SIZE / MLX5_CMD_MBOX_SIZE) 6781c807f67SHans Petter Selasky CTASSERT(MLX5_CMD_MBOX_SIZE >= sizeof(struct mlx5_cmd_prot_block)); 6791c807f67SHans Petter Selasky CTASSERT(MLX5_CMD_MBOX_SIZE <= MLX5_ADAPTER_PAGE_SIZE); 6801c807f67SHans Petter Selasky 681dc7e38acSHans Petter Selasky enum { 682dc7e38acSHans Petter Selasky MLX5_CQE_SYND_FLUSHED_IN_ERROR = 5, 683dc7e38acSHans Petter Selasky }; 684dc7e38acSHans Petter Selasky 685dc7e38acSHans Petter Selasky struct mlx5_err_cqe { 686dc7e38acSHans Petter Selasky u8 rsvd0[32]; 687dc7e38acSHans Petter Selasky __be32 srqn; 688dc7e38acSHans Petter Selasky u8 rsvd1[18]; 689dc7e38acSHans Petter Selasky u8 vendor_err_synd; 690dc7e38acSHans Petter Selasky u8 syndrome; 691dc7e38acSHans Petter Selasky __be32 s_wqe_opcode_qpn; 692dc7e38acSHans Petter Selasky __be16 wqe_counter; 693dc7e38acSHans Petter Selasky u8 signature; 694dc7e38acSHans Petter Selasky u8 op_own; 695dc7e38acSHans Petter Selasky }; 696dc7e38acSHans Petter Selasky 697dc7e38acSHans Petter Selasky struct mlx5_cqe64 { 698c8bdc78bSKonstantin Belousov u8 tls_outer_l3_tunneled; 699c8bdc78bSKonstantin Belousov u8 rsvd0; 700c8bdc78bSKonstantin Belousov __be16 wqe_id; 701dc7e38acSHans Petter Selasky u8 lro_tcppsh_abort_dupack; 702dc7e38acSHans Petter Selasky u8 lro_min_ttl; 703dc7e38acSHans Petter Selasky __be16 lro_tcp_win; 704dc7e38acSHans Petter Selasky __be32 lro_ack_seq_num; 705dc7e38acSHans Petter Selasky __be32 rss_hash_result; 706dc7e38acSHans Petter Selasky u8 rss_hash_type; 707dc7e38acSHans Petter Selasky u8 ml_path; 708dc7e38acSHans Petter Selasky u8 rsvd20[2]; 709dc7e38acSHans Petter Selasky __be16 check_sum; 710dc7e38acSHans Petter Selasky __be16 slid; 711dc7e38acSHans Petter Selasky __be32 flags_rqpn; 712dc7e38acSHans Petter Selasky u8 hds_ip_ext; 713dc7e38acSHans Petter Selasky u8 l4_hdr_type_etc; 714dc7e38acSHans Petter Selasky __be16 vlan_info; 715dc7e38acSHans Petter Selasky __be32 srqn; /* [31:24]: lro_num_seg, [23:0]: srqn */ 716*e23731dbSKonstantin Belousov union { 717*e23731dbSKonstantin Belousov __be32 immediate; 718*e23731dbSKonstantin Belousov __be32 inval_rkey; 719*e23731dbSKonstantin Belousov __be32 pkey; 720*e23731dbSKonstantin Belousov __be32 ft_metadata; 721*e23731dbSKonstantin Belousov }; 722dc7e38acSHans Petter Selasky u8 rsvd40[4]; 723dc7e38acSHans Petter Selasky __be32 byte_cnt; 724dc7e38acSHans Petter Selasky __be64 timestamp; 725dc7e38acSHans Petter Selasky __be32 sop_drop_qpn; 726dc7e38acSHans Petter Selasky __be16 wqe_counter; 727dc7e38acSHans Petter Selasky u8 signature; 728dc7e38acSHans Petter Selasky u8 op_own; 729dc7e38acSHans Petter Selasky }; 730dc7e38acSHans Petter Selasky 731ef23f141SKonstantin Belousov #define MLX5_CQE_TSTMP_PTP (1ULL << 63) 732ef23f141SKonstantin Belousov 7334f4739a7SHans Petter Selasky static inline u8 get_cqe_opcode(struct mlx5_cqe64 *cqe) 7344f4739a7SHans Petter Selasky { 7354f4739a7SHans Petter Selasky return (cqe->op_own >> 4); 7364f4739a7SHans Petter Selasky } 7374f4739a7SHans Petter Selasky 738dc7e38acSHans Petter Selasky static inline bool get_cqe_lro_timestamp_valid(struct mlx5_cqe64 *cqe) 739dc7e38acSHans Petter Selasky { 740dc7e38acSHans Petter Selasky return (cqe->lro_tcppsh_abort_dupack >> 7) & 1; 741dc7e38acSHans Petter Selasky } 742dc7e38acSHans Petter Selasky 743dc7e38acSHans Petter Selasky static inline bool get_cqe_lro_tcppsh(struct mlx5_cqe64 *cqe) 744dc7e38acSHans Petter Selasky { 745dc7e38acSHans Petter Selasky return (cqe->lro_tcppsh_abort_dupack >> 6) & 1; 746dc7e38acSHans Petter Selasky } 747dc7e38acSHans Petter Selasky 748dc7e38acSHans Petter Selasky static inline u8 get_cqe_l4_hdr_type(struct mlx5_cqe64 *cqe) 749dc7e38acSHans Petter Selasky { 750dc7e38acSHans Petter Selasky return (cqe->l4_hdr_type_etc >> 4) & 0x7; 751dc7e38acSHans Petter Selasky } 752dc7e38acSHans Petter Selasky 753dc7e38acSHans Petter Selasky static inline u16 get_cqe_vlan(struct mlx5_cqe64 *cqe) 754dc7e38acSHans Petter Selasky { 755dc7e38acSHans Petter Selasky return be16_to_cpu(cqe->vlan_info) & 0xfff; 756dc7e38acSHans Petter Selasky } 757dc7e38acSHans Petter Selasky 758dc7e38acSHans Petter Selasky static inline void get_cqe_smac(struct mlx5_cqe64 *cqe, u8 *smac) 759dc7e38acSHans Petter Selasky { 760dc7e38acSHans Petter Selasky memcpy(smac, &cqe->rss_hash_type , 4); 761dc7e38acSHans Petter Selasky memcpy(smac + 4, &cqe->slid , 2); 762dc7e38acSHans Petter Selasky } 763dc7e38acSHans Petter Selasky 764dc7e38acSHans Petter Selasky static inline bool cqe_has_vlan(struct mlx5_cqe64 *cqe) 765dc7e38acSHans Petter Selasky { 766dc7e38acSHans Petter Selasky return cqe->l4_hdr_type_etc & 0x1; 767dc7e38acSHans Petter Selasky } 768dc7e38acSHans Petter Selasky 769dc7e38acSHans Petter Selasky static inline bool cqe_is_tunneled(struct mlx5_cqe64 *cqe) 770dc7e38acSHans Petter Selasky { 771c8bdc78bSKonstantin Belousov return cqe->tls_outer_l3_tunneled & 0x1; 772dc7e38acSHans Petter Selasky } 773dc7e38acSHans Petter Selasky 77484d7b8e7SHans Petter Selasky static inline u8 get_cqe_tls_offload(struct mlx5_cqe64 *cqe) 77584d7b8e7SHans Petter Selasky { 77684d7b8e7SHans Petter Selasky return (cqe->tls_outer_l3_tunneled >> 3) & 0x3; 77784d7b8e7SHans Petter Selasky } 77884d7b8e7SHans Petter Selasky 779dc7e38acSHans Petter Selasky enum { 780dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_NONE = 0x0, 781dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_TCP_NO_ACK = 0x1, 782dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_UDP = 0x2, 783dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_TCP_ACK_NO_DATA = 0x3, 784dc7e38acSHans Petter Selasky CQE_L4_HDR_TYPE_TCP_ACK_AND_DATA = 0x4, 785dc7e38acSHans Petter Selasky }; 786dc7e38acSHans Petter Selasky 787dc7e38acSHans Petter Selasky enum { 788dc7e38acSHans Petter Selasky /* source L3 hash types */ 789dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IP = 0x3 << 0, 790dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IPV4 = 0x1 << 0, 791dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IPV6 = 0x2 << 0, 792dc7e38acSHans Petter Selasky 793dc7e38acSHans Petter Selasky /* destination L3 hash types */ 794dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IP = 0x3 << 2, 795dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IPV4 = 0x1 << 2, 796dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IPV6 = 0x2 << 2, 797dc7e38acSHans Petter Selasky 798dc7e38acSHans Petter Selasky /* source L4 hash types */ 799dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_L4 = 0x3 << 4, 800dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_TCP = 0x1 << 4, 801dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_UDP = 0x2 << 4, 802dc7e38acSHans Petter Selasky CQE_RSS_SRC_HTYPE_IPSEC = 0x3 << 4, 803dc7e38acSHans Petter Selasky 804dc7e38acSHans Petter Selasky /* destination L4 hash types */ 805dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_L4 = 0x3 << 6, 806dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_TCP = 0x1 << 6, 807dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_UDP = 0x2 << 6, 808dc7e38acSHans Petter Selasky CQE_RSS_DST_HTYPE_IPSEC = 0x3 << 6, 809dc7e38acSHans Petter Selasky }; 810dc7e38acSHans Petter Selasky 811dc7e38acSHans Petter Selasky enum { 8124b109912SHans Petter Selasky MLX5_CQE_ROCE_L3_HEADER_TYPE_GRH = 0x0, 8134b109912SHans Petter Selasky MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV6 = 0x1, 8144b109912SHans Petter Selasky MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV4 = 0x2, 815dc7e38acSHans Petter Selasky }; 816dc7e38acSHans Petter Selasky 817dc7e38acSHans Petter Selasky enum { 818dc7e38acSHans Petter Selasky CQE_L2_OK = 1 << 0, 819dc7e38acSHans Petter Selasky CQE_L3_OK = 1 << 1, 820dc7e38acSHans Petter Selasky CQE_L4_OK = 1 << 2, 821dc7e38acSHans Petter Selasky }; 822dc7e38acSHans Petter Selasky 82384d7b8e7SHans Petter Selasky enum { 82484d7b8e7SHans Petter Selasky CQE_TLS_OFFLOAD_NOT_DECRYPTED = 0x0, 82584d7b8e7SHans Petter Selasky CQE_TLS_OFFLOAD_DECRYPTED = 0x1, 82684d7b8e7SHans Petter Selasky CQE_TLS_OFFLOAD_RESYNC = 0x2, 82784d7b8e7SHans Petter Selasky CQE_TLS_OFFLOAD_ERROR = 0x3, 82884d7b8e7SHans Petter Selasky }; 82984d7b8e7SHans Petter Selasky 830dc7e38acSHans Petter Selasky struct mlx5_sig_err_cqe { 831dc7e38acSHans Petter Selasky u8 rsvd0[16]; 832dc7e38acSHans Petter Selasky __be32 expected_trans_sig; 833dc7e38acSHans Petter Selasky __be32 actual_trans_sig; 834dc7e38acSHans Petter Selasky __be32 expected_reftag; 835dc7e38acSHans Petter Selasky __be32 actual_reftag; 836dc7e38acSHans Petter Selasky __be16 syndrome; 837dc7e38acSHans Petter Selasky u8 rsvd22[2]; 838dc7e38acSHans Petter Selasky __be32 mkey; 839dc7e38acSHans Petter Selasky __be64 err_offset; 840dc7e38acSHans Petter Selasky u8 rsvd30[8]; 841dc7e38acSHans Petter Selasky __be32 qpn; 842dc7e38acSHans Petter Selasky u8 rsvd38[2]; 843dc7e38acSHans Petter Selasky u8 signature; 844dc7e38acSHans Petter Selasky u8 op_own; 845dc7e38acSHans Petter Selasky }; 846dc7e38acSHans Petter Selasky 847dc7e38acSHans Petter Selasky struct mlx5_wqe_srq_next_seg { 848dc7e38acSHans Petter Selasky u8 rsvd0[2]; 849dc7e38acSHans Petter Selasky __be16 next_wqe_index; 850dc7e38acSHans Petter Selasky u8 signature; 851dc7e38acSHans Petter Selasky u8 rsvd1[11]; 852dc7e38acSHans Petter Selasky }; 853dc7e38acSHans Petter Selasky 854dc7e38acSHans Petter Selasky union mlx5_ext_cqe { 855dc7e38acSHans Petter Selasky struct ib_grh grh; 856dc7e38acSHans Petter Selasky u8 inl[64]; 857dc7e38acSHans Petter Selasky }; 858dc7e38acSHans Petter Selasky 859dc7e38acSHans Petter Selasky struct mlx5_cqe128 { 860dc7e38acSHans Petter Selasky union mlx5_ext_cqe inl_grh; 861dc7e38acSHans Petter Selasky struct mlx5_cqe64 cqe64; 862dc7e38acSHans Petter Selasky }; 863dc7e38acSHans Petter Selasky 864cb4e4a6eSHans Petter Selasky enum { 865cb4e4a6eSHans Petter Selasky MLX5_MKEY_STATUS_FREE = 1 << 6, 866cb4e4a6eSHans Petter Selasky }; 867cb4e4a6eSHans Petter Selasky 868dc7e38acSHans Petter Selasky struct mlx5_mkey_seg { 869dc7e38acSHans Petter Selasky /* This is a two bit field occupying bits 31-30. 870dc7e38acSHans Petter Selasky * bit 31 is always 0, 871dc7e38acSHans Petter Selasky * bit 30 is zero for regular MRs and 1 (e.g free) for UMRs that do not have tanslation 872dc7e38acSHans Petter Selasky */ 873dc7e38acSHans Petter Selasky u8 status; 874dc7e38acSHans Petter Selasky u8 pcie_control; 875dc7e38acSHans Petter Selasky u8 flags; 876dc7e38acSHans Petter Selasky u8 version; 877dc7e38acSHans Petter Selasky __be32 qpn_mkey7_0; 878dc7e38acSHans Petter Selasky u8 rsvd1[4]; 879dc7e38acSHans Petter Selasky __be32 flags_pd; 880dc7e38acSHans Petter Selasky __be64 start_addr; 881dc7e38acSHans Petter Selasky __be64 len; 882dc7e38acSHans Petter Selasky __be32 bsfs_octo_size; 883dc7e38acSHans Petter Selasky u8 rsvd2[16]; 884dc7e38acSHans Petter Selasky __be32 xlt_oct_size; 885dc7e38acSHans Petter Selasky u8 rsvd3[3]; 886dc7e38acSHans Petter Selasky u8 log2_page_size; 887dc7e38acSHans Petter Selasky u8 rsvd4[4]; 888dc7e38acSHans Petter Selasky }; 889dc7e38acSHans Petter Selasky 890dc7e38acSHans Petter Selasky #define MLX5_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90) 891dc7e38acSHans Petter Selasky 892dc7e38acSHans Petter Selasky enum { 893dc7e38acSHans Petter Selasky MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO = 1 << 0 894dc7e38acSHans Petter Selasky }; 895dc7e38acSHans Petter Selasky 896cb4e4a6eSHans Petter Selasky static inline int mlx5_host_is_le(void) 897cb4e4a6eSHans Petter Selasky { 898cb4e4a6eSHans Petter Selasky #if defined(__LITTLE_ENDIAN) 899cb4e4a6eSHans Petter Selasky return 1; 900cb4e4a6eSHans Petter Selasky #elif defined(__BIG_ENDIAN) 901cb4e4a6eSHans Petter Selasky return 0; 902cb4e4a6eSHans Petter Selasky #else 903cb4e4a6eSHans Petter Selasky #error Host endianness not defined 904cb4e4a6eSHans Petter Selasky #endif 905cb4e4a6eSHans Petter Selasky } 906cb4e4a6eSHans Petter Selasky 907dc7e38acSHans Petter Selasky #define MLX5_CMD_OP_MAX 0x939 908dc7e38acSHans Petter Selasky 909dc7e38acSHans Petter Selasky enum { 910dc7e38acSHans Petter Selasky VPORT_STATE_DOWN = 0x0, 911dc7e38acSHans Petter Selasky VPORT_STATE_UP = 0x1, 9128982c800SKonstantin Belousov VPORT_STATE_FOLLOW = 0x2, 913dc7e38acSHans Petter Selasky }; 914dc7e38acSHans Petter Selasky 915dc7e38acSHans Petter Selasky enum { 916dc7e38acSHans Petter Selasky MLX5_L3_PROT_TYPE_IPV4 = 0, 917dc7e38acSHans Petter Selasky MLX5_L3_PROT_TYPE_IPV6 = 1, 918dc7e38acSHans Petter Selasky }; 919dc7e38acSHans Petter Selasky 920dc7e38acSHans Petter Selasky enum { 921dc7e38acSHans Petter Selasky MLX5_L4_PROT_TYPE_TCP = 0, 922dc7e38acSHans Petter Selasky MLX5_L4_PROT_TYPE_UDP = 1, 923dc7e38acSHans Petter Selasky }; 924dc7e38acSHans Petter Selasky 925dc7e38acSHans Petter Selasky enum { 926dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_SRC_IP = 1 << 0, 927dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_DST_IP = 1 << 1, 928dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_L4_SPORT = 1 << 2, 929dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_L4_DPORT = 1 << 3, 930dc7e38acSHans Petter Selasky MLX5_HASH_FIELD_SEL_IPSEC_SPI = 1 << 4, 931dc7e38acSHans Petter Selasky }; 932dc7e38acSHans Petter Selasky 933dc7e38acSHans Petter Selasky enum { 934dc7e38acSHans Petter Selasky MLX5_MATCH_OUTER_HEADERS = 1 << 0, 935dc7e38acSHans Petter Selasky MLX5_MATCH_MISC_PARAMETERS = 1 << 1, 936dc7e38acSHans Petter Selasky MLX5_MATCH_INNER_HEADERS = 1 << 2, 937*e23731dbSKonstantin Belousov MLX5_MATCH_MISC_PARAMETERS_2 = 1 << 3, 938dc7e38acSHans Petter Selasky 939dc7e38acSHans Petter Selasky }; 940dc7e38acSHans Petter Selasky 941dc7e38acSHans Petter Selasky enum { 942dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_NIC_RCV = 0, 943dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_EGRESS_ACL = 2, 944dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_INGRESS_ACL = 3, 945dc7e38acSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_ESWITCH = 4, 946cb4e4a6eSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_SNIFFER_RX = 5, 947cb4e4a6eSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_SNIFFER_TX = 6, 9485a93b4cdSHans Petter Selasky MLX5_FLOW_TABLE_TYPE_NIC_RX_RDMA = 7, 949dc7e38acSHans Petter Selasky }; 950dc7e38acSHans Petter Selasky 951dc7e38acSHans Petter Selasky enum { 952dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_CVLAN_INSERT_NONE = 0, 953dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_CVLAN_INSERT_IF_NO_VLAN = 1, 954dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_CVLAN_INSERT_OVERWRITE = 2 955dc7e38acSHans Petter Selasky }; 956dc7e38acSHans Petter Selasky 957dc7e38acSHans Petter Selasky enum { 958dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_SVLAN_STRIP = 1 << 0, 959dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_CVLAN_STRIP = 1 << 1, 960dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_SVLAN_INSERT = 1 << 2, 961dc7e38acSHans Petter Selasky MLX5_MODIFY_ESW_VPORT_CONTEXT_FIELD_SELECT_CVLAN_INSERT = 1 << 3 962dc7e38acSHans Petter Selasky }; 963dc7e38acSHans Petter Selasky 96498a998d5SHans Petter Selasky enum { 96598a998d5SHans Petter Selasky MLX5_UC_ADDR_CHANGE = (1 << 0), 96698a998d5SHans Petter Selasky MLX5_MC_ADDR_CHANGE = (1 << 1), 96798a998d5SHans Petter Selasky MLX5_VLAN_CHANGE = (1 << 2), 96898a998d5SHans Petter Selasky MLX5_PROMISC_CHANGE = (1 << 3), 96998a998d5SHans Petter Selasky MLX5_MTU_CHANGE = (1 << 4), 97098a998d5SHans Petter Selasky }; 97198a998d5SHans Petter Selasky 97298a998d5SHans Petter Selasky enum mlx5_list_type { 97398a998d5SHans Petter Selasky MLX5_NIC_VPORT_LIST_TYPE_UC = 0x0, 97498a998d5SHans Petter Selasky MLX5_NIC_VPORT_LIST_TYPE_MC = 0x1, 97598a998d5SHans Petter Selasky MLX5_NIC_VPORT_LIST_TYPE_VLAN = 0x2, 97698a998d5SHans Petter Selasky }; 97798a998d5SHans Petter Selasky 97898a998d5SHans Petter Selasky enum { 97998a998d5SHans Petter Selasky MLX5_ESW_VPORT_ADMIN_STATE_DOWN = 0x0, 98098a998d5SHans Petter Selasky MLX5_ESW_VPORT_ADMIN_STATE_UP = 0x1, 98198a998d5SHans Petter Selasky MLX5_ESW_VPORT_ADMIN_STATE_AUTO = 0x2, 98298a998d5SHans Petter Selasky }; 98390cc1c77SHans Petter Selasky 984dc7e38acSHans Petter Selasky /* MLX5 DEV CAPs */ 985dc7e38acSHans Petter Selasky 986dc7e38acSHans Petter Selasky /* TODO: EAT.ME */ 987dc7e38acSHans Petter Selasky enum mlx5_cap_mode { 988dc7e38acSHans Petter Selasky HCA_CAP_OPMOD_GET_MAX = 0, 989dc7e38acSHans Petter Selasky HCA_CAP_OPMOD_GET_CUR = 1, 990dc7e38acSHans Petter Selasky }; 991dc7e38acSHans Petter Selasky 992dc7e38acSHans Petter Selasky enum mlx5_cap_type { 993dc7e38acSHans Petter Selasky MLX5_CAP_GENERAL = 0, 994dc7e38acSHans Petter Selasky MLX5_CAP_ETHERNET_OFFLOADS, 995dc7e38acSHans Petter Selasky MLX5_CAP_ODP, 996dc7e38acSHans Petter Selasky MLX5_CAP_ATOMIC, 997dc7e38acSHans Petter Selasky MLX5_CAP_ROCE, 998dc7e38acSHans Petter Selasky MLX5_CAP_IPOIB_OFFLOADS, 999dc7e38acSHans Petter Selasky MLX5_CAP_EOIB_OFFLOADS, 1000dc7e38acSHans Petter Selasky MLX5_CAP_FLOW_TABLE, 1001dc7e38acSHans Petter Selasky MLX5_CAP_ESWITCH_FLOW_TABLE, 1002dc7e38acSHans Petter Selasky MLX5_CAP_ESWITCH, 1003cb4e4a6eSHans Petter Selasky MLX5_CAP_SNAPSHOT, 1004cb4e4a6eSHans Petter Selasky MLX5_CAP_VECTOR_CALC, 1005cb4e4a6eSHans Petter Selasky MLX5_CAP_QOS, 1006cb4e4a6eSHans Petter Selasky MLX5_CAP_DEBUG, 1007*e23731dbSKonstantin Belousov MLX5_CAP_RESERVED_14, 1008*e23731dbSKonstantin Belousov MLX5_CAP_DEV_MEM, 1009*e23731dbSKonstantin Belousov MLX5_CAP_RESERVED_16, 101004f1690bSHans Petter Selasky MLX5_CAP_TLS, 1011*e23731dbSKonstantin Belousov MLX5_CAP_VDPA_EMULATION = 0x13, 1012b633e08cSHans Petter Selasky MLX5_CAP_DEV_EVENT = 0x14, 1013*e23731dbSKonstantin Belousov MLX5_CAP_IPSEC, 1014*e23731dbSKonstantin Belousov MLX5_CAP_CRYPTO = 0x1a, 1015*e23731dbSKonstantin Belousov MLX5_CAP_DEV_SHAMPO = 0x1d, 1016*e23731dbSKonstantin Belousov MLX5_CAP_MACSEC = 0x1f, 10177b959396SPatrisious Haddad MLX5_CAP_GENERAL_2 = 0x20, 1018*e23731dbSKonstantin Belousov MLX5_CAP_PORT_SELECTION = 0x25, 1019*e23731dbSKonstantin Belousov MLX5_CAP_ADV_VIRTUALIZATION = 0x26, 1020dc7e38acSHans Petter Selasky /* NUM OF CAP Types */ 1021dc7e38acSHans Petter Selasky MLX5_CAP_NUM 1022dc7e38acSHans Petter Selasky }; 1023dc7e38acSHans Petter Selasky 1024ed0cee0bSHans Petter Selasky enum mlx5_qcam_reg_groups { 1025ed0cee0bSHans Petter Selasky MLX5_QCAM_REGS_FIRST_128 = 0x0, 1026ed0cee0bSHans Petter Selasky }; 1027ed0cee0bSHans Petter Selasky 1028ed0cee0bSHans Petter Selasky enum mlx5_qcam_feature_groups { 1029ed0cee0bSHans Petter Selasky MLX5_QCAM_FEATURE_ENHANCED_FEATURES = 0x0, 1030ed0cee0bSHans Petter Selasky }; 1031ed0cee0bSHans Petter Selasky 1032ae73b041SHans Petter Selasky enum mlx5_pcam_reg_groups { 1033ae73b041SHans Petter Selasky MLX5_PCAM_REGS_5000_TO_507F = 0x0, 1034ae73b041SHans Petter Selasky }; 1035ae73b041SHans Petter Selasky 1036ae73b041SHans Petter Selasky enum mlx5_pcam_feature_groups { 1037ae73b041SHans Petter Selasky MLX5_PCAM_FEATURE_ENHANCED_FEATURES = 0x0, 1038ae73b041SHans Petter Selasky }; 1039ae73b041SHans Petter Selasky 1040ae73b041SHans Petter Selasky enum mlx5_mcam_reg_groups { 1041ae73b041SHans Petter Selasky MLX5_MCAM_REGS_FIRST_128 = 0x0, 1042ae73b041SHans Petter Selasky }; 1043ae73b041SHans Petter Selasky 1044ae73b041SHans Petter Selasky enum mlx5_mcam_feature_groups { 1045ae73b041SHans Petter Selasky MLX5_MCAM_FEATURE_ENHANCED_FEATURES = 0x0, 1046ae73b041SHans Petter Selasky }; 1047ae73b041SHans Petter Selasky 1048dc7e38acSHans Petter Selasky /* GET Dev Caps macros */ 1049dc7e38acSHans Petter Selasky #define MLX5_CAP_GEN(mdev, cap) \ 1050dc7e38acSHans Petter Selasky MLX5_GET(cmd_hca_cap, mdev->hca_caps_cur[MLX5_CAP_GENERAL], cap) 1051dc7e38acSHans Petter Selasky 105204f1690bSHans Petter Selasky #define MLX5_CAP_GEN_64(mdev, cap) \ 105304f1690bSHans Petter Selasky MLX5_GET64(cmd_hca_cap, mdev->hca_caps_cur[MLX5_CAP_GENERAL], cap) 105404f1690bSHans Petter Selasky 1055dc7e38acSHans Petter Selasky #define MLX5_CAP_GEN_MAX(mdev, cap) \ 1056dc7e38acSHans Petter Selasky MLX5_GET(cmd_hca_cap, mdev->hca_caps_max[MLX5_CAP_GENERAL], cap) 1057dc7e38acSHans Petter Selasky 10587b959396SPatrisious Haddad #define MLX5_CAP_GEN_2(mdev, cap) \ 10597b959396SPatrisious Haddad MLX5_GET(cmd_hca_cap_2, mdev->hca_caps_cur[MLX5_CAP_GENERAL_2], cap) 10607b959396SPatrisious Haddad 1061dc7e38acSHans Petter Selasky #define MLX5_CAP_ETH(mdev, cap) \ 1062dc7e38acSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 1063dc7e38acSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_ETHERNET_OFFLOADS], cap) 1064dc7e38acSHans Petter Selasky 1065dc7e38acSHans Petter Selasky #define MLX5_CAP_ETH_MAX(mdev, cap) \ 1066dc7e38acSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 1067dc7e38acSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_ETHERNET_OFFLOADS], cap) 1068dc7e38acSHans Petter Selasky 1069dc7e38acSHans Petter Selasky #define MLX5_CAP_ROCE(mdev, cap) \ 1070dc7e38acSHans Petter Selasky MLX5_GET(roce_cap, mdev->hca_caps_cur[MLX5_CAP_ROCE], cap) 1071dc7e38acSHans Petter Selasky 1072dc7e38acSHans Petter Selasky #define MLX5_CAP_ROCE_MAX(mdev, cap) \ 1073dc7e38acSHans Petter Selasky MLX5_GET(roce_cap, mdev->hca_caps_max[MLX5_CAP_ROCE], cap) 1074dc7e38acSHans Petter Selasky 1075dc7e38acSHans Petter Selasky #define MLX5_CAP_ATOMIC(mdev, cap) \ 1076dc7e38acSHans Petter Selasky MLX5_GET(atomic_caps, mdev->hca_caps_cur[MLX5_CAP_ATOMIC], cap) 1077dc7e38acSHans Petter Selasky 1078dc7e38acSHans Petter Selasky #define MLX5_CAP_ATOMIC_MAX(mdev, cap) \ 1079dc7e38acSHans Petter Selasky MLX5_GET(atomic_caps, mdev->hca_caps_max[MLX5_CAP_ATOMIC], cap) 1080dc7e38acSHans Petter Selasky 1081dc7e38acSHans Petter Selasky #define MLX5_CAP_FLOWTABLE(mdev, cap) \ 1082dc7e38acSHans Petter Selasky MLX5_GET(flow_table_nic_cap, mdev->hca_caps_cur[MLX5_CAP_FLOW_TABLE], cap) 1083dc7e38acSHans Petter Selasky 1084*e23731dbSKonstantin Belousov #define MLX5_CAP64_FLOWTABLE(mdev, cap) \ 1085*e23731dbSKonstantin Belousov MLX5_GET64(flow_table_nic_cap, (mdev)->hca_caps_cur[MLX5_CAP_FLOW_TABLE], cap) 1086*e23731dbSKonstantin Belousov 1087dc7e38acSHans Petter Selasky #define MLX5_CAP_FLOWTABLE_MAX(mdev, cap) \ 1088dc7e38acSHans Petter Selasky MLX5_GET(flow_table_nic_cap, mdev->hca_caps_max[MLX5_CAP_FLOW_TABLE], cap) 1089dc7e38acSHans Petter Selasky 10902c0ade80SHans Petter Selasky #define MLX5_CAP_FLOWTABLE_NIC_RX(mdev, cap) \ 10912c0ade80SHans Petter Selasky MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.cap) 10922c0ade80SHans Petter Selasky 10932c0ade80SHans Petter Selasky #define MLX5_CAP_FLOWTABLE_NIC_RX_MAX(mdev, cap) \ 10942c0ade80SHans Petter Selasky MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_receive.cap) 10952c0ade80SHans Petter Selasky 1096*e23731dbSKonstantin Belousov #define MLX5_CAP_FLOWTABLE_NIC_TX(mdev, cap) \ 1097*e23731dbSKonstantin Belousov MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_transmit.cap) 1098*e23731dbSKonstantin Belousov 1099*e23731dbSKonstantin Belousov #define MLX5_CAP_FLOWTABLE_NIC_TX_MAX(mdev, cap) \ 1100*e23731dbSKonstantin Belousov MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_transmit.cap) 1101*e23731dbSKonstantin Belousov 1102*e23731dbSKonstantin Belousov #define MLX5_CAP_FLOWTABLE_SNIFFER_RX(mdev, cap) \ 1103*e23731dbSKonstantin Belousov MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive_sniffer.cap) 1104*e23731dbSKonstantin Belousov 1105*e23731dbSKonstantin Belousov #define MLX5_CAP_FLOWTABLE_SNIFFER_RX_MAX(mdev, cap) \ 1106*e23731dbSKonstantin Belousov MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_receive_sniffer.cap) 1107*e23731dbSKonstantin Belousov 1108*e23731dbSKonstantin Belousov #define MLX5_CAP_FLOWTABLE_SNIFFER_TX(mdev, cap) \ 1109*e23731dbSKonstantin Belousov MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_transmit_sniffer.cap) 1110*e23731dbSKonstantin Belousov 1111*e23731dbSKonstantin Belousov #define MLX5_CAP_FLOWTABLE_SNIFFER_TX_MAX(mdev, cap) \ 1112*e23731dbSKonstantin Belousov MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_transmit_sniffer.cap) 1113*e23731dbSKonstantin Belousov 1114*e23731dbSKonstantin Belousov #define MLX5_CAP_FLOWTABLE_RDMA_RX(mdev, cap) \ 1115*e23731dbSKonstantin Belousov MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive_rdma.cap) 1116*e23731dbSKonstantin Belousov 1117*e23731dbSKonstantin Belousov #define MLX5_CAP_FLOWTABLE_RDMA_RX_MAX(mdev, cap) \ 1118*e23731dbSKonstantin Belousov MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_receive_rdma.cap) 1119*e23731dbSKonstantin Belousov 1120*e23731dbSKonstantin Belousov #define MLX5_CAP_FLOWTABLE_RDMA_TX(mdev, cap) \ 1121*e23731dbSKonstantin Belousov MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_transmit_rdma.cap) 1122*e23731dbSKonstantin Belousov 1123*e23731dbSKonstantin Belousov #define MLX5_CAP_FLOWTABLE_RDMA_TX_MAX(mdev, cap) \ 1124*e23731dbSKonstantin Belousov MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_transmit_rdma.cap) 1125*e23731dbSKonstantin Belousov 1126dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE(mdev, cap) \ 1127dc7e38acSHans Petter Selasky MLX5_GET(flow_table_eswitch_cap, \ 1128dc7e38acSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_ESWITCH_FLOW_TABLE], cap) 1129dc7e38acSHans Petter Selasky 1130dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, cap) \ 1131dc7e38acSHans Petter Selasky MLX5_GET(flow_table_eswitch_cap, \ 1132dc7e38acSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_ESWITCH_FLOW_TABLE], cap) 1133dc7e38acSHans Petter Selasky 1134cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE_FDB(mdev, cap) \ 1135cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_nic_esw_fdb.cap) 113698a998d5SHans Petter Selasky 1137cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_FLOWTABLE_FDB_MAX(mdev, cap) \ 1138cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_nic_esw_fdb.cap) 113998a998d5SHans Petter Selasky 1140cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_EGRESS_ACL(mdev, cap) \ 1141cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_egress.cap) 114298a998d5SHans Petter Selasky 1143cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_EGRESS_ACL_MAX(mdev, cap) \ 1144cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_egress.cap) 1145cb4e4a6eSHans Petter Selasky 1146cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_INGRESS_ACL(mdev, cap) \ 1147cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_ingress.cap) 1148cb4e4a6eSHans Petter Selasky 1149cb4e4a6eSHans Petter Selasky #define MLX5_CAP_ESW_INGRESS_ACL_MAX(mdev, cap) \ 1150cb4e4a6eSHans Petter Selasky MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_ingress.cap) 115198a998d5SHans Petter Selasky 1152*e23731dbSKonstantin Belousov #define MLX5_CAP_ESW_FT_FIELD_SUPPORT_2(mdev, cap) \ 1153*e23731dbSKonstantin Belousov MLX5_CAP_ESW_FLOWTABLE(mdev, ft_field_support_2_esw_fdb.cap) 1154*e23731dbSKonstantin Belousov 1155*e23731dbSKonstantin Belousov #define MLX5_CAP_ESW_FT_FIELD_SUPPORT_2_MAX(mdev, cap) \ 1156*e23731dbSKonstantin Belousov MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, ft_field_support_2_esw_fdb.cap) 1157*e23731dbSKonstantin Belousov 1158dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW(mdev, cap) \ 1159dc7e38acSHans Petter Selasky MLX5_GET(e_switch_cap, \ 1160dc7e38acSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_ESWITCH], cap) 1161dc7e38acSHans Petter Selasky 1162*e23731dbSKonstantin Belousov #define MLX5_CAP64_ESW_FLOWTABLE(mdev, cap) \ 1163*e23731dbSKonstantin Belousov MLX5_GET64(flow_table_eswitch_cap, \ 1164*e23731dbSKonstantin Belousov (mdev)->hca_caps_cur[MLX5_CAP_ESWITCH_FLOW_TABLE], cap) 1165*e23731dbSKonstantin Belousov 1166dc7e38acSHans Petter Selasky #define MLX5_CAP_ESW_MAX(mdev, cap) \ 1167dc7e38acSHans Petter Selasky MLX5_GET(e_switch_cap, \ 1168dc7e38acSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_ESWITCH], cap) 1169dc7e38acSHans Petter Selasky 1170*e23731dbSKonstantin Belousov #define MLX5_CAP_PORT_SELECTION(mdev, cap) \ 1171*e23731dbSKonstantin Belousov MLX5_GET(port_selection_cap, \ 1172*e23731dbSKonstantin Belousov mdev->hca_caps_cur[MLX5_CAP_PORT_SELECTION], cap) 1173*e23731dbSKonstantin Belousov 1174*e23731dbSKonstantin Belousov #define MLX5_CAP_PORT_SELECTION_MAX(mdev, cap) \ 1175*e23731dbSKonstantin Belousov MLX5_GET(port_selection_cap, \ 1176*e23731dbSKonstantin Belousov mdev->hca_caps_max[MLX5_CAP_PORT_SELECTION], cap) 1177*e23731dbSKonstantin Belousov 1178*e23731dbSKonstantin Belousov #define MLX5_CAP_ADV_VIRTUALIZATION(mdev, cap) \ 1179*e23731dbSKonstantin Belousov MLX5_GET(adv_virtualization_cap, \ 1180*e23731dbSKonstantin Belousov mdev->hca_caps_cur[MLX5_CAP_ADV_VIRTUALIZATION], cap) 1181*e23731dbSKonstantin Belousov 1182*e23731dbSKonstantin Belousov #define MLX5_CAP_ADV_VIRTUALIZATION_MAX(mdev, cap) \ 1183*e23731dbSKonstantin Belousov MLX5_GET(adv_virtualization_cap, \ 1184*e23731dbSKonstantin Belousov mdev->hca_caps_max[MLX5_CAP_ADV_VIRTUALIZATION], cap) 1185*e23731dbSKonstantin Belousov 1186*e23731dbSKonstantin Belousov #define MLX5_CAP_FLOWTABLE_PORT_SELECTION(mdev, cap) \ 1187*e23731dbSKonstantin Belousov MLX5_CAP_PORT_SELECTION(mdev, flow_table_properties_port_selection.cap) 1188*e23731dbSKonstantin Belousov 1189*e23731dbSKonstantin Belousov #define MLX5_CAP_FLOWTABLE_PORT_SELECTION_MAX(mdev, cap) \ 1190*e23731dbSKonstantin Belousov MLX5_CAP_PORT_SELECTION_MAX(mdev, flow_table_properties_port_selection.cap) 1191*e23731dbSKonstantin Belousov 1192dc7e38acSHans Petter Selasky #define MLX5_CAP_ODP(mdev, cap)\ 1193dc7e38acSHans Petter Selasky MLX5_GET(odp_cap, mdev->hca_caps_cur[MLX5_CAP_ODP], cap) 1194dc7e38acSHans Petter Selasky 1195dc7e38acSHans Petter Selasky #define MLX5_CAP_ODP_MAX(mdev, cap)\ 1196dc7e38acSHans Petter Selasky MLX5_GET(odp_cap, mdev->hca_caps_max[MLX5_CAP_ODP], cap) 1197dc7e38acSHans Petter Selasky 1198cb4e4a6eSHans Petter Selasky #define MLX5_CAP_SNAPSHOT(mdev, cap) \ 1199cb4e4a6eSHans Petter Selasky MLX5_GET(snapshot_cap, \ 1200cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_SNAPSHOT], cap) 1201cb4e4a6eSHans Petter Selasky 1202cb4e4a6eSHans Petter Selasky #define MLX5_CAP_SNAPSHOT_MAX(mdev, cap) \ 1203cb4e4a6eSHans Petter Selasky MLX5_GET(snapshot_cap, \ 1204cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_SNAPSHOT], cap) 1205cb4e4a6eSHans Petter Selasky 1206cb4e4a6eSHans Petter Selasky #define MLX5_CAP_EOIB_OFFLOADS(mdev, cap) \ 1207cb4e4a6eSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 1208cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_EOIB_OFFLOADS], cap) 1209cb4e4a6eSHans Petter Selasky 1210cb4e4a6eSHans Petter Selasky #define MLX5_CAP_EOIB_OFFLOADS_MAX(mdev, cap) \ 1211cb4e4a6eSHans Petter Selasky MLX5_GET(per_protocol_networking_offload_caps,\ 1212cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_EOIB_OFFLOADS], cap) 1213cb4e4a6eSHans Petter Selasky 1214cb4e4a6eSHans Petter Selasky #define MLX5_CAP_DEBUG(mdev, cap) \ 1215cb4e4a6eSHans Petter Selasky MLX5_GET(debug_cap, \ 1216cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_DEBUG], cap) 1217cb4e4a6eSHans Petter Selasky 1218cb4e4a6eSHans Petter Selasky #define MLX5_CAP_DEBUG_MAX(mdev, cap) \ 1219cb4e4a6eSHans Petter Selasky MLX5_GET(debug_cap, \ 1220cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_DEBUG], cap) 1221cb4e4a6eSHans Petter Selasky 1222cb4e4a6eSHans Petter Selasky #define MLX5_CAP_QOS(mdev, cap) \ 1223cb4e4a6eSHans Petter Selasky MLX5_GET(qos_cap,\ 1224cb4e4a6eSHans Petter Selasky mdev->hca_caps_cur[MLX5_CAP_QOS], cap) 1225cb4e4a6eSHans Petter Selasky 1226cb4e4a6eSHans Petter Selasky #define MLX5_CAP_QOS_MAX(mdev, cap) \ 1227cb4e4a6eSHans Petter Selasky MLX5_GET(qos_cap,\ 1228cb4e4a6eSHans Petter Selasky mdev->hca_caps_max[MLX5_CAP_QOS], cap) 1229cb4e4a6eSHans Petter Selasky 12305a8145f6SHans Petter Selasky #define MLX5_CAP_PCAM_FEATURE(mdev, fld) \ 12315a8145f6SHans Petter Selasky MLX5_GET(pcam_reg, (mdev)->caps.pcam, feature_cap_mask.enhanced_features.fld) 12325a8145f6SHans Petter Selasky 123396425f44SHans Petter Selasky #define MLX5_CAP_PCAM_REG(mdev, reg) \ 123496425f44SHans Petter Selasky MLX5_GET(pcam_reg, (mdev)->caps.pcam, port_access_reg_cap_mask.regs_5000_to_507f.reg) 123596425f44SHans Petter Selasky 12365a8145f6SHans Petter Selasky #define MLX5_CAP_MCAM_FEATURE(mdev, fld) \ 12375a8145f6SHans Petter Selasky MLX5_GET(mcam_reg, (mdev)->caps.mcam, mng_feature_cap_mask.enhanced_features.fld) 12385a8145f6SHans Petter Selasky 12399e3c0999SHans Petter Selasky #define MLX5_CAP_MCAM_REG(mdev, reg) \ 12409e3c0999SHans Petter Selasky MLX5_GET(mcam_reg, (mdev)->caps.mcam, mng_access_reg_cap_mask.access_regs.reg) 12419e3c0999SHans Petter Selasky 1242ed0cee0bSHans Petter Selasky #define MLX5_CAP_QCAM_REG(mdev, fld) \ 1243ed0cee0bSHans Petter Selasky MLX5_GET(qcam_reg, (mdev)->caps.qcam, qos_access_reg_cap_mask.reg_cap.fld) 1244ed0cee0bSHans Petter Selasky 1245ed0cee0bSHans Petter Selasky #define MLX5_CAP_QCAM_FEATURE(mdev, fld) \ 1246ed0cee0bSHans Petter Selasky MLX5_GET(qcam_reg, (mdev)->caps.qcam, qos_feature_cap_mask.feature_cap.fld) 1247ed0cee0bSHans Petter Selasky 1248e9dcd831SSlava Shwartsman #define MLX5_CAP_FPGA(mdev, cap) \ 1249e9dcd831SSlava Shwartsman MLX5_GET(fpga_cap, (mdev)->caps.fpga, cap) 1250e9dcd831SSlava Shwartsman 1251e9dcd831SSlava Shwartsman #define MLX5_CAP64_FPGA(mdev, cap) \ 1252e9dcd831SSlava Shwartsman MLX5_GET64(fpga_cap, (mdev)->caps.fpga, cap) 1253e9dcd831SSlava Shwartsman 125404f1690bSHans Petter Selasky #define MLX5_CAP_TLS(mdev, cap) \ 125504f1690bSHans Petter Selasky MLX5_GET(tls_capabilities, (mdev)->hca_caps_cur[MLX5_CAP_TLS], cap) 125604f1690bSHans Petter Selasky 1257b633e08cSHans Petter Selasky #define MLX5_CAP_DEV_EVENT(mdev, cap)\ 1258b633e08cSHans Petter Selasky MLX5_ADDR_OF(device_event_cap, (mdev)->hca_caps_cur[MLX5_CAP_DEV_EVENT], cap) 1259b633e08cSHans Petter Selasky 1260*e23731dbSKonstantin Belousov #define MLX5_CAP_IPSEC(mdev, cap) \ 1261*e23731dbSKonstantin Belousov MLX5_GET(ipsec_cap, (mdev)->hca_caps_cur[MLX5_CAP_IPSEC], cap) 1262*e23731dbSKonstantin Belousov 1263dc7e38acSHans Petter Selasky enum { 1264dc7e38acSHans Petter Selasky MLX5_CMD_STAT_OK = 0x0, 1265dc7e38acSHans Petter Selasky MLX5_CMD_STAT_INT_ERR = 0x1, 1266dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_OP_ERR = 0x2, 1267dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_PARAM_ERR = 0x3, 1268dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_SYS_STATE_ERR = 0x4, 1269dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_RES_ERR = 0x5, 1270dc7e38acSHans Petter Selasky MLX5_CMD_STAT_RES_BUSY = 0x6, 1271dc7e38acSHans Petter Selasky MLX5_CMD_STAT_LIM_ERR = 0x8, 1272dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_RES_STATE_ERR = 0x9, 1273dc7e38acSHans Petter Selasky MLX5_CMD_STAT_IX_ERR = 0xa, 1274dc7e38acSHans Petter Selasky MLX5_CMD_STAT_NO_RES_ERR = 0xf, 1275dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_INP_LEN_ERR = 0x50, 1276dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_OUTP_LEN_ERR = 0x51, 1277dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_QP_STATE_ERR = 0x10, 1278dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_PKT_ERR = 0x30, 1279dc7e38acSHans Petter Selasky MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR = 0x40, 1280dc7e38acSHans Petter Selasky }; 1281dc7e38acSHans Petter Selasky 1282dc7e38acSHans Petter Selasky enum { 1283dc7e38acSHans Petter Selasky MLX5_IEEE_802_3_COUNTERS_GROUP = 0x0, 1284dc7e38acSHans Petter Selasky MLX5_RFC_2863_COUNTERS_GROUP = 0x1, 1285dc7e38acSHans Petter Selasky MLX5_RFC_2819_COUNTERS_GROUP = 0x2, 1286dc7e38acSHans Petter Selasky MLX5_RFC_3635_COUNTERS_GROUP = 0x3, 1287dc7e38acSHans Petter Selasky MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP = 0x5, 1288cb022443SHans Petter Selasky MLX5_ETHERNET_DISCARD_COUNTERS_GROUP = 0x6, 1289dc7e38acSHans Petter Selasky MLX5_PER_PRIORITY_COUNTERS_GROUP = 0x10, 1290dc7e38acSHans Petter Selasky MLX5_PER_TRAFFIC_CLASS_COUNTERS_GROUP = 0x11, 1291dc7e38acSHans Petter Selasky MLX5_PHYSICAL_LAYER_COUNTERS_GROUP = 0x12, 12924b109912SHans Petter Selasky MLX5_PHYSICAL_LAYER_STATISTICAL_GROUP = 0x16, 1293cb022443SHans Petter Selasky MLX5_INFINIBAND_PORT_COUNTERS_GROUP = 0x20, 1294dc7e38acSHans Petter Selasky }; 1295dc7e38acSHans Petter Selasky 1296dc7e38acSHans Petter Selasky enum { 1297cb4e4a6eSHans Petter Selasky MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP = 0x0, 1298cb4e4a6eSHans Petter Selasky MLX5_PCIE_LANE_COUNTERS_GROUP = 0x1, 1299cb4e4a6eSHans Petter Selasky MLX5_PCIE_TIMERS_AND_STATES_COUNTERS_GROUP = 0x2, 1300cb4e4a6eSHans Petter Selasky }; 1301cb4e4a6eSHans Petter Selasky 1302cb4e4a6eSHans Petter Selasky enum { 1303dc7e38acSHans Petter Selasky MLX5_CAP_PORT_TYPE_IB = 0x0, 1304dc7e38acSHans Petter Selasky MLX5_CAP_PORT_TYPE_ETH = 0x1, 1305dc7e38acSHans Petter Selasky }; 1306dc7e38acSHans Petter Selasky 1307dc7e38acSHans Petter Selasky enum { 1308dc7e38acSHans Petter Selasky MLX5_CMD_HCA_CAP_MIN_WQE_INLINE_MODE_L2 = 0x0, 1309dc7e38acSHans Petter Selasky MLX5_CMD_HCA_CAP_MIN_WQE_INLINE_MODE_VPORT_CONFIG = 0x1, 1310dc7e38acSHans Petter Selasky MLX5_CMD_HCA_CAP_MIN_WQE_INLINE_MODE_NOT_REQUIRED = 0x2 1311dc7e38acSHans Petter Selasky }; 1312dc7e38acSHans Petter Selasky 131305399002SHans Petter Selasky enum mlx5_inline_modes { 131405399002SHans Petter Selasky MLX5_INLINE_MODE_NONE, 131505399002SHans Petter Selasky MLX5_INLINE_MODE_L2, 131605399002SHans Petter Selasky MLX5_INLINE_MODE_IP, 131705399002SHans Petter Selasky MLX5_INLINE_MODE_TCP_UDP, 131805399002SHans Petter Selasky }; 131905399002SHans Petter Selasky 1320dc7e38acSHans Petter Selasky enum { 1321dc7e38acSHans Petter Selasky MLX5_QUERY_VPORT_STATE_OUT_STATE_FOLLOW = 0x2, 1322dc7e38acSHans Petter Selasky }; 1323dc7e38acSHans Petter Selasky 1324dc7e38acSHans Petter Selasky static inline u16 mlx5_to_sw_pkey_sz(int pkey_sz) 1325dc7e38acSHans Petter Selasky { 1326dc7e38acSHans Petter Selasky if (pkey_sz > MLX5_MAX_LOG_PKEY_TABLE) 1327dc7e38acSHans Petter Selasky return 0; 1328dc7e38acSHans Petter Selasky return MLX5_MIN_PKEY_TABLE_SIZE << pkey_sz; 1329dc7e38acSHans Petter Selasky } 1330dc7e38acSHans Petter Selasky 1331dc7e38acSHans Petter Selasky struct mlx5_ifc_mcia_reg_bits { 1332dc7e38acSHans Petter Selasky u8 l[0x1]; 1333dc7e38acSHans Petter Selasky u8 reserved_0[0x7]; 1334dc7e38acSHans Petter Selasky u8 module[0x8]; 1335dc7e38acSHans Petter Selasky u8 reserved_1[0x8]; 1336dc7e38acSHans Petter Selasky u8 status[0x8]; 1337dc7e38acSHans Petter Selasky 1338dc7e38acSHans Petter Selasky u8 i2c_device_address[0x8]; 1339dc7e38acSHans Petter Selasky u8 page_number[0x8]; 1340dc7e38acSHans Petter Selasky u8 device_address[0x10]; 1341dc7e38acSHans Petter Selasky 1342dc7e38acSHans Petter Selasky u8 reserved_2[0x10]; 1343dc7e38acSHans Petter Selasky u8 size[0x10]; 1344dc7e38acSHans Petter Selasky 1345dc7e38acSHans Petter Selasky u8 reserved_3[0x20]; 1346dc7e38acSHans Petter Selasky 1347dc7e38acSHans Petter Selasky u8 dword_0[0x20]; 1348dc7e38acSHans Petter Selasky u8 dword_1[0x20]; 1349dc7e38acSHans Petter Selasky u8 dword_2[0x20]; 1350dc7e38acSHans Petter Selasky u8 dword_3[0x20]; 1351dc7e38acSHans Petter Selasky u8 dword_4[0x20]; 1352dc7e38acSHans Petter Selasky u8 dword_5[0x20]; 1353dc7e38acSHans Petter Selasky u8 dword_6[0x20]; 1354dc7e38acSHans Petter Selasky u8 dword_7[0x20]; 1355dc7e38acSHans Petter Selasky u8 dword_8[0x20]; 1356dc7e38acSHans Petter Selasky u8 dword_9[0x20]; 1357dc7e38acSHans Petter Selasky u8 dword_10[0x20]; 1358dc7e38acSHans Petter Selasky u8 dword_11[0x20]; 1359dc7e38acSHans Petter Selasky }; 1360dc7e38acSHans Petter Selasky 1361dc7e38acSHans Petter Selasky #define MLX5_CMD_OP_QUERY_EEPROM 0x93c 136290cc1c77SHans Petter Selasky 136390cc1c77SHans Petter Selasky struct mlx5_mini_cqe8 { 136490cc1c77SHans Petter Selasky union { 1365adea303cSHans Petter Selasky __be32 rx_hash_result; 1366adea303cSHans Petter Selasky __be16 checksum; 1367adea303cSHans Petter Selasky __be16 rsvd; 136890cc1c77SHans Petter Selasky struct { 1369adea303cSHans Petter Selasky __be16 wqe_counter; 137090cc1c77SHans Petter Selasky u8 s_wqe_opcode; 137190cc1c77SHans Petter Selasky u8 reserved; 137290cc1c77SHans Petter Selasky } s_wqe_info; 137390cc1c77SHans Petter Selasky }; 1374adea303cSHans Petter Selasky __be32 byte_cnt; 137590cc1c77SHans Petter Selasky }; 137690cc1c77SHans Petter Selasky 137790cc1c77SHans Petter Selasky enum { 137890cc1c77SHans Petter Selasky MLX5_NO_INLINE_DATA, 137990cc1c77SHans Petter Selasky MLX5_INLINE_DATA32_SEG, 138090cc1c77SHans Petter Selasky MLX5_INLINE_DATA64_SEG, 138190cc1c77SHans Petter Selasky MLX5_COMPRESSED, 138290cc1c77SHans Petter Selasky }; 138390cc1c77SHans Petter Selasky 138490cc1c77SHans Petter Selasky enum mlx5_exp_cqe_zip_recv_type { 138590cc1c77SHans Petter Selasky MLX5_CQE_FORMAT_HASH, 138690cc1c77SHans Petter Selasky MLX5_CQE_FORMAT_CSUM, 138790cc1c77SHans Petter Selasky }; 138890cc1c77SHans Petter Selasky 138990cc1c77SHans Petter Selasky #define MLX5E_CQE_FORMAT_MASK 0xc 139090cc1c77SHans Petter Selasky static inline int mlx5_get_cqe_format(const struct mlx5_cqe64 *cqe) 139190cc1c77SHans Petter Selasky { 139290cc1c77SHans Petter Selasky return (cqe->op_own & MLX5E_CQE_FORMAT_MASK) >> 2; 139390cc1c77SHans Petter Selasky } 139490cc1c77SHans Petter Selasky 13956c7057f7SHans Petter Selasky enum { 13966c7057f7SHans Petter Selasky MLX5_GEN_EVENT_SUBTYPE_DELAY_DROP_TIMEOUT = 0x1, 1397adb6fd50SHans Petter Selasky MLX5_GEN_EVENT_SUBTYPE_PCI_POWER_CHANGE_EVENT = 0x5, 13986c7057f7SHans Petter Selasky }; 13996c7057f7SHans Petter Selasky 1400939c79a2SHans Petter Selasky enum { 1401939c79a2SHans Petter Selasky MLX5_FRL_LEVEL3 = 0x8, 1402939c79a2SHans Petter Selasky MLX5_FRL_LEVEL6 = 0x40, 1403939c79a2SHans Petter Selasky }; 1404939c79a2SHans Petter Selasky 1405cb4e4a6eSHans Petter Selasky /* 8 regular priorities + 1 for multicast */ 1406cb4e4a6eSHans Petter Selasky #define MLX5_NUM_BYPASS_FTS 9 1407cb4e4a6eSHans Petter Selasky 1408dc7e38acSHans Petter Selasky #endif /* MLX5_DEVICE_H */ 1409