1*3a9fd824SRoger Pau Monné /****************************************************************************** 2*3a9fd824SRoger Pau Monné * include/public/trace.h 3*3a9fd824SRoger Pau Monné * 4*3a9fd824SRoger Pau Monné * Permission is hereby granted, free of charge, to any person obtaining a copy 5*3a9fd824SRoger Pau Monné * of this software and associated documentation files (the "Software"), to 6*3a9fd824SRoger Pau Monné * deal in the Software without restriction, including without limitation the 7*3a9fd824SRoger Pau Monné * rights to use, copy, modify, merge, publish, distribute, sublicense, and/or 8*3a9fd824SRoger Pau Monné * sell copies of the Software, and to permit persons to whom the Software is 9*3a9fd824SRoger Pau Monné * furnished to do so, subject to the following conditions: 10*3a9fd824SRoger Pau Monné * 11*3a9fd824SRoger Pau Monné * The above copyright notice and this permission notice shall be included in 12*3a9fd824SRoger Pau Monné * all copies or substantial portions of the Software. 13*3a9fd824SRoger Pau Monné * 14*3a9fd824SRoger Pau Monné * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15*3a9fd824SRoger Pau Monné * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16*3a9fd824SRoger Pau Monné * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE 17*3a9fd824SRoger Pau Monné * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 18*3a9fd824SRoger Pau Monné * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 19*3a9fd824SRoger Pau Monné * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 20*3a9fd824SRoger Pau Monné * DEALINGS IN THE SOFTWARE. 21*3a9fd824SRoger Pau Monné * 22*3a9fd824SRoger Pau Monné * Mark Williamson, (C) 2004 Intel Research Cambridge 23*3a9fd824SRoger Pau Monné * Copyright (C) 2005 Bin Ren 24*3a9fd824SRoger Pau Monné */ 25*3a9fd824SRoger Pau Monné 26*3a9fd824SRoger Pau Monné #ifndef __XEN_PUBLIC_TRACE_H__ 27*3a9fd824SRoger Pau Monné #define __XEN_PUBLIC_TRACE_H__ 28*3a9fd824SRoger Pau Monné 29*3a9fd824SRoger Pau Monné #define TRACE_EXTRA_MAX 7 30*3a9fd824SRoger Pau Monné #define TRACE_EXTRA_SHIFT 28 31*3a9fd824SRoger Pau Monné 32*3a9fd824SRoger Pau Monné /* Trace classes */ 33*3a9fd824SRoger Pau Monné #define TRC_CLS_SHIFT 16 34*3a9fd824SRoger Pau Monné #define TRC_GEN 0x0001f000 /* General trace */ 35*3a9fd824SRoger Pau Monné #define TRC_SCHED 0x0002f000 /* Xen Scheduler trace */ 36*3a9fd824SRoger Pau Monné #define TRC_DOM0OP 0x0004f000 /* Xen DOM0 operation trace */ 37*3a9fd824SRoger Pau Monné #define TRC_HVM 0x0008f000 /* Xen HVM trace */ 38*3a9fd824SRoger Pau Monné #define TRC_MEM 0x0010f000 /* Xen memory trace */ 39*3a9fd824SRoger Pau Monné #define TRC_PV 0x0020f000 /* Xen PV traces */ 40*3a9fd824SRoger Pau Monné #define TRC_SHADOW 0x0040f000 /* Xen shadow tracing */ 41*3a9fd824SRoger Pau Monné #define TRC_HW 0x0080f000 /* Xen hardware-related traces */ 42*3a9fd824SRoger Pau Monné #define TRC_GUEST 0x0800f000 /* Guest-generated traces */ 43*3a9fd824SRoger Pau Monné #define TRC_ALL 0x0ffff000 44*3a9fd824SRoger Pau Monné #define TRC_HD_TO_EVENT(x) ((x)&0x0fffffff) 45*3a9fd824SRoger Pau Monné #define TRC_HD_CYCLE_FLAG (1UL<<31) 46*3a9fd824SRoger Pau Monné #define TRC_HD_INCLUDES_CYCLE_COUNT(x) ( !!( (x) & TRC_HD_CYCLE_FLAG ) ) 47*3a9fd824SRoger Pau Monné #define TRC_HD_EXTRA(x) (((x)>>TRACE_EXTRA_SHIFT)&TRACE_EXTRA_MAX) 48*3a9fd824SRoger Pau Monné 49*3a9fd824SRoger Pau Monné /* Trace subclasses */ 50*3a9fd824SRoger Pau Monné #define TRC_SUBCLS_SHIFT 12 51*3a9fd824SRoger Pau Monné 52*3a9fd824SRoger Pau Monné /* trace subclasses for SVM */ 53*3a9fd824SRoger Pau Monné #define TRC_HVM_ENTRYEXIT 0x00081000 /* VMENTRY and #VMEXIT */ 54*3a9fd824SRoger Pau Monné #define TRC_HVM_HANDLER 0x00082000 /* various HVM handlers */ 55*3a9fd824SRoger Pau Monné #define TRC_HVM_EMUL 0x00084000 /* emulated devices */ 56*3a9fd824SRoger Pau Monné 57*3a9fd824SRoger Pau Monné #define TRC_SCHED_MIN 0x00021000 /* Just runstate changes */ 58*3a9fd824SRoger Pau Monné #define TRC_SCHED_CLASS 0x00022000 /* Scheduler-specific */ 59*3a9fd824SRoger Pau Monné #define TRC_SCHED_VERBOSE 0x00028000 /* More inclusive scheduling */ 60*3a9fd824SRoger Pau Monné 61*3a9fd824SRoger Pau Monné /* 62*3a9fd824SRoger Pau Monné * The highest 3 bits of the last 12 bits of TRC_SCHED_CLASS above are 63*3a9fd824SRoger Pau Monné * reserved for encoding what scheduler produced the information. The 64*3a9fd824SRoger Pau Monné * actual event is encoded in the last 9 bits. 65*3a9fd824SRoger Pau Monné * 66*3a9fd824SRoger Pau Monné * This means we have 8 scheduling IDs available (which means at most 8 67*3a9fd824SRoger Pau Monné * schedulers generating events) and, in each scheduler, up to 512 68*3a9fd824SRoger Pau Monné * different events. 69*3a9fd824SRoger Pau Monné */ 70*3a9fd824SRoger Pau Monné #define TRC_SCHED_ID_BITS 3 71*3a9fd824SRoger Pau Monné #define TRC_SCHED_ID_SHIFT (TRC_SUBCLS_SHIFT - TRC_SCHED_ID_BITS) 72*3a9fd824SRoger Pau Monné #define TRC_SCHED_ID_MASK (((1UL<<TRC_SCHED_ID_BITS) - 1) << TRC_SCHED_ID_SHIFT) 73*3a9fd824SRoger Pau Monné #define TRC_SCHED_EVT_MASK (~(TRC_SCHED_ID_MASK)) 74*3a9fd824SRoger Pau Monné 75*3a9fd824SRoger Pau Monné /* Per-scheduler IDs, to identify scheduler specific events */ 76*3a9fd824SRoger Pau Monné #define TRC_SCHED_CSCHED 0 77*3a9fd824SRoger Pau Monné #define TRC_SCHED_CSCHED2 1 78*3a9fd824SRoger Pau Monné /* #define XEN_SCHEDULER_SEDF 2 (Removed) */ 79*3a9fd824SRoger Pau Monné #define TRC_SCHED_ARINC653 3 80*3a9fd824SRoger Pau Monné #define TRC_SCHED_RTDS 4 81*3a9fd824SRoger Pau Monné #define TRC_SCHED_SNULL 5 82*3a9fd824SRoger Pau Monné 83*3a9fd824SRoger Pau Monné /* Per-scheduler tracing */ 84*3a9fd824SRoger Pau Monné #define TRC_SCHED_CLASS_EVT(_c, _e) \ 85*3a9fd824SRoger Pau Monné ( ( TRC_SCHED_CLASS | \ 86*3a9fd824SRoger Pau Monné ((TRC_SCHED_##_c << TRC_SCHED_ID_SHIFT) & TRC_SCHED_ID_MASK) ) + \ 87*3a9fd824SRoger Pau Monné (_e & TRC_SCHED_EVT_MASK) ) 88*3a9fd824SRoger Pau Monné 89*3a9fd824SRoger Pau Monné /* Trace classes for DOM0 operations */ 90*3a9fd824SRoger Pau Monné #define TRC_DOM0_DOMOPS 0x00041000 /* Domains manipulations */ 91*3a9fd824SRoger Pau Monné 92*3a9fd824SRoger Pau Monné /* Trace classes for Hardware */ 93*3a9fd824SRoger Pau Monné #define TRC_HW_PM 0x00801000 /* Power management traces */ 94*3a9fd824SRoger Pau Monné #define TRC_HW_IRQ 0x00802000 /* Traces relating to the handling of IRQs */ 95*3a9fd824SRoger Pau Monné 96*3a9fd824SRoger Pau Monné /* Trace events per class */ 97*3a9fd824SRoger Pau Monné #define TRC_LOST_RECORDS (TRC_GEN + 1) 98*3a9fd824SRoger Pau Monné #define TRC_TRACE_WRAP_BUFFER (TRC_GEN + 2) 99*3a9fd824SRoger Pau Monné #define TRC_TRACE_CPU_CHANGE (TRC_GEN + 3) 100*3a9fd824SRoger Pau Monné 101*3a9fd824SRoger Pau Monné #define TRC_SCHED_RUNSTATE_CHANGE (TRC_SCHED_MIN + 1) 102*3a9fd824SRoger Pau Monné #define TRC_SCHED_CONTINUE_RUNNING (TRC_SCHED_MIN + 2) 103*3a9fd824SRoger Pau Monné #define TRC_SCHED_DOM_ADD (TRC_SCHED_VERBOSE + 1) 104*3a9fd824SRoger Pau Monné #define TRC_SCHED_DOM_REM (TRC_SCHED_VERBOSE + 2) 105*3a9fd824SRoger Pau Monné #define TRC_SCHED_SLEEP (TRC_SCHED_VERBOSE + 3) 106*3a9fd824SRoger Pau Monné #define TRC_SCHED_WAKE (TRC_SCHED_VERBOSE + 4) 107*3a9fd824SRoger Pau Monné #define TRC_SCHED_YIELD (TRC_SCHED_VERBOSE + 5) 108*3a9fd824SRoger Pau Monné #define TRC_SCHED_BLOCK (TRC_SCHED_VERBOSE + 6) 109*3a9fd824SRoger Pau Monné #define TRC_SCHED_SHUTDOWN (TRC_SCHED_VERBOSE + 7) 110*3a9fd824SRoger Pau Monné #define TRC_SCHED_CTL (TRC_SCHED_VERBOSE + 8) 111*3a9fd824SRoger Pau Monné #define TRC_SCHED_ADJDOM (TRC_SCHED_VERBOSE + 9) 112*3a9fd824SRoger Pau Monné #define TRC_SCHED_SWITCH (TRC_SCHED_VERBOSE + 10) 113*3a9fd824SRoger Pau Monné #define TRC_SCHED_S_TIMER_FN (TRC_SCHED_VERBOSE + 11) 114*3a9fd824SRoger Pau Monné #define TRC_SCHED_T_TIMER_FN (TRC_SCHED_VERBOSE + 12) 115*3a9fd824SRoger Pau Monné #define TRC_SCHED_DOM_TIMER_FN (TRC_SCHED_VERBOSE + 13) 116*3a9fd824SRoger Pau Monné #define TRC_SCHED_SWITCH_INFPREV (TRC_SCHED_VERBOSE + 14) 117*3a9fd824SRoger Pau Monné #define TRC_SCHED_SWITCH_INFNEXT (TRC_SCHED_VERBOSE + 15) 118*3a9fd824SRoger Pau Monné #define TRC_SCHED_SHUTDOWN_CODE (TRC_SCHED_VERBOSE + 16) 119*3a9fd824SRoger Pau Monné #define TRC_SCHED_SWITCH_INFCONT (TRC_SCHED_VERBOSE + 17) 120*3a9fd824SRoger Pau Monné 121*3a9fd824SRoger Pau Monné #define TRC_DOM0_DOM_ADD (TRC_DOM0_DOMOPS + 1) 122*3a9fd824SRoger Pau Monné #define TRC_DOM0_DOM_REM (TRC_DOM0_DOMOPS + 2) 123*3a9fd824SRoger Pau Monné 124*3a9fd824SRoger Pau Monné #define TRC_MEM_PAGE_GRANT_MAP (TRC_MEM + 1) 125*3a9fd824SRoger Pau Monné #define TRC_MEM_PAGE_GRANT_UNMAP (TRC_MEM + 2) 126*3a9fd824SRoger Pau Monné #define TRC_MEM_PAGE_GRANT_TRANSFER (TRC_MEM + 3) 127*3a9fd824SRoger Pau Monné #define TRC_MEM_SET_P2M_ENTRY (TRC_MEM + 4) 128*3a9fd824SRoger Pau Monné #define TRC_MEM_DECREASE_RESERVATION (TRC_MEM + 5) 129*3a9fd824SRoger Pau Monné #define TRC_MEM_POD_POPULATE (TRC_MEM + 16) 130*3a9fd824SRoger Pau Monné #define TRC_MEM_POD_ZERO_RECLAIM (TRC_MEM + 17) 131*3a9fd824SRoger Pau Monné #define TRC_MEM_POD_SUPERPAGE_SPLINTER (TRC_MEM + 18) 132*3a9fd824SRoger Pau Monné 133*3a9fd824SRoger Pau Monné #define TRC_PV_ENTRY 0x00201000 /* Hypervisor entry points for PV guests. */ 134*3a9fd824SRoger Pau Monné #define TRC_PV_SUBCALL 0x00202000 /* Sub-call in a multicall hypercall */ 135*3a9fd824SRoger Pau Monné 136*3a9fd824SRoger Pau Monné #define TRC_PV_HYPERCALL (TRC_PV_ENTRY + 1) 137*3a9fd824SRoger Pau Monné #define TRC_PV_TRAP (TRC_PV_ENTRY + 3) 138*3a9fd824SRoger Pau Monné #define TRC_PV_PAGE_FAULT (TRC_PV_ENTRY + 4) 139*3a9fd824SRoger Pau Monné #define TRC_PV_FORCED_INVALID_OP (TRC_PV_ENTRY + 5) 140*3a9fd824SRoger Pau Monné #define TRC_PV_EMULATE_PRIVOP (TRC_PV_ENTRY + 6) 141*3a9fd824SRoger Pau Monné #define TRC_PV_EMULATE_4GB (TRC_PV_ENTRY + 7) 142*3a9fd824SRoger Pau Monné #define TRC_PV_MATH_STATE_RESTORE (TRC_PV_ENTRY + 8) 143*3a9fd824SRoger Pau Monné #define TRC_PV_PAGING_FIXUP (TRC_PV_ENTRY + 9) 144*3a9fd824SRoger Pau Monné #define TRC_PV_GDT_LDT_MAPPING_FAULT (TRC_PV_ENTRY + 10) 145*3a9fd824SRoger Pau Monné #define TRC_PV_PTWR_EMULATION (TRC_PV_ENTRY + 11) 146*3a9fd824SRoger Pau Monné #define TRC_PV_PTWR_EMULATION_PAE (TRC_PV_ENTRY + 12) 147*3a9fd824SRoger Pau Monné #define TRC_PV_HYPERCALL_V2 (TRC_PV_ENTRY + 13) 148*3a9fd824SRoger Pau Monné #define TRC_PV_HYPERCALL_SUBCALL (TRC_PV_SUBCALL + 14) 149*3a9fd824SRoger Pau Monné 150*3a9fd824SRoger Pau Monné /* 151*3a9fd824SRoger Pau Monné * TRC_PV_HYPERCALL_V2 format 152*3a9fd824SRoger Pau Monné * 153*3a9fd824SRoger Pau Monné * Only some of the hypercall argument are recorded. Bit fields A0 to 154*3a9fd824SRoger Pau Monné * A5 in the first extra word are set if the argument is present and 155*3a9fd824SRoger Pau Monné * the arguments themselves are packed sequentially in the following 156*3a9fd824SRoger Pau Monné * words. 157*3a9fd824SRoger Pau Monné * 158*3a9fd824SRoger Pau Monné * The TRC_64_FLAG bit is not set for these events (even if there are 159*3a9fd824SRoger Pau Monné * 64-bit arguments in the record). 160*3a9fd824SRoger Pau Monné * 161*3a9fd824SRoger Pau Monné * Word 162*3a9fd824SRoger Pau Monné * 0 bit 31 30|29 28|27 26|25 24|23 22|21 20|19 ... 0 163*3a9fd824SRoger Pau Monné * A5 |A4 |A3 |A2 |A1 |A0 |Hypercall op 164*3a9fd824SRoger Pau Monné * 1 First 32 bit (or low word of first 64 bit) arg in record 165*3a9fd824SRoger Pau Monné * 2 Second 32 bit (or high word of first 64 bit) arg in record 166*3a9fd824SRoger Pau Monné * ... 167*3a9fd824SRoger Pau Monné * 168*3a9fd824SRoger Pau Monné * A0-A5 bitfield values: 169*3a9fd824SRoger Pau Monné * 170*3a9fd824SRoger Pau Monné * 00b Argument not present 171*3a9fd824SRoger Pau Monné * 01b 32-bit argument present 172*3a9fd824SRoger Pau Monné * 10b 64-bit argument present 173*3a9fd824SRoger Pau Monné * 11b Reserved 174*3a9fd824SRoger Pau Monné */ 175*3a9fd824SRoger Pau Monné #define TRC_PV_HYPERCALL_V2_ARG_32(i) (0x1 << (20 + 2*(i))) 176*3a9fd824SRoger Pau Monné #define TRC_PV_HYPERCALL_V2_ARG_64(i) (0x2 << (20 + 2*(i))) 177*3a9fd824SRoger Pau Monné #define TRC_PV_HYPERCALL_V2_ARG_MASK (0xfff00000) 178*3a9fd824SRoger Pau Monné 179*3a9fd824SRoger Pau Monné #define TRC_SHADOW_NOT_SHADOW (TRC_SHADOW + 1) 180*3a9fd824SRoger Pau Monné #define TRC_SHADOW_FAST_PROPAGATE (TRC_SHADOW + 2) 181*3a9fd824SRoger Pau Monné #define TRC_SHADOW_FAST_MMIO (TRC_SHADOW + 3) 182*3a9fd824SRoger Pau Monné #define TRC_SHADOW_FALSE_FAST_PATH (TRC_SHADOW + 4) 183*3a9fd824SRoger Pau Monné #define TRC_SHADOW_MMIO (TRC_SHADOW + 5) 184*3a9fd824SRoger Pau Monné #define TRC_SHADOW_FIXUP (TRC_SHADOW + 6) 185*3a9fd824SRoger Pau Monné #define TRC_SHADOW_DOMF_DYING (TRC_SHADOW + 7) 186*3a9fd824SRoger Pau Monné #define TRC_SHADOW_EMULATE (TRC_SHADOW + 8) 187*3a9fd824SRoger Pau Monné #define TRC_SHADOW_EMULATE_UNSHADOW_USER (TRC_SHADOW + 9) 188*3a9fd824SRoger Pau Monné #define TRC_SHADOW_EMULATE_UNSHADOW_EVTINJ (TRC_SHADOW + 10) 189*3a9fd824SRoger Pau Monné #define TRC_SHADOW_EMULATE_UNSHADOW_UNHANDLED (TRC_SHADOW + 11) 190*3a9fd824SRoger Pau Monné #define TRC_SHADOW_WRMAP_BF (TRC_SHADOW + 12) 191*3a9fd824SRoger Pau Monné #define TRC_SHADOW_PREALLOC_UNPIN (TRC_SHADOW + 13) 192*3a9fd824SRoger Pau Monné #define TRC_SHADOW_RESYNC_FULL (TRC_SHADOW + 14) 193*3a9fd824SRoger Pau Monné #define TRC_SHADOW_RESYNC_ONLY (TRC_SHADOW + 15) 194*3a9fd824SRoger Pau Monné 195*3a9fd824SRoger Pau Monné /* trace events per subclass */ 196*3a9fd824SRoger Pau Monné #define TRC_HVM_NESTEDFLAG (0x400) 197*3a9fd824SRoger Pau Monné #define TRC_HVM_VMENTRY (TRC_HVM_ENTRYEXIT + 0x01) 198*3a9fd824SRoger Pau Monné #define TRC_HVM_VMEXIT (TRC_HVM_ENTRYEXIT + 0x02) 199*3a9fd824SRoger Pau Monné #define TRC_HVM_VMEXIT64 (TRC_HVM_ENTRYEXIT + TRC_64_FLAG + 0x02) 200*3a9fd824SRoger Pau Monné #define TRC_HVM_PF_XEN (TRC_HVM_HANDLER + 0x01) 201*3a9fd824SRoger Pau Monné #define TRC_HVM_PF_XEN64 (TRC_HVM_HANDLER + TRC_64_FLAG + 0x01) 202*3a9fd824SRoger Pau Monné #define TRC_HVM_PF_INJECT (TRC_HVM_HANDLER + 0x02) 203*3a9fd824SRoger Pau Monné #define TRC_HVM_PF_INJECT64 (TRC_HVM_HANDLER + TRC_64_FLAG + 0x02) 204*3a9fd824SRoger Pau Monné #define TRC_HVM_INJ_EXC (TRC_HVM_HANDLER + 0x03) 205*3a9fd824SRoger Pau Monné #define TRC_HVM_INJ_VIRQ (TRC_HVM_HANDLER + 0x04) 206*3a9fd824SRoger Pau Monné #define TRC_HVM_REINJ_VIRQ (TRC_HVM_HANDLER + 0x05) 207*3a9fd824SRoger Pau Monné #define TRC_HVM_IO_READ (TRC_HVM_HANDLER + 0x06) 208*3a9fd824SRoger Pau Monné #define TRC_HVM_IO_WRITE (TRC_HVM_HANDLER + 0x07) 209*3a9fd824SRoger Pau Monné #define TRC_HVM_CR_READ (TRC_HVM_HANDLER + 0x08) 210*3a9fd824SRoger Pau Monné #define TRC_HVM_CR_READ64 (TRC_HVM_HANDLER + TRC_64_FLAG + 0x08) 211*3a9fd824SRoger Pau Monné #define TRC_HVM_CR_WRITE (TRC_HVM_HANDLER + 0x09) 212*3a9fd824SRoger Pau Monné #define TRC_HVM_CR_WRITE64 (TRC_HVM_HANDLER + TRC_64_FLAG + 0x09) 213*3a9fd824SRoger Pau Monné #define TRC_HVM_DR_READ (TRC_HVM_HANDLER + 0x0A) 214*3a9fd824SRoger Pau Monné #define TRC_HVM_DR_WRITE (TRC_HVM_HANDLER + 0x0B) 215*3a9fd824SRoger Pau Monné #define TRC_HVM_MSR_READ (TRC_HVM_HANDLER + 0x0C) 216*3a9fd824SRoger Pau Monné #define TRC_HVM_MSR_WRITE (TRC_HVM_HANDLER + 0x0D) 217*3a9fd824SRoger Pau Monné #define TRC_HVM_CPUID (TRC_HVM_HANDLER + 0x0E) 218*3a9fd824SRoger Pau Monné #define TRC_HVM_INTR (TRC_HVM_HANDLER + 0x0F) 219*3a9fd824SRoger Pau Monné #define TRC_HVM_NMI (TRC_HVM_HANDLER + 0x10) 220*3a9fd824SRoger Pau Monné #define TRC_HVM_SMI (TRC_HVM_HANDLER + 0x11) 221*3a9fd824SRoger Pau Monné #define TRC_HVM_VMMCALL (TRC_HVM_HANDLER + 0x12) 222*3a9fd824SRoger Pau Monné #define TRC_HVM_HLT (TRC_HVM_HANDLER + 0x13) 223*3a9fd824SRoger Pau Monné #define TRC_HVM_INVLPG (TRC_HVM_HANDLER + 0x14) 224*3a9fd824SRoger Pau Monné #define TRC_HVM_INVLPG64 (TRC_HVM_HANDLER + TRC_64_FLAG + 0x14) 225*3a9fd824SRoger Pau Monné #define TRC_HVM_MCE (TRC_HVM_HANDLER + 0x15) 226*3a9fd824SRoger Pau Monné #define TRC_HVM_IOPORT_READ (TRC_HVM_HANDLER + 0x16) 227*3a9fd824SRoger Pau Monné #define TRC_HVM_IOMEM_READ (TRC_HVM_HANDLER + 0x17) 228*3a9fd824SRoger Pau Monné #define TRC_HVM_CLTS (TRC_HVM_HANDLER + 0x18) 229*3a9fd824SRoger Pau Monné #define TRC_HVM_LMSW (TRC_HVM_HANDLER + 0x19) 230*3a9fd824SRoger Pau Monné #define TRC_HVM_LMSW64 (TRC_HVM_HANDLER + TRC_64_FLAG + 0x19) 231*3a9fd824SRoger Pau Monné #define TRC_HVM_RDTSC (TRC_HVM_HANDLER + 0x1a) 232*3a9fd824SRoger Pau Monné #define TRC_HVM_INTR_WINDOW (TRC_HVM_HANDLER + 0x20) 233*3a9fd824SRoger Pau Monné #define TRC_HVM_NPF (TRC_HVM_HANDLER + 0x21) 234*3a9fd824SRoger Pau Monné #define TRC_HVM_REALMODE_EMULATE (TRC_HVM_HANDLER + 0x22) 235*3a9fd824SRoger Pau Monné #define TRC_HVM_TRAP (TRC_HVM_HANDLER + 0x23) 236*3a9fd824SRoger Pau Monné #define TRC_HVM_TRAP_DEBUG (TRC_HVM_HANDLER + 0x24) 237*3a9fd824SRoger Pau Monné #define TRC_HVM_VLAPIC (TRC_HVM_HANDLER + 0x25) 238*3a9fd824SRoger Pau Monné #define TRC_HVM_XCR_READ64 (TRC_HVM_HANDLER + TRC_64_FLAG + 0x26) 239*3a9fd824SRoger Pau Monné #define TRC_HVM_XCR_WRITE64 (TRC_HVM_HANDLER + TRC_64_FLAG + 0x27) 240*3a9fd824SRoger Pau Monné 241*3a9fd824SRoger Pau Monné #define TRC_HVM_IOPORT_WRITE (TRC_HVM_HANDLER + 0x216) 242*3a9fd824SRoger Pau Monné #define TRC_HVM_IOMEM_WRITE (TRC_HVM_HANDLER + 0x217) 243*3a9fd824SRoger Pau Monné 244*3a9fd824SRoger Pau Monné /* Trace events for emulated devices */ 245*3a9fd824SRoger Pau Monné #define TRC_HVM_EMUL_HPET_START_TIMER (TRC_HVM_EMUL + 0x1) 246*3a9fd824SRoger Pau Monné #define TRC_HVM_EMUL_PIT_START_TIMER (TRC_HVM_EMUL + 0x2) 247*3a9fd824SRoger Pau Monné #define TRC_HVM_EMUL_RTC_START_TIMER (TRC_HVM_EMUL + 0x3) 248*3a9fd824SRoger Pau Monné #define TRC_HVM_EMUL_LAPIC_START_TIMER (TRC_HVM_EMUL + 0x4) 249*3a9fd824SRoger Pau Monné #define TRC_HVM_EMUL_HPET_STOP_TIMER (TRC_HVM_EMUL + 0x5) 250*3a9fd824SRoger Pau Monné #define TRC_HVM_EMUL_PIT_STOP_TIMER (TRC_HVM_EMUL + 0x6) 251*3a9fd824SRoger Pau Monné #define TRC_HVM_EMUL_RTC_STOP_TIMER (TRC_HVM_EMUL + 0x7) 252*3a9fd824SRoger Pau Monné #define TRC_HVM_EMUL_LAPIC_STOP_TIMER (TRC_HVM_EMUL + 0x8) 253*3a9fd824SRoger Pau Monné #define TRC_HVM_EMUL_PIT_TIMER_CB (TRC_HVM_EMUL + 0x9) 254*3a9fd824SRoger Pau Monné #define TRC_HVM_EMUL_LAPIC_TIMER_CB (TRC_HVM_EMUL + 0xA) 255*3a9fd824SRoger Pau Monné #define TRC_HVM_EMUL_PIC_INT_OUTPUT (TRC_HVM_EMUL + 0xB) 256*3a9fd824SRoger Pau Monné #define TRC_HVM_EMUL_PIC_KICK (TRC_HVM_EMUL + 0xC) 257*3a9fd824SRoger Pau Monné #define TRC_HVM_EMUL_PIC_INTACK (TRC_HVM_EMUL + 0xD) 258*3a9fd824SRoger Pau Monné #define TRC_HVM_EMUL_PIC_POSEDGE (TRC_HVM_EMUL + 0xE) 259*3a9fd824SRoger Pau Monné #define TRC_HVM_EMUL_PIC_NEGEDGE (TRC_HVM_EMUL + 0xF) 260*3a9fd824SRoger Pau Monné #define TRC_HVM_EMUL_PIC_PEND_IRQ_CALL (TRC_HVM_EMUL + 0x10) 261*3a9fd824SRoger Pau Monné #define TRC_HVM_EMUL_LAPIC_PIC_INTR (TRC_HVM_EMUL + 0x11) 262*3a9fd824SRoger Pau Monné 263*3a9fd824SRoger Pau Monné /* trace events for per class */ 264*3a9fd824SRoger Pau Monné #define TRC_PM_FREQ_CHANGE (TRC_HW_PM + 0x01) 265*3a9fd824SRoger Pau Monné #define TRC_PM_IDLE_ENTRY (TRC_HW_PM + 0x02) 266*3a9fd824SRoger Pau Monné #define TRC_PM_IDLE_EXIT (TRC_HW_PM + 0x03) 267*3a9fd824SRoger Pau Monné 268*3a9fd824SRoger Pau Monné /* Trace events for IRQs */ 269*3a9fd824SRoger Pau Monné #define TRC_HW_IRQ_MOVE_CLEANUP_DELAY (TRC_HW_IRQ + 0x1) 270*3a9fd824SRoger Pau Monné #define TRC_HW_IRQ_MOVE_CLEANUP (TRC_HW_IRQ + 0x2) 271*3a9fd824SRoger Pau Monné #define TRC_HW_IRQ_BIND_VECTOR (TRC_HW_IRQ + 0x3) 272*3a9fd824SRoger Pau Monné #define TRC_HW_IRQ_CLEAR_VECTOR (TRC_HW_IRQ + 0x4) 273*3a9fd824SRoger Pau Monné #define TRC_HW_IRQ_MOVE_FINISH (TRC_HW_IRQ + 0x5) 274*3a9fd824SRoger Pau Monné #define TRC_HW_IRQ_ASSIGN_VECTOR (TRC_HW_IRQ + 0x6) 275*3a9fd824SRoger Pau Monné #define TRC_HW_IRQ_UNMAPPED_VECTOR (TRC_HW_IRQ + 0x7) 276*3a9fd824SRoger Pau Monné #define TRC_HW_IRQ_HANDLED (TRC_HW_IRQ + 0x8) 277*3a9fd824SRoger Pau Monné 278*3a9fd824SRoger Pau Monné /* 279*3a9fd824SRoger Pau Monné * Event Flags 280*3a9fd824SRoger Pau Monné * 281*3a9fd824SRoger Pau Monné * Some events (e.g, TRC_PV_TRAP and TRC_HVM_IOMEM_READ) have multiple 282*3a9fd824SRoger Pau Monné * record formats. These event flags distinguish between the 283*3a9fd824SRoger Pau Monné * different formats. 284*3a9fd824SRoger Pau Monné */ 285*3a9fd824SRoger Pau Monné #define TRC_64_FLAG 0x100 /* Addresses are 64 bits (instead of 32 bits) */ 286*3a9fd824SRoger Pau Monné 287*3a9fd824SRoger Pau Monné /* This structure represents a single trace buffer record. */ 288*3a9fd824SRoger Pau Monné struct t_rec { 289*3a9fd824SRoger Pau Monné uint32_t event:28; 290*3a9fd824SRoger Pau Monné uint32_t extra_u32:3; /* # entries in trailing extra_u32[] array */ 291*3a9fd824SRoger Pau Monné uint32_t cycles_included:1; /* u.cycles or u.no_cycles? */ 292*3a9fd824SRoger Pau Monné union { 293*3a9fd824SRoger Pau Monné struct { 294*3a9fd824SRoger Pau Monné uint32_t cycles_lo, cycles_hi; /* cycle counter timestamp */ 295*3a9fd824SRoger Pau Monné uint32_t extra_u32[7]; /* event data items */ 296*3a9fd824SRoger Pau Monné } cycles; 297*3a9fd824SRoger Pau Monné struct { 298*3a9fd824SRoger Pau Monné uint32_t extra_u32[7]; /* event data items */ 299*3a9fd824SRoger Pau Monné } nocycles; 300*3a9fd824SRoger Pau Monné } u; 301*3a9fd824SRoger Pau Monné }; 302*3a9fd824SRoger Pau Monné 303*3a9fd824SRoger Pau Monné /* 304*3a9fd824SRoger Pau Monné * This structure contains the metadata for a single trace buffer. The head 305*3a9fd824SRoger Pau Monné * field, indexes into an array of struct t_rec's. 306*3a9fd824SRoger Pau Monné */ 307*3a9fd824SRoger Pau Monné struct t_buf { 308*3a9fd824SRoger Pau Monné /* Assume the data buffer size is X. X is generally not a power of 2. 309*3a9fd824SRoger Pau Monné * CONS and PROD are incremented modulo (2*X): 310*3a9fd824SRoger Pau Monné * 0 <= cons < 2*X 311*3a9fd824SRoger Pau Monné * 0 <= prod < 2*X 312*3a9fd824SRoger Pau Monné * This is done because addition modulo X breaks at 2^32 when X is not a 313*3a9fd824SRoger Pau Monné * power of 2: 314*3a9fd824SRoger Pau Monné * (((2^32 - 1) % X) + 1) % X != (2^32) % X 315*3a9fd824SRoger Pau Monné */ 316*3a9fd824SRoger Pau Monné uint32_t cons; /* Offset of next item to be consumed by control tools. */ 317*3a9fd824SRoger Pau Monné uint32_t prod; /* Offset of next item to be produced by Xen. */ 318*3a9fd824SRoger Pau Monné /* Records follow immediately after the meta-data header. */ 319*3a9fd824SRoger Pau Monné }; 320*3a9fd824SRoger Pau Monné 321*3a9fd824SRoger Pau Monné /* Structure used to pass MFNs to the trace buffers back to trace consumers. 322*3a9fd824SRoger Pau Monné * Offset is an offset into the mapped structure where the mfn list will be held. 323*3a9fd824SRoger Pau Monné * MFNs will be at ((unsigned long *)(t_info))+(t_info->cpu_offset[cpu]). 324*3a9fd824SRoger Pau Monné */ 325*3a9fd824SRoger Pau Monné struct t_info { 326*3a9fd824SRoger Pau Monné uint16_t tbuf_size; /* Size in pages of each trace buffer */ 327*3a9fd824SRoger Pau Monné uint16_t mfn_offset[]; /* Offset within t_info structure of the page list per cpu */ 328*3a9fd824SRoger Pau Monné /* MFN lists immediately after the header */ 329*3a9fd824SRoger Pau Monné }; 330*3a9fd824SRoger Pau Monné 331*3a9fd824SRoger Pau Monné #endif /* __XEN_PUBLIC_TRACE_H__ */ 332*3a9fd824SRoger Pau Monné 333*3a9fd824SRoger Pau Monné /* 334*3a9fd824SRoger Pau Monné * Local variables: 335*3a9fd824SRoger Pau Monné * mode: C 336*3a9fd824SRoger Pau Monné * c-file-style: "BSD" 337*3a9fd824SRoger Pau Monné * c-basic-offset: 4 338*3a9fd824SRoger Pau Monné * tab-width: 4 339*3a9fd824SRoger Pau Monné * indent-tabs-mode: nil 340*3a9fd824SRoger Pau Monné * End: 341*3a9fd824SRoger Pau Monné */ 342