1*f126890aSEmmanuel Vadot// SPDX-License-Identifier: GPL-2.0-only 2*f126890aSEmmanuel Vadot/* 3*f126890aSEmmanuel Vadot * support fot the imx6 based aristainetos board 4*f126890aSEmmanuel Vadot * 5*f126890aSEmmanuel Vadot * Copyright (C) 2014 Heiko Schocher <hs@denx.de> 6*f126890aSEmmanuel Vadot */ 7*f126890aSEmmanuel Vadot 8*f126890aSEmmanuel Vadot#include <dt-bindings/gpio/gpio.h> 9*f126890aSEmmanuel Vadot 10*f126890aSEmmanuel Vadot/ { 11*f126890aSEmmanuel Vadot 12*f126890aSEmmanuel Vadot reg_2p5v: regulator-2p5v { 13*f126890aSEmmanuel Vadot compatible = "regulator-fixed"; 14*f126890aSEmmanuel Vadot regulator-name = "2P5V"; 15*f126890aSEmmanuel Vadot regulator-min-microvolt = <2500000>; 16*f126890aSEmmanuel Vadot regulator-max-microvolt = <2500000>; 17*f126890aSEmmanuel Vadot regulator-always-on; 18*f126890aSEmmanuel Vadot }; 19*f126890aSEmmanuel Vadot 20*f126890aSEmmanuel Vadot reg_3p3v: regulator-3p3v { 21*f126890aSEmmanuel Vadot compatible = "regulator-fixed"; 22*f126890aSEmmanuel Vadot regulator-name = "3P3V"; 23*f126890aSEmmanuel Vadot regulator-min-microvolt = <3300000>; 24*f126890aSEmmanuel Vadot regulator-max-microvolt = <3300000>; 25*f126890aSEmmanuel Vadot regulator-always-on; 26*f126890aSEmmanuel Vadot }; 27*f126890aSEmmanuel Vadot 28*f126890aSEmmanuel Vadot reg_usbh1_vbus: regulator-usbh1-vbus { 29*f126890aSEmmanuel Vadot compatible = "regulator-fixed"; 30*f126890aSEmmanuel Vadot enable-active-high; 31*f126890aSEmmanuel Vadot gpio = <&gpio3 31 GPIO_ACTIVE_HIGH>; 32*f126890aSEmmanuel Vadot pinctrl-names = "default"; 33*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_aristainetos_usbh1_vbus>; 34*f126890aSEmmanuel Vadot regulator-name = "usb_h1_vbus"; 35*f126890aSEmmanuel Vadot regulator-min-microvolt = <5000000>; 36*f126890aSEmmanuel Vadot regulator-max-microvolt = <5000000>; 37*f126890aSEmmanuel Vadot }; 38*f126890aSEmmanuel Vadot 39*f126890aSEmmanuel Vadot reg_usbotg_vbus: regulator-usbotg-vbus { 40*f126890aSEmmanuel Vadot compatible = "regulator-fixed"; 41*f126890aSEmmanuel Vadot enable-active-high; 42*f126890aSEmmanuel Vadot gpio = <&gpio4 15 GPIO_ACTIVE_HIGH>; 43*f126890aSEmmanuel Vadot pinctrl-names = "default"; 44*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_aristainetos_usbotg_vbus>; 45*f126890aSEmmanuel Vadot regulator-name = "usb_otg_vbus"; 46*f126890aSEmmanuel Vadot regulator-min-microvolt = <5000000>; 47*f126890aSEmmanuel Vadot regulator-max-microvolt = <5000000>; 48*f126890aSEmmanuel Vadot }; 49*f126890aSEmmanuel Vadot}; 50*f126890aSEmmanuel Vadot 51*f126890aSEmmanuel Vadot&audmux { 52*f126890aSEmmanuel Vadot pinctrl-names = "default"; 53*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_audmux>; 54*f126890aSEmmanuel Vadot status = "okay"; 55*f126890aSEmmanuel Vadot}; 56*f126890aSEmmanuel Vadot 57*f126890aSEmmanuel Vadot&can1 { 58*f126890aSEmmanuel Vadot pinctrl-names = "default"; 59*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_flexcan1>; 60*f126890aSEmmanuel Vadot status = "okay"; 61*f126890aSEmmanuel Vadot}; 62*f126890aSEmmanuel Vadot 63*f126890aSEmmanuel Vadot&can2 { 64*f126890aSEmmanuel Vadot pinctrl-names = "default"; 65*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_flexcan2>; 66*f126890aSEmmanuel Vadot status = "okay"; 67*f126890aSEmmanuel Vadot}; 68*f126890aSEmmanuel Vadot 69*f126890aSEmmanuel Vadot&i2c1 { 70*f126890aSEmmanuel Vadot clock-frequency = <100000>; 71*f126890aSEmmanuel Vadot pinctrl-names = "default"; 72*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_i2c1>; 73*f126890aSEmmanuel Vadot status = "okay"; 74*f126890aSEmmanuel Vadot 75*f126890aSEmmanuel Vadot tmp103: tmp103@71 { 76*f126890aSEmmanuel Vadot compatible = "ti,tmp103"; 77*f126890aSEmmanuel Vadot reg = <0x71>; 78*f126890aSEmmanuel Vadot }; 79*f126890aSEmmanuel Vadot}; 80*f126890aSEmmanuel Vadot 81*f126890aSEmmanuel Vadot&i2c3 { 82*f126890aSEmmanuel Vadot clock-frequency = <100000>; 83*f126890aSEmmanuel Vadot pinctrl-names = "default"; 84*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_i2c3>; 85*f126890aSEmmanuel Vadot status = "okay"; 86*f126890aSEmmanuel Vadot 87*f126890aSEmmanuel Vadot rtc@68 { 88*f126890aSEmmanuel Vadot compatible = "dallas,m41t00"; 89*f126890aSEmmanuel Vadot reg = <0x68>; 90*f126890aSEmmanuel Vadot }; 91*f126890aSEmmanuel Vadot}; 92*f126890aSEmmanuel Vadot 93*f126890aSEmmanuel Vadot&ecspi4 { 94*f126890aSEmmanuel Vadot cs-gpios = <&gpio3 20 GPIO_ACTIVE_LOW>; 95*f126890aSEmmanuel Vadot pinctrl-names = "default"; 96*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_ecspi4>; 97*f126890aSEmmanuel Vadot status = "okay"; 98*f126890aSEmmanuel Vadot 99*f126890aSEmmanuel Vadot flash: flash@0 { 100*f126890aSEmmanuel Vadot #address-cells = <1>; 101*f126890aSEmmanuel Vadot #size-cells = <1>; 102*f126890aSEmmanuel Vadot compatible = "micron,n25q128a11", "jedec,spi-nor"; 103*f126890aSEmmanuel Vadot spi-max-frequency = <20000000>; 104*f126890aSEmmanuel Vadot reg = <0>; 105*f126890aSEmmanuel Vadot }; 106*f126890aSEmmanuel Vadot}; 107*f126890aSEmmanuel Vadot 108*f126890aSEmmanuel Vadot&fec { 109*f126890aSEmmanuel Vadot pinctrl-names = "default"; 110*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_enet>; 111*f126890aSEmmanuel Vadot phy-mode = "rmii"; 112*f126890aSEmmanuel Vadot phy-reset-gpios = <&gpio3 29 GPIO_ACTIVE_LOW>; 113*f126890aSEmmanuel Vadot status = "okay"; 114*f126890aSEmmanuel Vadot}; 115*f126890aSEmmanuel Vadot 116*f126890aSEmmanuel Vadot&gpmi { 117*f126890aSEmmanuel Vadot pinctrl-names = "default"; 118*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_gpmi_nand>; 119*f126890aSEmmanuel Vadot status = "okay"; 120*f126890aSEmmanuel Vadot}; 121*f126890aSEmmanuel Vadot 122*f126890aSEmmanuel Vadot&pcie { 123*f126890aSEmmanuel Vadot status = "okay"; 124*f126890aSEmmanuel Vadot}; 125*f126890aSEmmanuel Vadot 126*f126890aSEmmanuel Vadot&uart2 { 127*f126890aSEmmanuel Vadot pinctrl-names = "default"; 128*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_uart2>; 129*f126890aSEmmanuel Vadot status = "okay"; 130*f126890aSEmmanuel Vadot}; 131*f126890aSEmmanuel Vadot 132*f126890aSEmmanuel Vadot 133*f126890aSEmmanuel Vadot&uart4 { 134*f126890aSEmmanuel Vadot pinctrl-names = "default"; 135*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_uart4>; 136*f126890aSEmmanuel Vadot uart-has-rtscts; 137*f126890aSEmmanuel Vadot status = "okay"; 138*f126890aSEmmanuel Vadot}; 139*f126890aSEmmanuel Vadot 140*f126890aSEmmanuel Vadot&uart5 { 141*f126890aSEmmanuel Vadot pinctrl-names = "default"; 142*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_uart5>; 143*f126890aSEmmanuel Vadot uart-has-rtscts; 144*f126890aSEmmanuel Vadot status = "okay"; 145*f126890aSEmmanuel Vadot}; 146*f126890aSEmmanuel Vadot 147*f126890aSEmmanuel Vadot&usbh1 { 148*f126890aSEmmanuel Vadot vbus-supply = <®_usbh1_vbus>; 149*f126890aSEmmanuel Vadot dr_mode = "host"; 150*f126890aSEmmanuel Vadot status = "okay"; 151*f126890aSEmmanuel Vadot}; 152*f126890aSEmmanuel Vadot 153*f126890aSEmmanuel Vadot&usbotg { 154*f126890aSEmmanuel Vadot vbus-supply = <®_usbotg_vbus>; 155*f126890aSEmmanuel Vadot pinctrl-names = "default"; 156*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_usbotg>; 157*f126890aSEmmanuel Vadot disable-over-current; 158*f126890aSEmmanuel Vadot dr_mode = "host"; 159*f126890aSEmmanuel Vadot status = "okay"; 160*f126890aSEmmanuel Vadot}; 161*f126890aSEmmanuel Vadot 162*f126890aSEmmanuel Vadot&usdhc1 { 163*f126890aSEmmanuel Vadot pinctrl-names = "default"; 164*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_usdhc1>; 165*f126890aSEmmanuel Vadot vmmc-supply = <®_3p3v>; 166*f126890aSEmmanuel Vadot cd-gpios = <&gpio4 7 GPIO_ACTIVE_LOW>; 167*f126890aSEmmanuel Vadot status = "okay"; 168*f126890aSEmmanuel Vadot}; 169*f126890aSEmmanuel Vadot 170*f126890aSEmmanuel Vadot&usdhc2 { 171*f126890aSEmmanuel Vadot pinctrl-names = "default"; 172*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_usdhc2>; 173*f126890aSEmmanuel Vadot vmmc-supply = <®_3p3v>; 174*f126890aSEmmanuel Vadot cd-gpios = <&gpio4 8 GPIO_ACTIVE_LOW>; 175*f126890aSEmmanuel Vadot status = "okay"; 176*f126890aSEmmanuel Vadot}; 177*f126890aSEmmanuel Vadot 178*f126890aSEmmanuel Vadot&iomuxc { 179*f126890aSEmmanuel Vadot pinctrl-names = "default"; 180*f126890aSEmmanuel Vadot pinctrl-0 = <&pinctrl_hog &pinctrl_gpio>; 181*f126890aSEmmanuel Vadot 182*f126890aSEmmanuel Vadot imx6qdl-aristainetos { 183*f126890aSEmmanuel Vadot pinctrl_aristainetos_usbh1_vbus: aristainetos-usbh1-vbus { 184*f126890aSEmmanuel Vadot fsl,pins = <MX6QDL_PAD_EIM_D31__GPIO3_IO31 0x130b0>; 185*f126890aSEmmanuel Vadot }; 186*f126890aSEmmanuel Vadot 187*f126890aSEmmanuel Vadot pinctrl_aristainetos_usbotg_vbus: aristainetos-usbotg-vbus { 188*f126890aSEmmanuel Vadot fsl,pins = <MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x130b0>; 189*f126890aSEmmanuel Vadot }; 190*f126890aSEmmanuel Vadot 191*f126890aSEmmanuel Vadot pinctrl_audmux: audmuxgrp { 192*f126890aSEmmanuel Vadot fsl,pins = < 193*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x1b0b0 194*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x1b0b0 195*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x1b0b0 196*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x1b0b0 197*f126890aSEmmanuel Vadot >; 198*f126890aSEmmanuel Vadot }; 199*f126890aSEmmanuel Vadot 200*f126890aSEmmanuel Vadot pinctrl_backlight: backlightgrp { 201*f126890aSEmmanuel Vadot fsl,pins = < 202*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_9__PWM1_OUT 0x1b0b0 203*f126890aSEmmanuel Vadot MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b0 204*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b0b0 205*f126890aSEmmanuel Vadot >; 206*f126890aSEmmanuel Vadot }; 207*f126890aSEmmanuel Vadot 208*f126890aSEmmanuel Vadot pinctrl_ecspi2: ecspi2grp { 209*f126890aSEmmanuel Vadot fsl,pins = < 210*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_OE__ECSPI2_MISO 0x100b1 211*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_CS0__ECSPI2_SCLK 0x100b1 212*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_CS1__ECSPI2_MOSI 0x100b1 213*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D24__GPIO3_IO24 0x100b1 214*f126890aSEmmanuel Vadot >; 215*f126890aSEmmanuel Vadot }; 216*f126890aSEmmanuel Vadot 217*f126890aSEmmanuel Vadot pinctrl_ecspi4: ecspi4grp { 218*f126890aSEmmanuel Vadot fsl,pins = < 219*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D21__ECSPI4_SCLK 0x100b1 220*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D22__ECSPI4_MISO 0x100b1 221*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D28__ECSPI4_MOSI 0x100b1 222*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D20__GPIO3_IO20 0x100b1 223*f126890aSEmmanuel Vadot MX6QDL_PAD_SD4_DAT7__GPIO2_IO15 0x1b0b0 /* WP pin */ 224*f126890aSEmmanuel Vadot >; 225*f126890aSEmmanuel Vadot }; 226*f126890aSEmmanuel Vadot 227*f126890aSEmmanuel Vadot pinctrl_enet: enetgrp { 228*f126890aSEmmanuel Vadot fsl,pins = < 229*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8 230*f126890aSEmmanuel Vadot MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0 231*f126890aSEmmanuel Vadot MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0 232*f126890aSEmmanuel Vadot MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0 0x1b0b0 233*f126890aSEmmanuel Vadot MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1 0x1b0b0 234*f126890aSEmmanuel Vadot MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0 235*f126890aSEmmanuel Vadot MX6QDL_PAD_ENET_RX_ER__ENET_RX_ER 0x1b0b0 236*f126890aSEmmanuel Vadot MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0 0x1b0b0 237*f126890aSEmmanuel Vadot MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1 0x1b0b0 238*f126890aSEmmanuel Vadot MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN 0x1b0b0 239*f126890aSEmmanuel Vadot >; 240*f126890aSEmmanuel Vadot }; 241*f126890aSEmmanuel Vadot 242*f126890aSEmmanuel Vadot pinctrl_flexcan1: flexcan1grp { 243*f126890aSEmmanuel Vadot fsl,pins = < 244*f126890aSEmmanuel Vadot MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x1b0b0 245*f126890aSEmmanuel Vadot MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x1b0b0 246*f126890aSEmmanuel Vadot >; 247*f126890aSEmmanuel Vadot }; 248*f126890aSEmmanuel Vadot 249*f126890aSEmmanuel Vadot pinctrl_flexcan2: flexcan2grp { 250*f126890aSEmmanuel Vadot fsl,pins = < 251*f126890aSEmmanuel Vadot MX6QDL_PAD_SD3_DAT0__FLEXCAN2_TX 0x1b0b0 252*f126890aSEmmanuel Vadot MX6QDL_PAD_SD3_DAT1__FLEXCAN2_RX 0x1b0b0 253*f126890aSEmmanuel Vadot >; 254*f126890aSEmmanuel Vadot }; 255*f126890aSEmmanuel Vadot 256*f126890aSEmmanuel Vadot pinctrl_gpio: gpiogrp { 257*f126890aSEmmanuel Vadot fsl,pins = < 258*f126890aSEmmanuel Vadot MX6QDL_PAD_SD4_DAT2__GPIO2_IO10 0x1b0b0 259*f126890aSEmmanuel Vadot MX6QDL_PAD_SD4_DAT3__GPIO2_IO11 0x1b0b0 260*f126890aSEmmanuel Vadot MX6QDL_PAD_SD4_DAT4__GPIO2_IO12 0x1b0b0 261*f126890aSEmmanuel Vadot MX6QDL_PAD_SD4_DAT5__GPIO2_IO13 0x1b0b0 262*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_3__GPIO1_IO03 0x1b0b0 263*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x1b0b0 264*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_5__GPIO1_IO05 0x1b0b0 265*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_6__GPIO1_IO06 0x1b0b0 266*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_7__GPIO1_IO07 0x1b0b0 267*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x1b0b0 268*f126890aSEmmanuel Vadot MX6QDL_PAD_KEY_COL0__GPIO4_IO06 0x1b0b0 269*f126890aSEmmanuel Vadot >; 270*f126890aSEmmanuel Vadot }; 271*f126890aSEmmanuel Vadot 272*f126890aSEmmanuel Vadot pinctrl_gpmi_nand: gpminandgrp { 273*f126890aSEmmanuel Vadot fsl,pins = < 274*f126890aSEmmanuel Vadot MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1 275*f126890aSEmmanuel Vadot MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1 276*f126890aSEmmanuel Vadot MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1 277*f126890aSEmmanuel Vadot MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000 278*f126890aSEmmanuel Vadot MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1 279*f126890aSEmmanuel Vadot MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1 280*f126890aSEmmanuel Vadot MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1 281*f126890aSEmmanuel Vadot MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1 282*f126890aSEmmanuel Vadot MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1 283*f126890aSEmmanuel Vadot MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1 284*f126890aSEmmanuel Vadot MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1 285*f126890aSEmmanuel Vadot MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1 286*f126890aSEmmanuel Vadot MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1 287*f126890aSEmmanuel Vadot MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1 288*f126890aSEmmanuel Vadot MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1 289*f126890aSEmmanuel Vadot MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1 290*f126890aSEmmanuel Vadot MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1 291*f126890aSEmmanuel Vadot >; 292*f126890aSEmmanuel Vadot }; 293*f126890aSEmmanuel Vadot 294*f126890aSEmmanuel Vadot pinctrl_hog: hoggrp { 295*f126890aSEmmanuel Vadot fsl,pins = < 296*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D29__GPIO3_IO29 0x10 297*f126890aSEmmanuel Vadot >; 298*f126890aSEmmanuel Vadot }; 299*f126890aSEmmanuel Vadot 300*f126890aSEmmanuel Vadot pinctrl_i2c1: i2c1grp { 301*f126890aSEmmanuel Vadot fsl,pins = < 302*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1 303*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1 304*f126890aSEmmanuel Vadot >; 305*f126890aSEmmanuel Vadot }; 306*f126890aSEmmanuel Vadot 307*f126890aSEmmanuel Vadot pinctrl_i2c2: i2c2grp { 308*f126890aSEmmanuel Vadot fsl,pins = < 309*f126890aSEmmanuel Vadot MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1 310*f126890aSEmmanuel Vadot MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1 311*f126890aSEmmanuel Vadot >; 312*f126890aSEmmanuel Vadot }; 313*f126890aSEmmanuel Vadot 314*f126890aSEmmanuel Vadot pinctrl_i2c3: i2c3grp { 315*f126890aSEmmanuel Vadot fsl,pins = < 316*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D17__I2C3_SCL 0x4001b8b1 317*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1 318*f126890aSEmmanuel Vadot >; 319*f126890aSEmmanuel Vadot }; 320*f126890aSEmmanuel Vadot 321*f126890aSEmmanuel Vadot pinctrl_ipu_disp: ipudisp1grp { 322*f126890aSEmmanuel Vadot fsl,pins = < 323*f126890aSEmmanuel Vadot MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10 324*f126890aSEmmanuel Vadot MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x10 325*f126890aSEmmanuel Vadot MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10 326*f126890aSEmmanuel Vadot MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10 327*f126890aSEmmanuel Vadot MX6QDL_PAD_DI0_PIN4__GPIO4_IO20 0x20000 328*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x10 329*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x10 330*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x10 331*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x10 332*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x10 333*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x10 334*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x10 335*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x10 336*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x10 337*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x10 338*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x10 339*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x10 340*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x10 341*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x10 342*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x10 343*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x10 344*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x10 345*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x10 346*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x10 347*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x10 348*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x10 349*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x10 350*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x10 351*f126890aSEmmanuel Vadot MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x10 352*f126890aSEmmanuel Vadot >; 353*f126890aSEmmanuel Vadot }; 354*f126890aSEmmanuel Vadot 355*f126890aSEmmanuel Vadot pinctrl_uart2: uart2grp { 356*f126890aSEmmanuel Vadot fsl,pins = < 357*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1 358*f126890aSEmmanuel Vadot MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1 359*f126890aSEmmanuel Vadot >; 360*f126890aSEmmanuel Vadot }; 361*f126890aSEmmanuel Vadot 362*f126890aSEmmanuel Vadot pinctrl_uart4: uart4grp { 363*f126890aSEmmanuel Vadot fsl,pins = < 364*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT12__UART4_TX_DATA 0x1b0b1 365*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT13__UART4_RX_DATA 0x1b0b1 366*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT16__UART4_RTS_B 0x1b0b1 367*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT17__UART4_CTS_B 0x1b0b1 368*f126890aSEmmanuel Vadot >; 369*f126890aSEmmanuel Vadot }; 370*f126890aSEmmanuel Vadot 371*f126890aSEmmanuel Vadot pinctrl_uart5: uart5grp { 372*f126890aSEmmanuel Vadot fsl,pins = < 373*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT14__UART5_TX_DATA 0x1b0b1 374*f126890aSEmmanuel Vadot MX6QDL_PAD_CSI0_DAT15__UART5_RX_DATA 0x1b0b1 375*f126890aSEmmanuel Vadot >; 376*f126890aSEmmanuel Vadot }; 377*f126890aSEmmanuel Vadot 378*f126890aSEmmanuel Vadot pinctrl_usbotg: usbotggrp { 379*f126890aSEmmanuel Vadot fsl,pins = < 380*f126890aSEmmanuel Vadot MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059 381*f126890aSEmmanuel Vadot >; 382*f126890aSEmmanuel Vadot }; 383*f126890aSEmmanuel Vadot 384*f126890aSEmmanuel Vadot pinctrl_usdhc1: usdhc1grp { 385*f126890aSEmmanuel Vadot fsl,pins = < 386*f126890aSEmmanuel Vadot MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059 387*f126890aSEmmanuel Vadot MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059 388*f126890aSEmmanuel Vadot MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059 389*f126890aSEmmanuel Vadot MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059 390*f126890aSEmmanuel Vadot MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059 391*f126890aSEmmanuel Vadot MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059 392*f126890aSEmmanuel Vadot MX6QDL_PAD_KEY_ROW0__GPIO4_IO07 0x1b0b0 393*f126890aSEmmanuel Vadot >; 394*f126890aSEmmanuel Vadot }; 395*f126890aSEmmanuel Vadot 396*f126890aSEmmanuel Vadot pinctrl_usdhc2: usdhc2grp { 397*f126890aSEmmanuel Vadot fsl,pins = < 398*f126890aSEmmanuel Vadot MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059 399*f126890aSEmmanuel Vadot MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059 400*f126890aSEmmanuel Vadot MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059 401*f126890aSEmmanuel Vadot MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059 402*f126890aSEmmanuel Vadot MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059 403*f126890aSEmmanuel Vadot MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059 404*f126890aSEmmanuel Vadot MX6QDL_PAD_KEY_COL1__GPIO4_IO08 0x1b0b0 405*f126890aSEmmanuel Vadot >; 406*f126890aSEmmanuel Vadot }; 407*f126890aSEmmanuel Vadot }; 408*f126890aSEmmanuel Vadot}; 409