xref: /freebsd-src/sys/contrib/device-tree/include/dt-bindings/reset-controller/mt8183-resets.h (revision c66ec88fed842fbaad62c30d510644ceb7bd2d71)
1*c66ec88fSEmmanuel Vadot /* SPDX-License-Identifier: GPL-2.0 */
2*c66ec88fSEmmanuel Vadot /*
3*c66ec88fSEmmanuel Vadot  * Copyright (c) 2019 MediaTek Inc.
4*c66ec88fSEmmanuel Vadot  * Author: Yong Liang <yong.liang@mediatek.com>
5*c66ec88fSEmmanuel Vadot  */
6*c66ec88fSEmmanuel Vadot 
7*c66ec88fSEmmanuel Vadot #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT8183
8*c66ec88fSEmmanuel Vadot #define _DT_BINDINGS_RESET_CONTROLLER_MT8183
9*c66ec88fSEmmanuel Vadot 
10*c66ec88fSEmmanuel Vadot /* INFRACFG AO resets */
11*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_THERM_SW_RST				0
12*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_USB_TOP_SW_RST			1
13*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_MM_IOMMU_SW_RST			3
14*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_MSDC3_SW_RST				4
15*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_MSDC2_SW_RST				5
16*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_MSDC1_SW_RST				6
17*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_MSDC0_SW_RST				7
18*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_APDMA_SW_RST				9
19*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_MIMP_D_SW_RST			10
20*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_BTIF_SW_RST				12
21*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_DISP_PWM_SW_RST			14
22*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_AUXADC_SW_RST			15
23*c66ec88fSEmmanuel Vadot 
24*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_IRTX_SW_RST				32
25*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_SPI0_SW_RST				33
26*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C0_SW_RST				34
27*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C1_SW_RST				35
28*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C2_SW_RST				36
29*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C3_SW_RST				37
30*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_UART0_SW_RST				38
31*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_UART1_SW_RST				39
32*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_UART2_SW_RST				40
33*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_PWM_SW_RST				41
34*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_SPI1_SW_RST				42
35*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C4_SW_RST				43
36*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_DVFSP_SW_RST				44
37*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_SPI2_SW_RST				45
38*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_SPI3_SW_RST				46
39*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_UFSHCI_SW_RST			47
40*c66ec88fSEmmanuel Vadot 
41*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_PMIC_WRAP_SW_RST			64
42*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_SPM_SW_RST				65
43*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_USBSIF_SW_RST			66
44*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_KP_SW_RST				68
45*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_APXGPT_SW_RST			69
46*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_CLDMA_AO_SW_RST			70
47*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_UNIPRO_UFS_SW_RST			71
48*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_DX_CC_SW_RST				72
49*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_UFSPHY_SW_RST			73
50*c66ec88fSEmmanuel Vadot 
51*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_DX_CC_SEC_SW_RST			96
52*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_GCE_SW_RST				97
53*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_CLDMA_SW_RST				98
54*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_TRNG_SW_RST				99
55*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_AP_MD_CCIF_1_SW_RST			103
56*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_AP_MD_CCIF_SW_RST			104
57*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C1_IMM_SW_RST			105
58*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C1_ARB_SW_RST			106
59*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C2_IMM_SW_RST			107
60*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C2_ARB_SW_RST			108
61*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C5_SW_RST				109
62*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C5_IMM_SW_RST			110
63*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C5_ARB_SW_RST			111
64*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_SPI4_SW_RST				112
65*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_SPI5_SW_RST				113
66*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_INFRA2MFGAXI_CBIP_CLAS_SW_RST	114
67*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_MFGAXI2INFRA_M0_CBIP_GLAS_OUT_SW_RST	115
68*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_MFGAXI2INFRA_M1_CBIP_GLAS_OUT_SW_RST	116
69*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_UFS_AES_SW_RST			117
70*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_CCU_I2C_IRQ_SW_RST			118
71*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_CCU_I2C_DMA_SW_RST			119
72*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C6_SW_RST				120
73*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_CCU_GALS_SW_RST			121
74*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_IPU_GALS_SW_RST			122
75*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_CONN2AP_GALS_SW_RST			123
76*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_AP_MD_CCIF2_SW_RST			124
77*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_AP_MD_CCIF3_SW_RST			125
78*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C7_SW_RST				126
79*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_AO_I2C8_SW_RST				127
80*c66ec88fSEmmanuel Vadot 
81*c66ec88fSEmmanuel Vadot #define MT8183_INFRACFG_SW_RST_NUM				128
82*c66ec88fSEmmanuel Vadot 
83*c66ec88fSEmmanuel Vadot #define MT8183_TOPRGU_MM_SW_RST					1
84*c66ec88fSEmmanuel Vadot #define MT8183_TOPRGU_MFG_SW_RST				2
85*c66ec88fSEmmanuel Vadot #define MT8183_TOPRGU_VENC_SW_RST				3
86*c66ec88fSEmmanuel Vadot #define MT8183_TOPRGU_VDEC_SW_RST				4
87*c66ec88fSEmmanuel Vadot #define MT8183_TOPRGU_IMG_SW_RST				5
88*c66ec88fSEmmanuel Vadot #define MT8183_TOPRGU_MD_SW_RST					7
89*c66ec88fSEmmanuel Vadot #define MT8183_TOPRGU_CONN_SW_RST				9
90*c66ec88fSEmmanuel Vadot #define MT8183_TOPRGU_CONN_MCU_SW_RST				12
91*c66ec88fSEmmanuel Vadot #define MT8183_TOPRGU_IPU0_SW_RST				14
92*c66ec88fSEmmanuel Vadot #define MT8183_TOPRGU_IPU1_SW_RST				15
93*c66ec88fSEmmanuel Vadot #define MT8183_TOPRGU_AUDIO_SW_RST				17
94*c66ec88fSEmmanuel Vadot #define MT8183_TOPRGU_CAMSYS_SW_RST				18
95*c66ec88fSEmmanuel Vadot 
96*c66ec88fSEmmanuel Vadot #define MT8183_TOPRGU_SW_RST_NUM				19
97*c66ec88fSEmmanuel Vadot 
98*c66ec88fSEmmanuel Vadot #endif  /* _DT_BINDINGS_RESET_CONTROLLER_MT8183 */
99